blob: 9f8cbbe7aa4d08b68b02cd201bcfd2711123a9aa [file] [log] [blame]
bellard79aceca2003-11-23 14:55:54 +00001/*
bellard3fc6c082005-07-02 20:59:34 +00002 * PowerPC emulation cpu definitions for qemu.
ths5fafdf22007-09-16 21:08:06 +00003 *
j_mayer76a66252007-03-07 08:32:30 +00004 * Copyright (c) 2003-2007 Jocelyn Mayer
bellard79aceca2003-11-23 14:55:54 +00005 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard79aceca2003-11-23 14:55:54 +000018 */
Markus Armbruster07f5a252016-06-29 11:05:55 +020019
20#ifndef PPC_CPU_H
21#define PPC_CPU_H
bellard79aceca2003-11-23 14:55:54 +000022
Stefan Weil9a78eea2010-10-22 23:03:33 +020023#include "qemu-common.h"
Avinesh Kumar60caf222016-11-28 13:26:42 +053024#include "qemu/int128.h"
bellard3fc6c082005-07-02 20:59:34 +000025
j_mayera4f30712007-11-17 21:14:09 +000026//#define PPC_EMULATE_32BITS_HYPV
27
j_mayer76a66252007-03-07 08:32:30 +000028#if defined (TARGET_PPC64)
j_mayer3cd7d1d2007-11-12 01:56:18 +000029/* PowerPC 64 definitions */
j_mayerd9d72102007-09-18 11:17:30 +000030#define TARGET_LONG_BITS 64
j_mayer35cdaad2007-04-24 06:50:21 +000031#define TARGET_PAGE_BITS 12
j_mayer3cd7d1d2007-11-12 01:56:18 +000032
Nikunj A Dadhaniaf0b06852017-04-27 10:48:23 +053033#define TCG_GUEST_DEFAULT_MO 0
34
Richard Henderson52705892010-03-10 14:33:23 -080035/* Note that the official physical address space bits is 62-M where M
36 is implementation dependent. I've not looked up M for the set of
37 cpus we emulate at the system level. */
38#define TARGET_PHYS_ADDR_SPACE_BITS 62
39
40/* Note that the PPC environment architecture talks about 80 bit virtual
41 addresses, with segmentation. Obviously that's not all visible to a
42 single process, which is all we're concerned with here. */
43#ifdef TARGET_ABI32
44# define TARGET_VIRT_ADDR_SPACE_BITS 32
45#else
46# define TARGET_VIRT_ADDR_SPACE_BITS 64
47#endif
48
Aneesh Kumar K.Vad3e67d2015-01-26 19:51:58 +053049#define TARGET_PAGE_BITS_64K 16
David Gibson81762d62011-04-01 15:15:08 +110050#define TARGET_PAGE_BITS_16M 24
51
j_mayer3cd7d1d2007-11-12 01:56:18 +000052#else /* defined (TARGET_PPC64) */
53/* PowerPC 32 definitions */
j_mayerd9d72102007-09-18 11:17:30 +000054#define TARGET_LONG_BITS 32
j_mayer3cd7d1d2007-11-12 01:56:18 +000055
56#if defined(TARGET_PPCEMB)
57/* Specific definitions for PowerPC embedded */
58/* BookE have 36 bits physical address space */
j_mayer3cd7d1d2007-11-12 01:56:18 +000059#if defined(CONFIG_USER_ONLY)
60/* It looks like a lot of Linux programs assume page size
61 * is 4kB long. This is evil, but we have to deal with it...
62 */
j_mayer35cdaad2007-04-24 06:50:21 +000063#define TARGET_PAGE_BITS 12
j_mayer3cd7d1d2007-11-12 01:56:18 +000064#else /* defined(CONFIG_USER_ONLY) */
65/* Pages can be 1 kB small */
66#define TARGET_PAGE_BITS 10
67#endif /* defined(CONFIG_USER_ONLY) */
68#else /* defined(TARGET_PPCEMB) */
69/* "standard" PowerPC 32 definitions */
70#define TARGET_PAGE_BITS 12
71#endif /* defined(TARGET_PPCEMB) */
72
Alexander Graf8b242eb2011-10-18 01:46:08 +020073#define TARGET_PHYS_ADDR_SPACE_BITS 36
Richard Henderson52705892010-03-10 14:33:23 -080074#define TARGET_VIRT_ADDR_SPACE_BITS 32
75
j_mayer3cd7d1d2007-11-12 01:56:18 +000076#endif /* defined (TARGET_PPC64) */
bellard3cf1e032004-01-24 15:19:09 +000077
Andreas Färber9349b4f2012-03-14 01:38:32 +010078#define CPUArchState struct CPUPPCState
pbrookc2764712009-03-07 15:24:59 +000079
Paolo Bonzini022c62c2012-12-17 18:19:49 +010080#include "exec/cpu-defs.h"
Paolo Bonzini2d34fe32016-03-15 13:49:25 +010081#include "cpu-qom.h"
Paolo Bonzini6b4c3052012-10-24 13:12:00 +020082#include "fpu/softfloat.h"
bellard4ecc3192005-03-13 17:01:22 +000083
blueswir17f70c932009-03-13 21:16:24 +000084#if defined (TARGET_PPC64)
Peter Crosthwaite4ecd4d12015-05-10 23:29:10 -070085#define PPC_ELF_MACHINE EM_PPC64
j_mayer76a66252007-03-07 08:32:30 +000086#else
Peter Crosthwaite4ecd4d12015-05-10 23:29:10 -070087#define PPC_ELF_MACHINE EM_PPC
j_mayer76a66252007-03-07 08:32:30 +000088#endif
ths9042c0e2006-12-23 14:18:40 +000089
Cédric Le Goater2a83f992017-12-06 10:41:50 +010090#define PPC_BIT(bit) (0x8000000000000000UL >> (bit))
91#define PPC_BIT32(bit) (0x80000000UL >> (bit))
92#define PPC_BIT8(bit) (0x80UL >> (bit))
93#define PPC_BITMASK(bs, be) ((PPC_BIT(bs) - PPC_BIT(be)) | PPC_BIT(bs))
94#define PPC_BITMASK32(bs, be) ((PPC_BIT32(bs) - PPC_BIT32(be)) | \
95 PPC_BIT32(bs))
Cédric Le Goatera6a444a2017-12-22 10:55:51 +010096#define PPC_BITMASK8(bs, be) ((PPC_BIT8(bs) - PPC_BIT8(be)) | PPC_BIT8(bs))
97
98#if HOST_LONG_BITS == 32
99# define MASK_TO_LSH(m) (__builtin_ffsll(m) - 1)
100#elif HOST_LONG_BITS == 64
101# define MASK_TO_LSH(m) (__builtin_ffsl(m) - 1)
102#else
103# error Unknown sizeof long
104#endif
105
106#define GETFIELD(m, v) (((v) & (m)) >> MASK_TO_LSH(m))
107#define SETFIELD(m, v, val) \
108 (((v) & ~(m)) | ((((typeof(v))(val)) << MASK_TO_LSH(m)) & (m)))
Cédric Le Goater2a83f992017-12-06 10:41:50 +0100109
bellard3fc6c082005-07-02 20:59:34 +0000110/*****************************************************************************/
j_mayere1833e12007-09-29 13:06:16 +0000111/* Exception vectors definitions */
112enum {
113 POWERPC_EXCP_NONE = -1,
114 /* The 64 first entries are used by the PowerPC embedded specification */
115 POWERPC_EXCP_CRITICAL = 0, /* Critical input */
116 POWERPC_EXCP_MCHECK = 1, /* Machine check exception */
117 POWERPC_EXCP_DSI = 2, /* Data storage exception */
118 POWERPC_EXCP_ISI = 3, /* Instruction storage exception */
119 POWERPC_EXCP_EXTERNAL = 4, /* External input */
120 POWERPC_EXCP_ALIGN = 5, /* Alignment exception */
121 POWERPC_EXCP_PROGRAM = 6, /* Program exception */
122 POWERPC_EXCP_FPU = 7, /* Floating-point unavailable exception */
123 POWERPC_EXCP_SYSCALL = 8, /* System call exception */
124 POWERPC_EXCP_APU = 9, /* Auxiliary processor unavailable */
125 POWERPC_EXCP_DECR = 10, /* Decrementer exception */
126 POWERPC_EXCP_FIT = 11, /* Fixed-interval timer interrupt */
127 POWERPC_EXCP_WDT = 12, /* Watchdog timer interrupt */
j_mayerb4095fe2007-11-17 22:42:36 +0000128 POWERPC_EXCP_DTLB = 13, /* Data TLB miss */
129 POWERPC_EXCP_ITLB = 14, /* Instruction TLB miss */
j_mayere1833e12007-09-29 13:06:16 +0000130 POWERPC_EXCP_DEBUG = 15, /* Debug interrupt */
131 /* Vectors 16 to 31 are reserved */
j_mayere1833e12007-09-29 13:06:16 +0000132 POWERPC_EXCP_SPEU = 32, /* SPE/embedded floating-point unavailable */
133 POWERPC_EXCP_EFPDI = 33, /* Embedded floating-point data interrupt */
134 POWERPC_EXCP_EFPRI = 34, /* Embedded floating-point round interrupt */
135 POWERPC_EXCP_EPERFM = 35, /* Embedded performance monitor interrupt */
136 POWERPC_EXCP_DOORI = 36, /* Embedded doorbell interrupt */
137 POWERPC_EXCP_DOORCI = 37, /* Embedded doorbell critical interrupt */
Alexander Graf0ef654e2012-01-31 03:09:58 +0100138 POWERPC_EXCP_GDOORI = 38, /* Embedded guest doorbell interrupt */
139 POWERPC_EXCP_GDOORCI = 39, /* Embedded guest doorbell critical interrupt*/
140 POWERPC_EXCP_HYPPRIV = 41, /* Embedded hypervisor priv instruction */
141 /* Vectors 42 to 63 are reserved */
j_mayere1833e12007-09-29 13:06:16 +0000142 /* Exceptions defined in the PowerPC server specification */
143 POWERPC_EXCP_RESET = 64, /* System reset exception */
j_mayere1833e12007-09-29 13:06:16 +0000144 POWERPC_EXCP_DSEG = 65, /* Data segment exception */
145 POWERPC_EXCP_ISEG = 66, /* Instruction segment exception */
j_mayere1833e12007-09-29 13:06:16 +0000146 POWERPC_EXCP_HDECR = 67, /* Hypervisor decrementer exception */
j_mayere1833e12007-09-29 13:06:16 +0000147 POWERPC_EXCP_TRACE = 68, /* Trace exception */
j_mayere1833e12007-09-29 13:06:16 +0000148 POWERPC_EXCP_HDSI = 69, /* Hypervisor data storage exception */
149 POWERPC_EXCP_HISI = 70, /* Hypervisor instruction storage exception */
150 POWERPC_EXCP_HDSEG = 71, /* Hypervisor data segment exception */
151 POWERPC_EXCP_HISEG = 72, /* Hypervisor instruction segment exception */
j_mayere1833e12007-09-29 13:06:16 +0000152 POWERPC_EXCP_VPU = 73, /* Vector unavailable exception */
153 /* 40x specific exceptions */
154 POWERPC_EXCP_PIT = 74, /* Programmable interval timer interrupt */
155 /* 601 specific exceptions */
156 POWERPC_EXCP_IO = 75, /* IO error exception */
157 POWERPC_EXCP_RUNM = 76, /* Run mode exception */
158 /* 602 specific exceptions */
159 POWERPC_EXCP_EMUL = 77, /* Emulation trap exception */
160 /* 602/603 specific exceptions */
j_mayerb4095fe2007-11-17 22:42:36 +0000161 POWERPC_EXCP_IFTLB = 78, /* Instruction fetch TLB miss */
j_mayere1833e12007-09-29 13:06:16 +0000162 POWERPC_EXCP_DLTLB = 79, /* Data load TLB miss */
163 POWERPC_EXCP_DSTLB = 80, /* Data store TLB miss */
164 /* Exceptions available on most PowerPC */
165 POWERPC_EXCP_FPA = 81, /* Floating-point assist exception */
j_mayerb4095fe2007-11-17 22:42:36 +0000166 POWERPC_EXCP_DABR = 82, /* Data address breakpoint */
167 POWERPC_EXCP_IABR = 83, /* Instruction address breakpoint */
168 POWERPC_EXCP_SMI = 84, /* System management interrupt */
169 POWERPC_EXCP_PERFM = 85, /* Embedded performance monitor interrupt */
j_mayere1833e12007-09-29 13:06:16 +0000170 /* 7xx/74xx specific exceptions */
j_mayerb4095fe2007-11-17 22:42:36 +0000171 POWERPC_EXCP_THERM = 86, /* Thermal interrupt */
j_mayere1833e12007-09-29 13:06:16 +0000172 /* 74xx specific exceptions */
j_mayerb4095fe2007-11-17 22:42:36 +0000173 POWERPC_EXCP_VPUA = 87, /* Vector assist exception */
j_mayere1833e12007-09-29 13:06:16 +0000174 /* 970FX specific exceptions */
j_mayerb4095fe2007-11-17 22:42:36 +0000175 POWERPC_EXCP_SOFTP = 88, /* Soft patch exception */
176 POWERPC_EXCP_MAINT = 89, /* Maintenance exception */
Stefan Weil5b46d072011-04-28 17:20:30 +0200177 /* Freescale embedded cores specific exceptions */
j_mayerb4095fe2007-11-17 22:42:36 +0000178 POWERPC_EXCP_MEXTBR = 90, /* Maskable external breakpoint */
179 POWERPC_EXCP_NMEXTBR = 91, /* Non maskable external breakpoint */
180 POWERPC_EXCP_ITLBE = 92, /* Instruction TLB error */
181 POWERPC_EXCP_DTLBE = 93, /* Data TLB error */
Tom Musta1f298712013-10-22 22:06:17 +1100182 /* VSX Unavailable (Power ISA 2.06 and later) */
183 POWERPC_EXCP_VSXU = 94, /* VSX Unavailable */
Alexey Kardashevskiy7019cb32014-06-04 22:50:56 +1000184 POWERPC_EXCP_FU = 95, /* Facility Unavailable */
Benjamin Herrenschmidtf03a1af2016-06-21 23:48:49 +0200185 /* Additional ISA 2.06 and later server exceptions */
186 POWERPC_EXCP_HV_EMU = 96, /* HV emulation assistance */
187 POWERPC_EXCP_HV_MAINT = 97, /* HMI */
188 POWERPC_EXCP_HV_FU = 98, /* Hypervisor Facility unavailable */
Cédric Le Goater1414c752018-01-16 08:41:55 +0100189 /* Server doorbell variants */
190 POWERPC_EXCP_SDOOR = 99,
191 POWERPC_EXCP_SDOOR_HV = 100,
j_mayere1833e12007-09-29 13:06:16 +0000192 /* EOL */
Cédric Le Goater1414c752018-01-16 08:41:55 +0100193 POWERPC_EXCP_NB = 101,
Stefan Weil5cbdb3a2012-04-07 09:23:39 +0200194 /* QEMU exceptions: used internally during code translation */
j_mayere1833e12007-09-29 13:06:16 +0000195 POWERPC_EXCP_STOP = 0x200, /* stop translation */
196 POWERPC_EXCP_BRANCH = 0x201, /* branch instruction */
Stefan Weil5cbdb3a2012-04-07 09:23:39 +0200197 /* QEMU exceptions: special cases we want to stop translation */
j_mayere1833e12007-09-29 13:06:16 +0000198 POWERPC_EXCP_SYNC = 0x202, /* context synchronizing instruction */
199 POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only */
Nathan Froyd44252652009-08-03 08:43:26 -0700200 POWERPC_EXCP_STCX = 0x204 /* Conditional stores in user mode */
j_mayere1833e12007-09-29 13:06:16 +0000201};
202
j_mayere1833e12007-09-29 13:06:16 +0000203/* Exceptions error codes */
204enum {
205 /* Exception subtypes for POWERPC_EXCP_ALIGN */
206 POWERPC_EXCP_ALIGN_FP = 0x01, /* FP alignment exception */
207 POWERPC_EXCP_ALIGN_LST = 0x02, /* Unaligned mult/extern load/store */
208 POWERPC_EXCP_ALIGN_LE = 0x03, /* Multiple little-endian access */
209 POWERPC_EXCP_ALIGN_PROT = 0x04, /* Access cross protection boundary */
210 POWERPC_EXCP_ALIGN_BAT = 0x05, /* Access cross a BAT/seg boundary */
211 POWERPC_EXCP_ALIGN_CACHE = 0x06, /* Impossible dcbz access */
212 /* Exception subtypes for POWERPC_EXCP_PROGRAM */
213 /* FP exceptions */
214 POWERPC_EXCP_FP = 0x10,
215 POWERPC_EXCP_FP_OX = 0x01, /* FP overflow */
216 POWERPC_EXCP_FP_UX = 0x02, /* FP underflow */
217 POWERPC_EXCP_FP_ZX = 0x03, /* FP divide by zero */
218 POWERPC_EXCP_FP_XX = 0x04, /* FP inexact */
j_mayer7c580442007-10-27 17:54:30 +0000219 POWERPC_EXCP_FP_VXSNAN = 0x05, /* FP invalid SNaN op */
j_mayere1833e12007-09-29 13:06:16 +0000220 POWERPC_EXCP_FP_VXISI = 0x06, /* FP invalid infinite subtraction */
221 POWERPC_EXCP_FP_VXIDI = 0x07, /* FP invalid infinite divide */
222 POWERPC_EXCP_FP_VXZDZ = 0x08, /* FP invalid zero divide */
223 POWERPC_EXCP_FP_VXIMZ = 0x09, /* FP invalid infinite * zero */
224 POWERPC_EXCP_FP_VXVC = 0x0A, /* FP invalid compare */
225 POWERPC_EXCP_FP_VXSOFT = 0x0B, /* FP invalid operation */
226 POWERPC_EXCP_FP_VXSQRT = 0x0C, /* FP invalid square root */
227 POWERPC_EXCP_FP_VXCVI = 0x0D, /* FP invalid integer conversion */
228 /* Invalid instruction */
229 POWERPC_EXCP_INVAL = 0x20,
230 POWERPC_EXCP_INVAL_INVAL = 0x01, /* Invalid instruction */
231 POWERPC_EXCP_INVAL_LSWX = 0x02, /* Invalid lswx instruction */
232 POWERPC_EXCP_INVAL_SPR = 0x03, /* Invalid SPR access */
233 POWERPC_EXCP_INVAL_FP = 0x04, /* Unimplemented mandatory fp instr */
234 /* Privileged instruction */
235 POWERPC_EXCP_PRIV = 0x30,
236 POWERPC_EXCP_PRIV_OPC = 0x01, /* Privileged operation exception */
237 POWERPC_EXCP_PRIV_REG = 0x02, /* Privileged register exception */
238 /* Trap */
239 POWERPC_EXCP_TRAP = 0x40,
240};
241
j_mayera750fc02007-09-26 23:54:22 +0000242#define PPC_INPUT(env) (env->bus_model)
bellard3fc6c082005-07-02 20:59:34 +0000243
j_mayerbe147d02007-09-30 13:03:23 +0000244/*****************************************************************************/
Anthony Liguoric227f092009-10-01 16:12:16 -0500245typedef struct opc_handler_t opc_handler_t;
bellard3fc6c082005-07-02 20:59:34 +0000246
247/*****************************************************************************/
David Gibson7222b942017-02-27 16:03:41 +1100248/* Types used to describe some PowerPC registers etc. */
Paolo Bonzini69b058c2014-11-26 13:39:48 +0300249typedef struct DisasContext DisasContext;
Anthony Liguoric227f092009-10-01 16:12:16 -0500250typedef struct ppc_spr_t ppc_spr_t;
Anthony Liguoric227f092009-10-01 16:12:16 -0500251typedef union ppc_avr_t ppc_avr_t;
252typedef union ppc_tlb_t ppc_tlb_t;
David Gibson1ad9f0a2017-02-27 15:34:19 +1100253typedef struct ppc_hash_pte64 ppc_hash_pte64_t;
j_mayer76a66252007-03-07 08:32:30 +0000254
bellard3fc6c082005-07-02 20:59:34 +0000255/* SPR access micro-ops generations callbacks */
Anthony Liguoric227f092009-10-01 16:12:16 -0500256struct ppc_spr_t {
Paolo Bonzini69b058c2014-11-26 13:39:48 +0300257 void (*uea_read)(DisasContext *ctx, int gpr_num, int spr_num);
258 void (*uea_write)(DisasContext *ctx, int spr_num, int gpr_num);
j_mayer76a66252007-03-07 08:32:30 +0000259#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini69b058c2014-11-26 13:39:48 +0300260 void (*oea_read)(DisasContext *ctx, int gpr_num, int spr_num);
261 void (*oea_write)(DisasContext *ctx, int spr_num, int gpr_num);
262 void (*hea_read)(DisasContext *ctx, int gpr_num, int spr_num);
263 void (*hea_write)(DisasContext *ctx, int spr_num, int gpr_num);
j_mayerbe147d02007-09-30 13:03:23 +0000264#endif
blueswir1b55266b2008-09-20 08:07:15 +0000265 const char *name;
Alexey Kardashevskiyd197fdb2014-03-20 00:03:57 +1100266 target_ulong default_value;
David Gibsond67d40e2013-02-20 16:41:50 +0000267#ifdef CONFIG_KVM
268 /* We (ab)use the fact that all the SPRs will have ids for the
269 * ONE_REG interface will have KVM_REG_PPC to use 0 as meaning,
270 * don't sync this */
271 uint64_t one_reg_id;
272#endif
bellard3fc6c082005-07-02 20:59:34 +0000273};
274
275/* Altivec registers (128 bits) */
Anthony Liguoric227f092009-10-01 16:12:16 -0500276union ppc_avr_t {
aurel320f6fbcb2009-02-03 19:55:43 +0000277 float32 f[4];
j_mayera9d9eb82007-10-07 18:19:26 +0000278 uint8_t u8[16];
279 uint16_t u16[8];
280 uint32_t u32[4];
aurel32ab5f2652008-12-15 07:03:06 +0000281 int8_t s8[16];
282 int16_t s16[8];
283 int32_t s32[4];
j_mayera9d9eb82007-10-07 18:19:26 +0000284 uint64_t u64[2];
Tom Mustabb527532014-02-12 15:22:53 -0600285 int64_t s64[2];
286#ifdef CONFIG_INT128
287 __uint128_t u128;
288#endif
Avinesh Kumar60caf222016-11-28 13:26:42 +0530289 Int128 s128;
bellard3fc6c082005-07-02 20:59:34 +0000290};
291
Paul Brook3c7b48b2010-03-01 04:11:28 +0000292#if !defined(CONFIG_USER_ONLY)
bellard3fc6c082005-07-02 20:59:34 +0000293/* Software TLB cache */
Anthony Liguoric227f092009-10-01 16:12:16 -0500294typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
295struct ppc6xx_tlb_t {
j_mayer76a66252007-03-07 08:32:30 +0000296 target_ulong pte0;
297 target_ulong pte1;
298 target_ulong EPN;
j_mayer1d0a48f2007-03-31 11:10:49 +0000299};
300
Anthony Liguoric227f092009-10-01 16:12:16 -0500301typedef struct ppcemb_tlb_t ppcemb_tlb_t;
302struct ppcemb_tlb_t {
David Gibsonb162d022012-12-03 16:42:14 +0000303 uint64_t RPN;
j_mayer1d0a48f2007-03-31 11:10:49 +0000304 target_ulong EPN;
j_mayer76a66252007-03-07 08:32:30 +0000305 target_ulong PID;
j_mayerc55e9ae2007-04-16 09:21:46 +0000306 target_ulong size;
307 uint32_t prot;
308 uint32_t attr; /* Storage attributes */
j_mayer1d0a48f2007-03-31 11:10:49 +0000309};
310
Alexander Grafd1e256f2011-06-16 18:45:43 +0200311typedef struct ppcmas_tlb_t {
312 uint32_t mas8;
313 uint32_t mas1;
314 uint64_t mas2;
315 uint64_t mas7_3;
316} ppcmas_tlb_t;
317
Anthony Liguoric227f092009-10-01 16:12:16 -0500318union ppc_tlb_t {
Alexander Graf1c53acc2011-06-17 01:00:28 +0200319 ppc6xx_tlb_t *tlb6;
320 ppcemb_tlb_t *tlbe;
321 ppcmas_tlb_t *tlbm;
bellard3fc6c082005-07-02 20:59:34 +0000322};
Alexander Graf1c53acc2011-06-17 01:00:28 +0200323
324/* possible TLB variants */
325#define TLB_NONE 0
326#define TLB_6XX 1
327#define TLB_EMB 2
328#define TLB_MAS 3
Paul Brook3c7b48b2010-03-01 04:11:28 +0000329#endif
bellard3fc6c082005-07-02 20:59:34 +0000330
Anthony Liguoric227f092009-10-01 16:12:16 -0500331typedef struct ppc_slb_t ppc_slb_t;
332struct ppc_slb_t {
David Gibson81762d62011-04-01 15:15:08 +1100333 uint64_t esid;
334 uint64_t vsid;
David Gibsoncd6a9bb2016-01-27 11:52:57 +1100335 const struct ppc_one_seg_page_size *sps;
blueswir18eee0af2009-03-07 20:57:42 +0000336};
337
Aneesh Kumar K.Vd83af162013-10-01 21:49:31 +0530338#define MAX_SLB_ENTRIES 64
David Gibson81762d62011-04-01 15:15:08 +1100339#define SEGMENT_SHIFT_256M 28
340#define SEGMENT_MASK_256M (~((1ULL << SEGMENT_SHIFT_256M) - 1))
341
David Gibsoncdaee002011-04-01 15:15:18 +1100342#define SEGMENT_SHIFT_1T 40
343#define SEGMENT_MASK_1T (~((1ULL << SEGMENT_SHIFT_1T) - 1))
344
345
bellard3fc6c082005-07-02 20:59:34 +0000346/*****************************************************************************/
347/* Machine state register bits definition */
j_mayer76a66252007-03-07 08:32:30 +0000348#define MSR_SF 63 /* Sixty-four-bit mode hflags */
j_mayerbd928eb2007-11-21 13:08:23 +0000349#define MSR_TAG 62 /* Tag-active mode (POWERx ?) */
bellard3fc6c082005-07-02 20:59:34 +0000350#define MSR_ISF 61 /* Sixty-four-bit interrupt mode on 630 */
j_mayera4f30712007-11-17 21:14:09 +0000351#define MSR_SHV 60 /* hypervisor state hflags */
Alexey Kardashevskiycdcdda22014-06-04 22:50:59 +1000352#define MSR_TS0 34 /* Transactional state, 2 bits (Book3s) */
353#define MSR_TS1 33
354#define MSR_TM 32 /* Transactional Memory Available (Book3s) */
j_mayer363be492007-03-30 10:07:33 +0000355#define MSR_CM 31 /* Computation mode for BookE hflags */
356#define MSR_ICM 30 /* Interrupt computation mode for BookE */
j_mayera4f30712007-11-17 21:14:09 +0000357#define MSR_THV 29 /* hypervisor state for 32 bits PowerPC hflags */
Alexander Graf71afeb62011-04-30 23:34:56 +0200358#define MSR_GS 28 /* guest state for BookE */
j_mayer363be492007-03-30 10:07:33 +0000359#define MSR_UCLE 26 /* User-mode cache lock enable for BookE */
j_mayerd26bfc92007-10-07 14:41:00 +0000360#define MSR_VR 25 /* altivec available x hflags */
361#define MSR_SPE 25 /* SPE enable for BookE x hflags */
j_mayer76a66252007-03-07 08:32:30 +0000362#define MSR_AP 23 /* Access privilege state on 602 hflags */
Tom Musta1f298712013-10-22 22:06:17 +1100363#define MSR_VSX 23 /* Vector Scalar Extension (ISA 2.06 and later) x hflags */
j_mayer76a66252007-03-07 08:32:30 +0000364#define MSR_SA 22 /* Supervisor access mode on 602 hflags */
bellard3fc6c082005-07-02 20:59:34 +0000365#define MSR_KEY 19 /* key bit on 603e */
j_mayer25ba3a62007-10-08 02:58:07 +0000366#define MSR_POW 18 /* Power management */
j_mayerd26bfc92007-10-07 14:41:00 +0000367#define MSR_TGPR 17 /* TGPR usage on 602/603 x */
368#define MSR_CE 17 /* Critical interrupt enable on embedded PowerPC x */
bellard3fc6c082005-07-02 20:59:34 +0000369#define MSR_ILE 16 /* Interrupt little-endian mode */
370#define MSR_EE 15 /* External interrupt enable */
j_mayer76a66252007-03-07 08:32:30 +0000371#define MSR_PR 14 /* Problem state hflags */
372#define MSR_FP 13 /* Floating point available hflags */
bellard3fc6c082005-07-02 20:59:34 +0000373#define MSR_ME 12 /* Machine check interrupt enable */
j_mayer76a66252007-03-07 08:32:30 +0000374#define MSR_FE0 11 /* Floating point exception mode 0 hflags */
j_mayerd26bfc92007-10-07 14:41:00 +0000375#define MSR_SE 10 /* Single-step trace enable x hflags */
376#define MSR_DWE 10 /* Debug wait enable on 405 x */
377#define MSR_UBLE 10 /* User BTB lock enable on e500 x */
378#define MSR_BE 9 /* Branch trace enable x hflags */
379#define MSR_DE 9 /* Debug interrupts enable on embedded PowerPC x */
j_mayer76a66252007-03-07 08:32:30 +0000380#define MSR_FE1 8 /* Floating point exception mode 1 hflags */
bellard3fc6c082005-07-02 20:59:34 +0000381#define MSR_AL 7 /* AL bit on POWER */
j_mayer0411a972007-10-25 21:35:50 +0000382#define MSR_EP 6 /* Exception prefix on 601 */
bellard3fc6c082005-07-02 20:59:34 +0000383#define MSR_IR 5 /* Instruction relocate */
bellard3fc6c082005-07-02 20:59:34 +0000384#define MSR_DR 4 /* Data relocate */
Benjamin Herrenschmidt9fb04492016-05-03 18:03:24 +0200385#define MSR_IS 5 /* Instruction address space (BookE) */
386#define MSR_DS 4 /* Data address space (BookE) */
j_mayer25ba3a62007-10-08 02:58:07 +0000387#define MSR_PE 3 /* Protection enable on 403 */
j_mayerd26bfc92007-10-07 14:41:00 +0000388#define MSR_PX 2 /* Protection exclusive on 403 x */
389#define MSR_PMM 2 /* Performance monitor mark on POWER x */
390#define MSR_RI 1 /* Recoverable interrupt 1 */
391#define MSR_LE 0 /* Little-endian mode 1 hflags */
j_mayer0411a972007-10-25 21:35:50 +0000392
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +0100393/* LPCR bits */
Cédric Le Goater2a83f992017-12-06 10:41:50 +0100394#define LPCR_VPM0 PPC_BIT(0)
395#define LPCR_VPM1 PPC_BIT(1)
396#define LPCR_ISL PPC_BIT(2)
397#define LPCR_KBV PPC_BIT(3)
Benjamin Herrenschmidt88536932016-06-27 08:55:15 +0200398#define LPCR_DPFD_SHIFT (63 - 11)
Suraj Jitindar Singh7659ca12017-02-10 16:25:52 +1100399#define LPCR_DPFD (0x7ull << LPCR_DPFD_SHIFT)
Benjamin Herrenschmidt88536932016-06-27 08:55:15 +0200400#define LPCR_VRMASD_SHIFT (63 - 16)
401#define LPCR_VRMASD (0x1full << LPCR_VRMASD_SHIFT)
Suraj Jitindar Singh18aa49e2017-02-10 16:25:53 +1100402/* P9: Power-saving mode Exit Cause Enable (Upper Section) Mask */
403#define LPCR_PECE_U_SHIFT (63 - 19)
404#define LPCR_PECE_U_MASK (0x7ull << LPCR_PECE_U_SHIFT)
Cédric Le Goater2a83f992017-12-06 10:41:50 +0100405#define LPCR_HVEE PPC_BIT(17) /* Hypervisor Virt Exit Enable */
Benjamin Herrenschmidt88536932016-06-27 08:55:15 +0200406#define LPCR_RMLS_SHIFT (63 - 37)
407#define LPCR_RMLS (0xfull << LPCR_RMLS_SHIFT)
Cédric Le Goater2a83f992017-12-06 10:41:50 +0100408#define LPCR_ILE PPC_BIT(38)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +0100409#define LPCR_AIL_SHIFT (63 - 40) /* Alternate interrupt location */
410#define LPCR_AIL (3ull << LPCR_AIL_SHIFT)
Cédric Le Goater2a83f992017-12-06 10:41:50 +0100411#define LPCR_UPRT PPC_BIT(41) /* Use Process Table */
412#define LPCR_EVIRT PPC_BIT(42) /* Enhanced Virtualisation */
413#define LPCR_ONL PPC_BIT(45)
414#define LPCR_LD PPC_BIT(46) /* Large Decrementer */
415#define LPCR_P7_PECE0 PPC_BIT(49)
416#define LPCR_P7_PECE1 PPC_BIT(50)
417#define LPCR_P7_PECE2 PPC_BIT(51)
418#define LPCR_P8_PECE0 PPC_BIT(47)
419#define LPCR_P8_PECE1 PPC_BIT(48)
420#define LPCR_P8_PECE2 PPC_BIT(49)
421#define LPCR_P8_PECE3 PPC_BIT(50)
422#define LPCR_P8_PECE4 PPC_BIT(51)
Suraj Jitindar Singh18aa49e2017-02-10 16:25:53 +1100423/* P9: Power-saving mode Exit Cause Enable (Lower Section) Mask */
424#define LPCR_PECE_L_SHIFT (63 - 51)
425#define LPCR_PECE_L_MASK (0x1full << LPCR_PECE_L_SHIFT)
Cédric Le Goater2a83f992017-12-06 10:41:50 +0100426#define LPCR_PDEE PPC_BIT(47) /* Privileged Doorbell Exit EN */
427#define LPCR_HDEE PPC_BIT(48) /* Hyperv Doorbell Exit Enable */
428#define LPCR_EEE PPC_BIT(49) /* External Exit Enable */
429#define LPCR_DEE PPC_BIT(50) /* Decrementer Exit Enable */
430#define LPCR_OEE PPC_BIT(51) /* Other Exit Enable */
431#define LPCR_MER PPC_BIT(52)
432#define LPCR_GTSE PPC_BIT(53) /* Guest Translation Shootdown */
433#define LPCR_TC PPC_BIT(54)
434#define LPCR_HEIC PPC_BIT(59) /* HV Extern Interrupt Control */
435#define LPCR_LPES0 PPC_BIT(60)
436#define LPCR_LPES1 PPC_BIT(61)
437#define LPCR_RMI PPC_BIT(62)
438#define LPCR_HVICE PPC_BIT(62) /* HV Virtualisation Int Enable */
439#define LPCR_HDICE PPC_BIT(63)
Anton Blanchard1e0c7e52013-08-07 10:47:01 +1000440
j_mayer0411a972007-10-25 21:35:50 +0000441#define msr_sf ((env->msr >> MSR_SF) & 1)
442#define msr_isf ((env->msr >> MSR_ISF) & 1)
j_mayera4f30712007-11-17 21:14:09 +0000443#define msr_shv ((env->msr >> MSR_SHV) & 1)
j_mayer0411a972007-10-25 21:35:50 +0000444#define msr_cm ((env->msr >> MSR_CM) & 1)
445#define msr_icm ((env->msr >> MSR_ICM) & 1)
j_mayera4f30712007-11-17 21:14:09 +0000446#define msr_thv ((env->msr >> MSR_THV) & 1)
Alexander Graf71afeb62011-04-30 23:34:56 +0200447#define msr_gs ((env->msr >> MSR_GS) & 1)
j_mayer0411a972007-10-25 21:35:50 +0000448#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
449#define msr_vr ((env->msr >> MSR_VR) & 1)
aurel32f9320412008-05-06 14:58:15 +0000450#define msr_spe ((env->msr >> MSR_SPE) & 1)
j_mayer0411a972007-10-25 21:35:50 +0000451#define msr_ap ((env->msr >> MSR_AP) & 1)
Tom Musta1f298712013-10-22 22:06:17 +1100452#define msr_vsx ((env->msr >> MSR_VSX) & 1)
j_mayer0411a972007-10-25 21:35:50 +0000453#define msr_sa ((env->msr >> MSR_SA) & 1)
454#define msr_key ((env->msr >> MSR_KEY) & 1)
455#define msr_pow ((env->msr >> MSR_POW) & 1)
456#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
457#define msr_ce ((env->msr >> MSR_CE) & 1)
458#define msr_ile ((env->msr >> MSR_ILE) & 1)
459#define msr_ee ((env->msr >> MSR_EE) & 1)
460#define msr_pr ((env->msr >> MSR_PR) & 1)
461#define msr_fp ((env->msr >> MSR_FP) & 1)
462#define msr_me ((env->msr >> MSR_ME) & 1)
463#define msr_fe0 ((env->msr >> MSR_FE0) & 1)
464#define msr_se ((env->msr >> MSR_SE) & 1)
465#define msr_dwe ((env->msr >> MSR_DWE) & 1)
466#define msr_uble ((env->msr >> MSR_UBLE) & 1)
467#define msr_be ((env->msr >> MSR_BE) & 1)
468#define msr_de ((env->msr >> MSR_DE) & 1)
469#define msr_fe1 ((env->msr >> MSR_FE1) & 1)
470#define msr_al ((env->msr >> MSR_AL) & 1)
471#define msr_ep ((env->msr >> MSR_EP) & 1)
472#define msr_ir ((env->msr >> MSR_IR) & 1)
473#define msr_dr ((env->msr >> MSR_DR) & 1)
Benjamin Herrenschmidt9fb04492016-05-03 18:03:24 +0200474#define msr_is ((env->msr >> MSR_IS) & 1)
475#define msr_ds ((env->msr >> MSR_DS) & 1)
j_mayer0411a972007-10-25 21:35:50 +0000476#define msr_pe ((env->msr >> MSR_PE) & 1)
477#define msr_px ((env->msr >> MSR_PX) & 1)
478#define msr_pmm ((env->msr >> MSR_PMM) & 1)
479#define msr_ri ((env->msr >> MSR_RI) & 1)
480#define msr_le ((env->msr >> MSR_LE) & 1)
Alexey Kardashevskiycdcdda22014-06-04 22:50:59 +1000481#define msr_ts ((env->msr >> MSR_TS1) & 3)
482#define msr_tm ((env->msr >> MSR_TM) & 1)
483
j_mayera4f30712007-11-17 21:14:09 +0000484/* Hypervisor bit is more specific */
485#if defined(TARGET_PPC64)
486#define MSR_HVB (1ULL << MSR_SHV)
487#define msr_hv msr_shv
488#else
489#if defined(PPC_EMULATE_32BITS_HYPV)
490#define MSR_HVB (1ULL << MSR_THV)
491#define msr_hv msr_thv
j_mayera4f30712007-11-17 21:14:09 +0000492#else
493#define MSR_HVB (0ULL)
494#define msr_hv (0)
495#endif
496#endif
bellard79aceca2003-11-23 14:55:54 +0000497
Suraj Jitindar Singhda82c732017-03-01 18:12:55 +1100498/* DSISR */
499#define DSISR_NOPTE 0x40000000
500/* Not permitted by access authority of encoded access authority */
501#define DSISR_PROTFAULT 0x08000000
502#define DSISR_ISSTORE 0x02000000
503/* Not permitted by virtual page class key protection */
504#define DSISR_AMR 0x00200000
Suraj Jitindar Singhd5fee0b2017-05-02 16:37:17 +1000505/* Unsupported Radix Tree Configuration */
506#define DSISR_R_BADCONFIG 0x00080000
Suraj Jitindar Singhda82c732017-03-01 18:12:55 +1100507
Suraj Jitindar Singha6152b52017-03-01 18:12:52 +1100508/* SRR1 error code fields */
509
Suraj Jitindar Singhda82c732017-03-01 18:12:55 +1100510#define SRR1_NOPTE DSISR_NOPTE
511/* Not permitted due to no-execute or guard bit set */
Suraj Jitindar Singh07a68f92017-03-01 18:12:54 +1100512#define SRR1_NOEXEC_GUARD 0x10000000
Suraj Jitindar Singhda82c732017-03-01 18:12:55 +1100513#define SRR1_PROTFAULT DSISR_PROTFAULT
514#define SRR1_IAMR DSISR_AMR
Suraj Jitindar Singha6152b52017-03-01 18:12:52 +1100515
Alexey Kardashevskiy7019cb32014-06-04 22:50:56 +1000516/* Facility Status and Control (FSCR) bits */
517#define FSCR_EBB (63 - 56) /* Event-Based Branch Facility */
518#define FSCR_TAR (63 - 55) /* Target Address Register */
519/* Interrupt cause mask and position in FSCR. HFSCR has the same format */
520#define FSCR_IC_MASK (0xFFULL)
521#define FSCR_IC_POS (63 - 7)
522#define FSCR_IC_DSCR_SPR3 2
523#define FSCR_IC_PMU 3
524#define FSCR_IC_BHRB 4
525#define FSCR_IC_TM 5
526#define FSCR_IC_EBB 7
527#define FSCR_IC_TAR 8
528
Edgar E. Iglesiasa586e542010-09-20 19:06:32 +0200529/* Exception state register bits definition */
Cédric Le Goater2a83f992017-12-06 10:41:50 +0100530#define ESR_PIL PPC_BIT(36) /* Illegal Instruction */
531#define ESR_PPR PPC_BIT(37) /* Privileged Instruction */
532#define ESR_PTR PPC_BIT(38) /* Trap */
533#define ESR_FP PPC_BIT(39) /* Floating-Point Operation */
534#define ESR_ST PPC_BIT(40) /* Store Operation */
535#define ESR_AP PPC_BIT(44) /* Auxiliary Processor Operation */
536#define ESR_PUO PPC_BIT(45) /* Unimplemented Operation */
537#define ESR_BO PPC_BIT(46) /* Byte Ordering */
538#define ESR_PIE PPC_BIT(47) /* Imprecise exception */
539#define ESR_DATA PPC_BIT(53) /* Data Access (Embedded page table) */
540#define ESR_TLBI PPC_BIT(54) /* TLB Ineligible (Embedded page table) */
541#define ESR_PT PPC_BIT(55) /* Page Table (Embedded page table) */
542#define ESR_SPV PPC_BIT(56) /* SPE/VMX operation */
543#define ESR_EPID PPC_BIT(57) /* External Process ID operation */
544#define ESR_VLEMI PPC_BIT(58) /* VLE operation */
545#define ESR_MIF PPC_BIT(62) /* Misaligned instruction (VLE) */
Edgar E. Iglesiasa586e542010-09-20 19:06:32 +0200546
Tom Mustaaac86232014-12-18 10:34:33 -0600547/* Transaction EXception And Summary Register bits */
548#define TEXASR_FAILURE_PERSISTENT (63 - 7)
549#define TEXASR_DISALLOWED (63 - 8)
550#define TEXASR_NESTING_OVERFLOW (63 - 9)
551#define TEXASR_FOOTPRINT_OVERFLOW (63 - 10)
552#define TEXASR_SELF_INDUCED_CONFLICT (63 - 11)
553#define TEXASR_NON_TRANSACTIONAL_CONFLICT (63 - 12)
554#define TEXASR_TRANSACTION_CONFLICT (63 - 13)
555#define TEXASR_TRANSLATION_INVALIDATION_CONFLICT (63 - 14)
556#define TEXASR_IMPLEMENTATION_SPECIFIC (63 - 15)
557#define TEXASR_INSTRUCTION_FETCH_CONFLICT (63 - 16)
558#define TEXASR_ABORT (63 - 31)
559#define TEXASR_SUSPENDED (63 - 32)
560#define TEXASR_PRIVILEGE_HV (63 - 34)
561#define TEXASR_PRIVILEGE_PR (63 - 35)
562#define TEXASR_FAILURE_SUMMARY (63 - 36)
563#define TEXASR_TFIAR_EXACT (63 - 37)
564#define TEXASR_ROT (63 - 38)
565#define TEXASR_TRANSACTION_LEVEL (63 - 52) /* 12 bits */
566
j_mayerd26bfc92007-10-07 14:41:00 +0000567enum {
j_mayer4018bae2007-11-19 01:48:12 +0000568 POWERPC_FLAG_NONE = 0x00000000,
j_mayerd26bfc92007-10-07 14:41:00 +0000569 /* Flag for MSR bit 25 signification (VRE/SPE) */
j_mayer4018bae2007-11-19 01:48:12 +0000570 POWERPC_FLAG_SPE = 0x00000001,
571 POWERPC_FLAG_VRE = 0x00000002,
j_mayerd26bfc92007-10-07 14:41:00 +0000572 /* Flag for MSR bit 17 signification (TGPR/CE) */
j_mayer4018bae2007-11-19 01:48:12 +0000573 POWERPC_FLAG_TGPR = 0x00000004,
574 POWERPC_FLAG_CE = 0x00000008,
j_mayerd26bfc92007-10-07 14:41:00 +0000575 /* Flag for MSR bit 10 signification (SE/DWE/UBLE) */
j_mayer4018bae2007-11-19 01:48:12 +0000576 POWERPC_FLAG_SE = 0x00000010,
577 POWERPC_FLAG_DWE = 0x00000020,
578 POWERPC_FLAG_UBLE = 0x00000040,
j_mayerd26bfc92007-10-07 14:41:00 +0000579 /* Flag for MSR bit 9 signification (BE/DE) */
j_mayer4018bae2007-11-19 01:48:12 +0000580 POWERPC_FLAG_BE = 0x00000080,
581 POWERPC_FLAG_DE = 0x00000100,
j_mayera4f30712007-11-17 21:14:09 +0000582 /* Flag for MSR bit 2 signification (PX/PMM) */
j_mayer4018bae2007-11-19 01:48:12 +0000583 POWERPC_FLAG_PX = 0x00000200,
584 POWERPC_FLAG_PMM = 0x00000400,
585 /* Flag for special features */
586 /* Decrementer clock: RTC clock (POWER, 601) or bus clock */
587 POWERPC_FLAG_RTC_CLK = 0x00010000,
588 POWERPC_FLAG_BUS_CLK = 0x00020000,
David Gibson697ab892011-08-31 15:45:10 +0000589 /* Has CFAR */
590 POWERPC_FLAG_CFAR = 0x00040000,
Tom Musta74f23992013-10-22 22:05:46 +1100591 /* Has VSX */
592 POWERPC_FLAG_VSX = 0x00080000,
Tom Mustae43668a2014-12-18 10:34:30 -0600593 /* Has Transaction Memory (ISA 2.07) */
594 POWERPC_FLAG_TM = 0x00100000,
j_mayerd26bfc92007-10-07 14:41:00 +0000595};
596
j_mayer7c580442007-10-27 17:54:30 +0000597/*****************************************************************************/
598/* Floating point status and control register */
599#define FPSCR_FX 31 /* Floating-point exception summary */
600#define FPSCR_FEX 30 /* Floating-point enabled exception summary */
601#define FPSCR_VX 29 /* Floating-point invalid operation exception summ. */
602#define FPSCR_OX 28 /* Floating-point overflow exception */
603#define FPSCR_UX 27 /* Floating-point underflow exception */
604#define FPSCR_ZX 26 /* Floating-point zero divide exception */
605#define FPSCR_XX 25 /* Floating-point inexact exception */
606#define FPSCR_VXSNAN 24 /* Floating-point invalid operation exception (sNan) */
607#define FPSCR_VXISI 23 /* Floating-point invalid operation exception (inf) */
608#define FPSCR_VXIDI 22 /* Floating-point invalid operation exception (inf) */
609#define FPSCR_VXZDZ 21 /* Floating-point invalid operation exception (zero) */
610#define FPSCR_VXIMZ 20 /* Floating-point invalid operation exception (inf) */
611#define FPSCR_VXVC 19 /* Floating-point invalid operation exception (comp) */
612#define FPSCR_FR 18 /* Floating-point fraction rounded */
613#define FPSCR_FI 17 /* Floating-point fraction inexact */
614#define FPSCR_C 16 /* Floating-point result class descriptor */
615#define FPSCR_FL 15 /* Floating-point less than or negative */
616#define FPSCR_FG 14 /* Floating-point greater than or negative */
617#define FPSCR_FE 13 /* Floating-point equal or zero */
618#define FPSCR_FU 12 /* Floating-point unordered or NaN */
619#define FPSCR_FPCC 12 /* Floating-point condition code */
620#define FPSCR_FPRF 12 /* Floating-point result flags */
621#define FPSCR_VXSOFT 10 /* Floating-point invalid operation exception (soft) */
622#define FPSCR_VXSQRT 9 /* Floating-point invalid operation exception (sqrt) */
623#define FPSCR_VXCVI 8 /* Floating-point invalid operation exception (int) */
624#define FPSCR_VE 7 /* Floating-point invalid operation exception enable */
625#define FPSCR_OE 6 /* Floating-point overflow exception enable */
626#define FPSCR_UE 5 /* Floating-point undeflow exception enable */
627#define FPSCR_ZE 4 /* Floating-point zero divide exception enable */
628#define FPSCR_XE 3 /* Floating-point inexact exception enable */
629#define FPSCR_NI 2 /* Floating-point non-IEEE mode */
630#define FPSCR_RN1 1
631#define FPSCR_RN 0 /* Floating-point rounding control */
632#define fpscr_fex (((env->fpscr) >> FPSCR_FEX) & 0x1)
633#define fpscr_vx (((env->fpscr) >> FPSCR_VX) & 0x1)
634#define fpscr_ox (((env->fpscr) >> FPSCR_OX) & 0x1)
635#define fpscr_ux (((env->fpscr) >> FPSCR_UX) & 0x1)
636#define fpscr_zx (((env->fpscr) >> FPSCR_ZX) & 0x1)
637#define fpscr_xx (((env->fpscr) >> FPSCR_XX) & 0x1)
638#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
639#define fpscr_vxisi (((env->fpscr) >> FPSCR_VXISI) & 0x1)
640#define fpscr_vxidi (((env->fpscr) >> FPSCR_VXIDI) & 0x1)
641#define fpscr_vxzdz (((env->fpscr) >> FPSCR_VXZDZ) & 0x1)
642#define fpscr_vximz (((env->fpscr) >> FPSCR_VXIMZ) & 0x1)
643#define fpscr_vxvc (((env->fpscr) >> FPSCR_VXVC) & 0x1)
644#define fpscr_fpcc (((env->fpscr) >> FPSCR_FPCC) & 0xF)
645#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
646#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
647#define fpscr_vxcvi (((env->fpscr) >> FPSCR_VXCVI) & 0x1)
648#define fpscr_ve (((env->fpscr) >> FPSCR_VE) & 0x1)
649#define fpscr_oe (((env->fpscr) >> FPSCR_OE) & 0x1)
650#define fpscr_ue (((env->fpscr) >> FPSCR_UE) & 0x1)
651#define fpscr_ze (((env->fpscr) >> FPSCR_ZE) & 0x1)
652#define fpscr_xe (((env->fpscr) >> FPSCR_XE) & 0x1)
653#define fpscr_ni (((env->fpscr) >> FPSCR_NI) & 0x1)
654#define fpscr_rn (((env->fpscr) >> FPSCR_RN) & 0x3)
655/* Invalid operation exception summary */
656#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI) | \
657 (1 << FPSCR_VXIDI) | (1 << FPSCR_VXZDZ) | \
658 (1 << FPSCR_VXIMZ) | (1 << FPSCR_VXVC) | \
659 (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
660 (1 << FPSCR_VXCVI)))
661/* exception summary */
662#define fpscr_ex (((env->fpscr) >> FPSCR_XX) & 0x1F)
663/* enabled exception summary */
664#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) & \
665 0x1F)
666
Madhavan Srinivasandbdc13a2015-11-20 17:01:47 +0530667#define FP_FX (1ull << FPSCR_FX)
668#define FP_FEX (1ull << FPSCR_FEX)
Madhavan Srinivasandbdc13a2015-11-20 17:01:47 +0530669#define FP_VX (1ull << FPSCR_VX)
James Clarkefc03cfe2016-01-24 15:41:25 +0000670#define FP_OX (1ull << FPSCR_OX)
671#define FP_UX (1ull << FPSCR_UX)
672#define FP_ZX (1ull << FPSCR_ZX)
673#define FP_XX (1ull << FPSCR_XX)
Madhavan Srinivasandbdc13a2015-11-20 17:01:47 +0530674#define FP_VXSNAN (1ull << FPSCR_VXSNAN)
675#define FP_VXISI (1ull << FPSCR_VXISI)
Madhavan Srinivasandbdc13a2015-11-20 17:01:47 +0530676#define FP_VXIDI (1ull << FPSCR_VXIDI)
James Clarkefc03cfe2016-01-24 15:41:25 +0000677#define FP_VXZDZ (1ull << FPSCR_VXZDZ)
678#define FP_VXIMZ (1ull << FPSCR_VXIMZ)
Madhavan Srinivasandbdc13a2015-11-20 17:01:47 +0530679#define FP_VXVC (1ull << FPSCR_VXVC)
James Clarkefc03cfe2016-01-24 15:41:25 +0000680#define FP_FR (1ull << FSPCR_FR)
681#define FP_FI (1ull << FPSCR_FI)
682#define FP_C (1ull << FPSCR_C)
683#define FP_FL (1ull << FPSCR_FL)
684#define FP_FG (1ull << FPSCR_FG)
685#define FP_FE (1ull << FPSCR_FE)
686#define FP_FU (1ull << FPSCR_FU)
687#define FP_FPCC (FP_FL | FP_FG | FP_FE | FP_FU)
688#define FP_FPRF (FP_C | FP_FL | FP_FG | FP_FE | FP_FU)
689#define FP_VXSOFT (1ull << FPSCR_VXSOFT)
690#define FP_VXSQRT (1ull << FPSCR_VXSQRT)
Madhavan Srinivasandbdc13a2015-11-20 17:01:47 +0530691#define FP_VXCVI (1ull << FPSCR_VXCVI)
692#define FP_VE (1ull << FPSCR_VE)
James Clarkefc03cfe2016-01-24 15:41:25 +0000693#define FP_OE (1ull << FPSCR_OE)
694#define FP_UE (1ull << FPSCR_UE)
695#define FP_ZE (1ull << FPSCR_ZE)
696#define FP_XE (1ull << FPSCR_XE)
697#define FP_NI (1ull << FPSCR_NI)
698#define FP_RN1 (1ull << FPSCR_RN1)
699#define FP_RN (1ull << FPSCR_RN)
Madhavan Srinivasandbdc13a2015-11-20 17:01:47 +0530700
James Clarked1277152016-01-29 18:40:21 +0000701/* the exception bits which can be cleared by mcrfs - includes FX */
702#define FP_EX_CLEAR_BITS (FP_FX | FP_OX | FP_UX | FP_ZX | \
703 FP_XX | FP_VXSNAN | FP_VXISI | FP_VXIDI | \
704 FP_VXZDZ | FP_VXIMZ | FP_VXVC | FP_VXSOFT | \
705 FP_VXSQRT | FP_VXCVI)
706
j_mayer7c580442007-10-27 17:54:30 +0000707/*****************************************************************************/
aurel326fa724a2009-01-03 14:04:11 +0000708/* Vector status and control register */
709#define VSCR_NJ 16 /* Vector non-java */
710#define VSCR_SAT 0 /* Vector saturation */
711#define vscr_nj (((env->vscr) >> VSCR_NJ) & 0x1)
712#define vscr_sat (((env->vscr) >> VSCR_SAT) & 0x1)
713
714/*****************************************************************************/
Alexander Graf01662f32011-04-30 23:34:58 +0200715/* BookE e500 MMU registers */
716
717#define MAS0_NV_SHIFT 0
718#define MAS0_NV_MASK (0xfff << MAS0_NV_SHIFT)
719
720#define MAS0_WQ_SHIFT 12
721#define MAS0_WQ_MASK (3 << MAS0_WQ_SHIFT)
722/* Write TLB entry regardless of reservation */
723#define MAS0_WQ_ALWAYS (0 << MAS0_WQ_SHIFT)
724/* Write TLB entry only already in use */
725#define MAS0_WQ_COND (1 << MAS0_WQ_SHIFT)
726/* Clear TLB entry */
727#define MAS0_WQ_CLR_RSRV (2 << MAS0_WQ_SHIFT)
728
729#define MAS0_HES_SHIFT 14
730#define MAS0_HES (1 << MAS0_HES_SHIFT)
731
732#define MAS0_ESEL_SHIFT 16
733#define MAS0_ESEL_MASK (0xfff << MAS0_ESEL_SHIFT)
734
735#define MAS0_TLBSEL_SHIFT 28
736#define MAS0_TLBSEL_MASK (3 << MAS0_TLBSEL_SHIFT)
737#define MAS0_TLBSEL_TLB0 (0 << MAS0_TLBSEL_SHIFT)
738#define MAS0_TLBSEL_TLB1 (1 << MAS0_TLBSEL_SHIFT)
739#define MAS0_TLBSEL_TLB2 (2 << MAS0_TLBSEL_SHIFT)
740#define MAS0_TLBSEL_TLB3 (3 << MAS0_TLBSEL_SHIFT)
741
742#define MAS0_ATSEL_SHIFT 31
743#define MAS0_ATSEL (1 << MAS0_ATSEL_SHIFT)
744#define MAS0_ATSEL_TLB 0
745#define MAS0_ATSEL_LRAT MAS0_ATSEL
746
Scott Wood2bd95432011-08-18 10:38:40 +0000747#define MAS1_TSIZE_SHIFT 7
748#define MAS1_TSIZE_MASK (0x1f << MAS1_TSIZE_SHIFT)
Alexander Graf01662f32011-04-30 23:34:58 +0200749
750#define MAS1_TS_SHIFT 12
751#define MAS1_TS (1 << MAS1_TS_SHIFT)
752
753#define MAS1_IND_SHIFT 13
754#define MAS1_IND (1 << MAS1_IND_SHIFT)
755
756#define MAS1_TID_SHIFT 16
757#define MAS1_TID_MASK (0x3fff << MAS1_TID_SHIFT)
758
759#define MAS1_IPROT_SHIFT 30
760#define MAS1_IPROT (1 << MAS1_IPROT_SHIFT)
761
762#define MAS1_VALID_SHIFT 31
763#define MAS1_VALID 0x80000000
764
765#define MAS2_EPN_SHIFT 12
Alexander Graf96091692012-06-21 13:34:20 +0200766#define MAS2_EPN_MASK (~0ULL << MAS2_EPN_SHIFT)
Alexander Graf01662f32011-04-30 23:34:58 +0200767
768#define MAS2_ACM_SHIFT 6
769#define MAS2_ACM (1 << MAS2_ACM_SHIFT)
770
771#define MAS2_VLE_SHIFT 5
772#define MAS2_VLE (1 << MAS2_VLE_SHIFT)
773
774#define MAS2_W_SHIFT 4
775#define MAS2_W (1 << MAS2_W_SHIFT)
776
777#define MAS2_I_SHIFT 3
778#define MAS2_I (1 << MAS2_I_SHIFT)
779
780#define MAS2_M_SHIFT 2
781#define MAS2_M (1 << MAS2_M_SHIFT)
782
783#define MAS2_G_SHIFT 1
784#define MAS2_G (1 << MAS2_G_SHIFT)
785
786#define MAS2_E_SHIFT 0
787#define MAS2_E (1 << MAS2_E_SHIFT)
788
789#define MAS3_RPN_SHIFT 12
790#define MAS3_RPN_MASK (0xfffff << MAS3_RPN_SHIFT)
791
792#define MAS3_U0 0x00000200
793#define MAS3_U1 0x00000100
794#define MAS3_U2 0x00000080
795#define MAS3_U3 0x00000040
796#define MAS3_UX 0x00000020
797#define MAS3_SX 0x00000010
798#define MAS3_UW 0x00000008
799#define MAS3_SW 0x00000004
800#define MAS3_UR 0x00000002
801#define MAS3_SR 0x00000001
802#define MAS3_SPSIZE_SHIFT 1
803#define MAS3_SPSIZE_MASK (0x3e << MAS3_SPSIZE_SHIFT)
804
805#define MAS4_TLBSELD_SHIFT MAS0_TLBSEL_SHIFT
806#define MAS4_TLBSELD_MASK MAS0_TLBSEL_MASK
807#define MAS4_TIDSELD_MASK 0x00030000
808#define MAS4_TIDSELD_PID0 0x00000000
809#define MAS4_TIDSELD_PID1 0x00010000
810#define MAS4_TIDSELD_PID2 0x00020000
811#define MAS4_TIDSELD_PIDZ 0x00030000
812#define MAS4_INDD 0x00008000 /* Default IND */
813#define MAS4_TSIZED_SHIFT MAS1_TSIZE_SHIFT
814#define MAS4_TSIZED_MASK MAS1_TSIZE_MASK
815#define MAS4_ACMD 0x00000040
816#define MAS4_VLED 0x00000020
817#define MAS4_WD 0x00000010
818#define MAS4_ID 0x00000008
819#define MAS4_MD 0x00000004
820#define MAS4_GD 0x00000002
821#define MAS4_ED 0x00000001
822#define MAS4_WIMGED_MASK 0x0000001f /* Default WIMGE */
823#define MAS4_WIMGED_SHIFT 0
824
825#define MAS5_SGS 0x80000000
826#define MAS5_SLPID_MASK 0x00000fff
827
828#define MAS6_SPID0 0x3fff0000
829#define MAS6_SPID1 0x00007ffe
830#define MAS6_ISIZE(x) MAS1_TSIZE(x)
831#define MAS6_SAS 0x00000001
832#define MAS6_SPID MAS6_SPID0
833#define MAS6_SIND 0x00000002 /* Indirect page */
834#define MAS6_SIND_SHIFT 1
835#define MAS6_SPID_MASK 0x3fff0000
836#define MAS6_SPID_SHIFT 16
837#define MAS6_ISIZE_MASK 0x00000f80
838#define MAS6_ISIZE_SHIFT 7
839
840#define MAS7_RPN 0xffffffff
841
842#define MAS8_TGS 0x80000000
843#define MAS8_VF 0x40000000
844#define MAS8_TLBPID 0x00000fff
845
846/* Bit definitions for MMUCFG */
847#define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
848#define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
849#define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
850#define MMUCFG_NTLBS 0x0000000c /* Number of TLBs */
851#define MMUCFG_PIDSIZE 0x000007c0 /* PID Reg Size */
852#define MMUCFG_TWC 0x00008000 /* TLB Write Conditional (v2.0) */
853#define MMUCFG_LRAT 0x00010000 /* LRAT Supported (v2.0) */
854#define MMUCFG_RASIZE 0x00fe0000 /* Real Addr Size */
855#define MMUCFG_LPIDSIZE 0x0f000000 /* LPID Reg Size */
856
857/* Bit definitions for MMUCSR0 */
858#define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */
859#define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */
860#define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */
861#define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */
862#define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
863 MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
864#define MMUCSR0_TLB0PS 0x00000780 /* TLB0 Page Size */
865#define MMUCSR0_TLB1PS 0x00007800 /* TLB1 Page Size */
866#define MMUCSR0_TLB2PS 0x00078000 /* TLB2 Page Size */
867#define MMUCSR0_TLB3PS 0x00780000 /* TLB3 Page Size */
868
869/* TLBnCFG encoding */
870#define TLBnCFG_N_ENTRY 0x00000fff /* number of entries */
871#define TLBnCFG_HES 0x00002000 /* HW select supported */
872#define TLBnCFG_AVAIL 0x00004000 /* variable page size */
873#define TLBnCFG_IPROT 0x00008000 /* IPROT supported */
874#define TLBnCFG_GTWE 0x00010000 /* Guest can write */
875#define TLBnCFG_IND 0x00020000 /* IND entries supported */
876#define TLBnCFG_PT 0x00040000 /* Can load from page table */
877#define TLBnCFG_MINSIZE 0x00f00000 /* Minimum Page Size (v1.0) */
878#define TLBnCFG_MINSIZE_SHIFT 20
879#define TLBnCFG_MAXSIZE 0x000f0000 /* Maximum Page Size (v1.0) */
880#define TLBnCFG_MAXSIZE_SHIFT 16
881#define TLBnCFG_ASSOC 0xff000000 /* Associativity */
882#define TLBnCFG_ASSOC_SHIFT 24
883
884/* TLBnPS encoding */
885#define TLBnPS_4K 0x00000004
886#define TLBnPS_8K 0x00000008
887#define TLBnPS_16K 0x00000010
888#define TLBnPS_32K 0x00000020
889#define TLBnPS_64K 0x00000040
890#define TLBnPS_128K 0x00000080
891#define TLBnPS_256K 0x00000100
892#define TLBnPS_512K 0x00000200
893#define TLBnPS_1M 0x00000400
894#define TLBnPS_2M 0x00000800
895#define TLBnPS_4M 0x00001000
896#define TLBnPS_8M 0x00002000
897#define TLBnPS_16M 0x00004000
898#define TLBnPS_32M 0x00008000
899#define TLBnPS_64M 0x00010000
900#define TLBnPS_128M 0x00020000
901#define TLBnPS_256M 0x00040000
902#define TLBnPS_512M 0x00080000
903#define TLBnPS_1G 0x00100000
904#define TLBnPS_2G 0x00200000
905#define TLBnPS_4G 0x00400000
906#define TLBnPS_8G 0x00800000
907#define TLBnPS_16G 0x01000000
908#define TLBnPS_32G 0x02000000
909#define TLBnPS_64G 0x04000000
910#define TLBnPS_128G 0x08000000
911#define TLBnPS_256G 0x10000000
912
913/* tlbilx action encoding */
914#define TLBILX_T_ALL 0
915#define TLBILX_T_TID 1
916#define TLBILX_T_FULLMATCH 3
917#define TLBILX_T_CLASS0 4
918#define TLBILX_T_CLASS1 5
919#define TLBILX_T_CLASS2 6
920#define TLBILX_T_CLASS3 7
921
922/* BookE 2.06 helper defines */
923
924#define BOOKE206_FLUSH_TLB0 (1 << 0)
925#define BOOKE206_FLUSH_TLB1 (1 << 1)
926#define BOOKE206_FLUSH_TLB2 (1 << 2)
927#define BOOKE206_FLUSH_TLB3 (1 << 3)
928
929/* number of possible TLBs */
930#define BOOKE206_MAX_TLBN 4
931
932/*****************************************************************************/
Cédric Le Goater7af1e7b2018-01-18 15:54:03 +0100933/* Server and Embedded Processor Control */
Alexander Graf58e00a22012-01-31 03:11:32 +0100934
935#define DBELL_TYPE_SHIFT 27
936#define DBELL_TYPE_MASK (0x1f << DBELL_TYPE_SHIFT)
937#define DBELL_TYPE_DBELL (0x00 << DBELL_TYPE_SHIFT)
938#define DBELL_TYPE_DBELL_CRIT (0x01 << DBELL_TYPE_SHIFT)
939#define DBELL_TYPE_G_DBELL (0x02 << DBELL_TYPE_SHIFT)
940#define DBELL_TYPE_G_DBELL_CRIT (0x03 << DBELL_TYPE_SHIFT)
941#define DBELL_TYPE_G_DBELL_MC (0x04 << DBELL_TYPE_SHIFT)
942
Cédric Le Goater7af1e7b2018-01-18 15:54:03 +0100943#define DBELL_TYPE_DBELL_SERVER (0x05 << DBELL_TYPE_SHIFT)
944
945#define DBELL_BRDCAST PPC_BIT(37)
Alexander Graf58e00a22012-01-31 03:11:32 +0100946#define DBELL_LPIDTAG_SHIFT 14
947#define DBELL_LPIDTAG_MASK (0xfff << DBELL_LPIDTAG_SHIFT)
948#define DBELL_PIRTAG_MASK 0x3fff
949
Cédric Le Goater7af1e7b2018-01-18 15:54:03 +0100950#define DBELL_PROCIDTAG_MASK PPC_BITMASK(44, 63)
951
Alexander Graf58e00a22012-01-31 03:11:32 +0100952/*****************************************************************************/
Benjamin Herrenschmidt4656e1f2012-06-18 19:56:25 +0000953/* Segment page size information, used by recent hash MMUs
954 * The format of this structure mirrors kvm_ppc_smmu_info
955 */
956
957#define PPC_PAGE_SIZES_MAX_SZ 8
958
959struct ppc_one_page_size {
960 uint32_t page_shift; /* Page shift (or 0) */
961 uint32_t pte_enc; /* Encoding in the HPTE (>>12) */
962};
963
964struct ppc_one_seg_page_size {
965 uint32_t page_shift; /* Base page shift of segment (or 0) */
966 uint32_t slb_enc; /* SLB encoding for BookS */
967 struct ppc_one_page_size enc[PPC_PAGE_SIZES_MAX_SZ];
968};
969
970struct ppc_segment_page_sizes {
971 struct ppc_one_seg_page_size sps[PPC_PAGE_SIZES_MAX_SZ];
972};
973
Sam Bobroffc64abd12017-03-20 10:46:43 +1100974struct ppc_radix_page_info {
975 uint32_t count;
976 uint32_t entries[PPC_PAGE_SIZES_MAX_SZ];
977};
Benjamin Herrenschmidt4656e1f2012-06-18 19:56:25 +0000978
979/*****************************************************************************/
j_mayer7c580442007-10-27 17:54:30 +0000980/* The whole PowerPC CPU context */
Benjamin Herrenschmidt9fb04492016-05-03 18:03:24 +0200981#define NB_MMU_MODES 8
j_mayer6ebbf392007-10-14 07:07:08 +0000982
Bharata B Rao54ff58b2014-09-26 14:37:37 +0530983#define PPC_CPU_OPCODES_LEN 0x40
984#define PPC_CPU_INDIRECT_OPCODES_LEN 0x20
Andreas Färberb0489602013-06-09 22:11:49 +0200985
bellard3fc6c082005-07-02 20:59:34 +0000986struct CPUPPCState {
987 /* First are the most commonly used resources
988 * during translated code execution
989 */
bellard79aceca2003-11-23 14:55:54 +0000990 /* general purpose registers */
aurel32bd7d9a62008-09-04 05:26:09 +0000991 target_ulong gpr[32];
j_mayer3cd7d1d2007-11-12 01:56:18 +0000992 /* Storage for GPR MSB, used by the SPE extension */
aurel32bd7d9a62008-09-04 05:26:09 +0000993 target_ulong gprh[32];
bellard3fc6c082005-07-02 20:59:34 +0000994 /* LR */
995 target_ulong lr;
996 /* CTR */
997 target_ulong ctr;
bellard79aceca2003-11-23 14:55:54 +0000998 /* condition register */
aurel3247e46612008-09-04 17:06:47 +0000999 uint32_t crf[8];
David Gibson697ab892011-08-31 15:45:10 +00001000#if defined(TARGET_PPC64)
1001 /* CFAR */
1002 target_ulong cfar;
1003#endif
Richard Hendersonda91a002013-02-19 23:52:13 -08001004 /* XER (with SO, OV, CA split out) */
aurel323d7b4172008-10-21 11:28:46 +00001005 target_ulong xer;
Richard Hendersonda91a002013-02-19 23:52:13 -08001006 target_ulong so;
1007 target_ulong ov;
1008 target_ulong ca;
Nikunj A Dadhaniadd09c362017-02-27 10:27:54 +05301009 target_ulong ov32;
1010 target_ulong ca32;
bellard3fc6c082005-07-02 20:59:34 +00001011 /* Reservation address */
Nathan Froyd18b21a22009-08-03 08:43:25 -07001012 target_ulong reserve_addr;
1013 /* Reservation value */
1014 target_ulong reserve_val;
Tom Musta9c294d52014-02-10 11:27:00 -06001015 target_ulong reserve_val2;
Nathan Froyd44252652009-08-03 08:43:26 -07001016 /* Reservation store address */
1017 target_ulong reserve_ea;
1018 /* Reserved store source register and size */
1019 target_ulong reserve_info;
bellard3fc6c082005-07-02 20:59:34 +00001020
1021 /* Those ones are used in supervisor mode only */
1022 /* machine state register */
j_mayer0411a972007-10-25 21:35:50 +00001023 target_ulong msr;
bellard3fc6c082005-07-02 20:59:34 +00001024 /* temporary general purpose registers */
aurel32bd7d9a62008-09-04 05:26:09 +00001025 target_ulong tgpr[4]; /* Used to speed-up TLB assist handlers */
bellard3fc6c082005-07-02 20:59:34 +00001026
1027 /* Floating point execution context */
bellard4ecc3192005-03-13 17:01:22 +00001028 float_status fp_status;
bellard3fc6c082005-07-02 20:59:34 +00001029 /* floating point registers */
1030 float64 fpr[32];
1031 /* floating point status and control register */
David Gibson30304422012-10-29 17:24:59 +00001032 target_ulong fpscr;
bellard4ecc3192005-03-13 17:01:22 +00001033
Aurelien Jarnocb2dbfc2009-10-22 14:55:37 +02001034 /* Next instruction pointer */
1035 target_ulong nip;
bellarda316d332005-11-20 10:32:34 +00001036
bellardac9eb072004-01-04 23:26:24 +00001037 int access_type; /* when a memory exception occurs, the access
1038 type is stored here */
bellarda541f292004-04-12 20:39:29 +00001039
Aurelien Jarnocb2dbfc2009-10-22 14:55:37 +02001040 CPU_COMMON
1041
j_mayerf2e63a42007-10-07 15:43:50 +00001042 /* MMU context - only relevant for full system emulation */
1043#if !defined(CONFIG_USER_ONLY)
1044#if defined(TARGET_PPC64)
j_mayerf2e63a42007-10-07 15:43:50 +00001045 /* PowerPC 64 SLB area */
Aneesh Kumar K.Vd83af162013-10-01 21:49:31 +05301046 ppc_slb_t slb[MAX_SLB_ENTRIES];
Alexey Kardashevskiya90db152013-07-18 14:32:54 -05001047 int32_t slb_nr;
Benjamin Herrenschmidtcd0c6f42016-05-03 18:03:25 +02001048 /* tcg TLB needs flush (deferred slb inval instruction typically) */
j_mayerf2e63a42007-10-07 15:43:50 +00001049#endif
bellard3fc6c082005-07-02 20:59:34 +00001050 /* segment registers */
aurel3274d37792008-12-06 21:46:17 +00001051 target_ulong sr[32];
bellard3fc6c082005-07-02 20:59:34 +00001052 /* BATs */
Alexey Kardashevskiya90db152013-07-18 14:32:54 -05001053 uint32_t nb_BATs;
bellard3fc6c082005-07-02 20:59:34 +00001054 target_ulong DBAT[2][8];
1055 target_ulong IBAT[2][8];
Alexander Graf01662f32011-04-30 23:34:58 +02001056 /* PowerPC TLB registers (for 4xx, e500 and 60x software driven TLBs) */
Alexey Kardashevskiya90db152013-07-18 14:32:54 -05001057 int32_t nb_tlb; /* Total number of TLB */
j_mayer76a66252007-03-07 08:32:30 +00001058 int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
1059 int nb_ways; /* Number of ways in the TLB set */
1060 int last_way; /* Last used way used to allocate TLB in a LRU way */
1061 int id_tlbs; /* If 1, MMU has separated TLBs for instructions & data */
j_mayer363be492007-03-30 10:07:33 +00001062 int nb_pids; /* Number of available PID registers */
Alexander Graf1c53acc2011-06-17 01:00:28 +02001063 int tlb_type; /* Type of TLB we're dealing with */
1064 ppc_tlb_t tlb; /* TLB is optional. Allocate them only if needed */
bellard3fc6c082005-07-02 20:59:34 +00001065 /* 403 dedicated access protection registers */
1066 target_ulong pb[4];
Scott Wood93dd5e82011-08-31 11:26:56 +00001067 bool tlb_dirty; /* Set to non-zero when modifying TLB */
1068 bool kvm_sw_tlb; /* non-zero if KVM SW TLB API is active */
Benjamin Herrenschmidtc5a8d8f2016-06-07 12:50:22 +10001069 uint32_t tlb_need_flush; /* Delayed flush needed */
Nikunj A Dadhaniaa8a6d532016-09-20 22:04:59 +05301070#define TLB_NEED_LOCAL_FLUSH 0x1
Nikunj A Dadhaniad76ab5e2016-09-20 22:05:01 +05301071#define TLB_NEED_GLOBAL_FLUSH 0x2
j_mayerf2e63a42007-10-07 15:43:50 +00001072#endif
1073
1074 /* Other registers */
1075 /* Special purpose registers */
1076 target_ulong spr[1024];
Anthony Liguoric227f092009-10-01 16:12:16 -05001077 ppc_spr_t spr_cb[1024];
j_mayerf2e63a42007-10-07 15:43:50 +00001078 /* Altivec registers */
Anthony Liguoric227f092009-10-01 16:12:16 -05001079 ppc_avr_t avr[32];
j_mayerf2e63a42007-10-07 15:43:50 +00001080 uint32_t vscr;
David Gibson30304422012-10-29 17:24:59 +00001081 /* VSX registers */
1082 uint64_t vsr[32];
j_mayerf2e63a42007-10-07 15:43:50 +00001083 /* SPE registers */
aurel322231ef12008-12-18 22:43:25 +00001084 uint64_t spe_acc;
j_mayerf2e63a42007-10-07 15:43:50 +00001085 uint32_t spe_fscr;
aurel32fbd265b2009-02-03 19:55:51 +00001086 /* SPE and Altivec can share a status since they will never be used
1087 * simultaneously */
1088 float_status vec_status;
j_mayerf2e63a42007-10-07 15:43:50 +00001089
1090 /* Internal devices resources */
1091 /* Time base and decrementer */
Anthony Liguoric227f092009-10-01 16:12:16 -05001092 ppc_tb_t *tb_env;
j_mayerf2e63a42007-10-07 15:43:50 +00001093 /* Device control registers */
Anthony Liguoric227f092009-10-01 16:12:16 -05001094 ppc_dcr_t *dcr_env;
bellard3fc6c082005-07-02 20:59:34 +00001095
j_mayerd63001d2007-10-04 00:51:58 +00001096 int dcache_line_size;
1097 int icache_line_size;
1098
bellard3fc6c082005-07-02 20:59:34 +00001099 /* Those resources are used during exception processing */
1100 /* CPU model definition */
j_mayera750fc02007-09-26 23:54:22 +00001101 target_ulong msr_mask;
Anthony Liguoric227f092009-10-01 16:12:16 -05001102 powerpc_mmu_t mmu_model;
1103 powerpc_excp_t excp_model;
1104 powerpc_input_t bus_model;
j_mayer237c0af2007-09-29 12:01:46 +00001105 int bfd_mach;
bellard3fc6c082005-07-02 20:59:34 +00001106 uint32_t flags;
Nathan Froydc29b7352009-05-12 12:26:57 -07001107 uint64_t insns_flags;
Alexander Grafa5858d72011-05-01 00:00:58 +02001108 uint64_t insns_flags2;
Benjamin Herrenschmidt4656e1f2012-06-18 19:56:25 +00001109#if defined(TARGET_PPC64)
1110 struct ppc_segment_page_sizes sps;
Benjamin Herrenschmidt912acdf2016-07-05 07:37:08 +10001111 ppc_slb_t vrma_slb;
1112 target_ulong rmls;
Benjamin Herrenschmidt90da0d52015-10-22 18:30:59 +11001113 bool ci_large_pages;
Benjamin Herrenschmidt4656e1f2012-06-18 19:56:25 +00001114#endif
bellard3fc6c082005-07-02 20:59:34 +00001115
David Gibsoned120052011-04-01 15:15:33 +11001116#if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
David Gibsonac7d12b2012-10-29 17:24:58 +00001117 uint64_t vpa_addr;
1118 uint64_t slb_shadow_addr, slb_shadow_size;
1119 uint64_t dtl_addr, dtl_size;
David Gibsoned120052011-04-01 15:15:33 +11001120#endif /* TARGET_PPC64 */
1121
bellard3fc6c082005-07-02 20:59:34 +00001122 int error_code;
j_mayer47103572007-03-30 09:38:04 +00001123 uint32_t pending_interrupts;
j_mayere9df0142007-04-09 22:45:36 +00001124#if !defined(CONFIG_USER_ONLY)
Dong Xu Wang4abf79a2011-11-22 18:06:21 +08001125 /* This is the IRQ controller, which is implementation dependent
j_mayere9df0142007-04-09 22:45:36 +00001126 * and only relevant when emulating a complete machine.
1127 */
1128 uint32_t irq_input_state;
1129 void **irq_inputs;
j_mayere1833e12007-09-29 13:06:16 +00001130 /* Exception vectors */
1131 target_ulong excp_vectors[POWERPC_EXCP_NB];
1132 target_ulong excp_prefix;
1133 target_ulong ivor_mask;
1134 target_ulong ivpr_mask;
j_mayerd63001d2007-10-04 00:51:58 +00001135 target_ulong hreset_vector;
Alexander Graf68c2dd72013-01-04 11:21:04 +01001136 hwaddr mpic_iack;
1137 /* true when the external proxy facility mode is enabled */
1138 bool mpic_proxy;
Benjamin Herrenschmidt932ccbd2016-06-03 14:11:19 +02001139 /* set when the processor has an HV mode, thus HV priv
1140 * instructions and SPRs are diallowed if MSR:HV is 0
1141 */
1142 bool has_hv_mode;
Benjamin Herrenschmidt7778a572016-06-21 23:48:55 +02001143 /* On P7/P8, set when in PM state, we need to handle resume
1144 * in a special way (such as routing some resume causes to
1145 * 0x100), so flag this here.
1146 */
1147 bool in_pm_state;
j_mayere9df0142007-04-09 22:45:36 +00001148#endif
bellard3fc6c082005-07-02 20:59:34 +00001149
1150 /* Those resources are used only during code translation */
bellard3fc6c082005-07-02 20:59:34 +00001151 /* opcode handlers */
Andreas Färberb0489602013-06-09 22:11:49 +02001152 opc_handler_t *opcodes[PPC_CPU_OPCODES_LEN];
bellard3fc6c082005-07-02 20:59:34 +00001153
Stefan Weil5cbdb3a2012-04-07 09:23:39 +02001154 /* Those resources are used only in QEMU core */
j_mayer056401e2007-11-04 02:55:33 +00001155 target_ulong hflags; /* hflags is a MSR & HFLAGS_MASK */
Dong Xu Wang4abf79a2011-11-22 18:06:21 +08001156 target_ulong hflags_nmsr; /* specific hflags, not coming from MSR */
Benjamin Herrenschmidt9fb04492016-05-03 18:03:24 +02001157 int immu_idx; /* precomputed MMU index to speed up insn access */
1158 int dmmu_idx; /* precomputed MMU index to speed up data accesses */
bellard3fc6c082005-07-02 20:59:34 +00001159
bellard9fddaa02004-05-21 12:59:32 +00001160 /* Power management */
j_mayercd346342007-10-25 23:27:04 +00001161 int (*check_pow)(CPUPPCState *env);
bellarda541f292004-04-12 20:39:29 +00001162
Edgar E. Iglesias2c50e262010-09-29 15:31:44 +02001163#if !defined(CONFIG_USER_ONLY)
1164 void *load_info; /* Holds boot loading state. */
1165#endif
Fabien Chouteauddd10552011-09-13 04:00:32 +00001166
1167 /* booke timers */
1168
1169 /* Specifies bit locations of the Time Base used to signal a fixed timer
1170 * exception on a transition from 0 to 1. (watchdog or fixed-interval timer)
1171 *
1172 * 0 selects the least significant bit.
1173 * 63 selects the most significant bit.
1174 */
1175 uint8_t fit_period[4];
1176 uint8_t wdt_period[4];
Alexey Kardashevskiy80b3f792014-06-04 22:51:00 +10001177
1178 /* Transactional memory state */
1179 target_ulong tm_gpr[32];
1180 ppc_avr_t tm_vsr[64];
1181 uint64_t tm_cr;
1182 uint64_t tm_lr;
1183 uint64_t tm_ctr;
1184 uint64_t tm_fpscr;
1185 uint64_t tm_amr;
1186 uint64_t tm_ppr;
1187 uint64_t tm_vrsave;
1188 uint32_t tm_vscr;
1189 uint64_t tm_dscr;
1190 uint64_t tm_tar;
bellard3fc6c082005-07-02 20:59:34 +00001191};
bellard79aceca2003-11-23 14:55:54 +00001192
Fabien Chouteauddd10552011-09-13 04:00:32 +00001193#define SET_FIT_PERIOD(a_, b_, c_, d_) \
1194do { \
1195 env->fit_period[0] = (a_); \
1196 env->fit_period[1] = (b_); \
1197 env->fit_period[2] = (c_); \
1198 env->fit_period[3] = (d_); \
1199 } while (0)
1200
1201#define SET_WDT_PERIOD(a_, b_, c_, d_) \
1202do { \
1203 env->wdt_period[0] = (a_); \
1204 env->wdt_period[1] = (b_); \
1205 env->wdt_period[2] = (c_); \
1206 env->wdt_period[3] = (d_); \
1207 } while (0)
1208
David Gibson1d1be342016-10-28 22:06:21 +11001209typedef struct PPCVirtualHypervisor PPCVirtualHypervisor;
1210typedef struct PPCVirtualHypervisorClass PPCVirtualHypervisorClass;
1211
Paolo Bonzini2d34fe32016-03-15 13:49:25 +01001212/**
1213 * PowerPCCPU:
1214 * @env: #CPUPPCState
Sam Bobroff81210c22017-08-03 16:28:44 +10001215 * @vcpu_id: vCPU identifier given to KVM
David Gibsond6e166c2016-10-28 22:09:37 +11001216 * @compat_pvr: Current logical PVR, zero if in "raw" mode
Paolo Bonzini2d34fe32016-03-15 13:49:25 +01001217 *
1218 * A PowerPC CPU.
1219 */
1220struct PowerPCCPU {
1221 /*< private >*/
1222 CPUState parent_obj;
1223 /*< public >*/
1224
1225 CPUPPCState env;
Sam Bobroff81210c22017-08-03 16:28:44 +10001226 int vcpu_id;
David Gibsond6e166c2016-10-28 22:09:37 +11001227 uint32_t compat_pvr;
David Gibson1d1be342016-10-28 22:06:21 +11001228 PPCVirtualHypervisor *vhyp;
Cédric Le Goaterad5d1ad2017-03-29 15:53:23 +02001229 Object *intc;
Igor Mammedov15f8b142017-05-30 18:24:00 +02001230 int32_t node_id; /* NUMA node this CPU belongs to */
David Gibson16a24972016-11-21 16:28:12 +11001231
David Gibson146c11f2016-11-21 16:29:30 +11001232 /* Fields related to migration compatibility hacks */
1233 bool pre_2_8_migration;
David Gibson16a24972016-11-21 16:28:12 +11001234 target_ulong mig_msr_mask;
1235 uint64_t mig_insns_flags;
1236 uint64_t mig_insns_flags2;
1237 uint32_t mig_nb_BATs;
David Gibsond5fc1332017-06-02 12:26:11 +10001238 bool pre_2_10_migration;
Paolo Bonzini2d34fe32016-03-15 13:49:25 +01001239};
1240
1241static inline PowerPCCPU *ppc_env_get_cpu(CPUPPCState *env)
1242{
1243 return container_of(env, PowerPCCPU, env);
1244}
1245
1246#define ENV_GET_CPU(e) CPU(ppc_env_get_cpu(e))
1247
1248#define ENV_OFFSET offsetof(PowerPCCPU, env)
1249
1250PowerPCCPUClass *ppc_cpu_class_by_pvr(uint32_t pvr);
1251PowerPCCPUClass *ppc_cpu_class_by_pvr_mask(uint32_t pvr);
Thomas Huthe9edd932017-05-10 06:19:32 +02001252PowerPCCPUClass *ppc_cpu_get_family_class(PowerPCCPUClass *pcc);
Paolo Bonzini2d34fe32016-03-15 13:49:25 +01001253
David Gibson1d1be342016-10-28 22:06:21 +11001254struct PPCVirtualHypervisor {
1255 Object parent;
1256};
1257
1258struct PPCVirtualHypervisorClass {
1259 InterfaceClass parent;
1260 void (*hypercall)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
David Gibsone57ca752017-02-23 11:39:18 +11001261 hwaddr (*hpt_mask)(PPCVirtualHypervisor *vhyp);
1262 const ppc_hash_pte64_t *(*map_hptes)(PPCVirtualHypervisor *vhyp,
1263 hwaddr ptex, int n);
1264 void (*unmap_hptes)(PPCVirtualHypervisor *vhyp,
1265 const ppc_hash_pte64_t *hptes,
1266 hwaddr ptex, int n);
1267 void (*store_hpte)(PPCVirtualHypervisor *vhyp, hwaddr ptex,
1268 uint64_t pte0, uint64_t pte1);
Suraj Jitindar Singh9861bb32017-03-01 17:54:36 +11001269 uint64_t (*get_patbe)(PPCVirtualHypervisor *vhyp);
Greg Kurz1ec26c72017-09-25 13:00:02 +02001270 target_ulong (*encode_hpt_for_kvm_pr)(PPCVirtualHypervisor *vhyp);
David Gibson1d1be342016-10-28 22:06:21 +11001271};
1272
1273#define TYPE_PPC_VIRTUAL_HYPERVISOR "ppc-virtual-hypervisor"
1274#define PPC_VIRTUAL_HYPERVISOR(obj) \
1275 OBJECT_CHECK(PPCVirtualHypervisor, (obj), TYPE_PPC_VIRTUAL_HYPERVISOR)
1276#define PPC_VIRTUAL_HYPERVISOR_CLASS(klass) \
1277 OBJECT_CLASS_CHECK(PPCVirtualHypervisorClass, (klass), \
1278 TYPE_PPC_VIRTUAL_HYPERVISOR)
1279#define PPC_VIRTUAL_HYPERVISOR_GET_CLASS(obj) \
1280 OBJECT_GET_CLASS(PPCVirtualHypervisorClass, (obj), \
1281 TYPE_PPC_VIRTUAL_HYPERVISOR)
1282
Paolo Bonzini2d34fe32016-03-15 13:49:25 +01001283void ppc_cpu_do_interrupt(CPUState *cpu);
1284bool ppc_cpu_exec_interrupt(CPUState *cpu, int int_req);
1285void ppc_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
1286 int flags);
1287void ppc_cpu_dump_statistics(CPUState *cpu, FILE *f,
1288 fprintf_function cpu_fprintf, int flags);
Paolo Bonzini2d34fe32016-03-15 13:49:25 +01001289hwaddr ppc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1290int ppc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1291int ppc_cpu_gdb_read_register_apple(CPUState *cpu, uint8_t *buf, int reg);
1292int ppc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1293int ppc_cpu_gdb_write_register_apple(CPUState *cpu, uint8_t *buf, int reg);
1294int ppc64_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
1295 int cpuid, void *opaque);
Mike Nawrocki356bb702017-02-28 08:32:17 -05001296int ppc32_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
1297 int cpuid, void *opaque);
Paolo Bonzini2d34fe32016-03-15 13:49:25 +01001298#ifndef CONFIG_USER_ONLY
1299void ppc_cpu_do_system_reset(CPUState *cs);
1300extern const struct VMStateDescription vmstate_ppc_cpu;
1301#endif
Andreas Färber1d0cb672012-04-06 14:39:03 +02001302
bellard3fc6c082005-07-02 20:59:34 +00001303/*****************************************************************************/
pbrook2e70f6e2008-06-29 01:03:05 +00001304void ppc_translate_init(void);
bellard79aceca2003-11-23 14:55:54 +00001305/* you can call this signal handler from your SIGBUS and SIGSEGV
1306 signal handlers to inform the virtual CPU of exceptions. non zero
1307 is returned if the signal was handled by the virtual CPU. */
j_mayer36081602007-09-17 08:21:54 +00001308int cpu_ppc_signal_handler (int host_signum, void *pinfo,
1309 void *puc);
David Gibsoncc8eae82013-03-12 00:31:48 +00001310#if defined(CONFIG_USER_ONLY)
Laurent Vivier98670d42018-01-18 20:38:40 +01001311int ppc_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int size, int rw,
Andreas Färber75104542013-08-26 03:01:33 +02001312 int mmu_idx);
David Gibsoncc8eae82013-03-12 00:31:48 +00001313#endif
bellarda541f292004-04-12 20:39:29 +00001314
j_mayer76a66252007-03-07 08:32:30 +00001315#if !defined(CONFIG_USER_ONLY)
aurel3245d827d2008-12-07 13:40:29 +00001316void ppc_store_sdr1 (CPUPPCState *env, target_ulong value);
j_mayer12de9a32007-10-05 22:06:02 +00001317#endif /* !defined(CONFIG_USER_ONLY) */
j_mayer0411a972007-10-25 21:35:50 +00001318void ppc_store_msr (CPUPPCState *env, target_ulong value);
bellard3fc6c082005-07-02 20:59:34 +00001319
Stefan Weil9a78eea2010-10-22 23:03:33 +02001320void ppc_cpu_list (FILE *f, fprintf_function cpu_fprintf);
Thomas Hutheac4fba2016-06-07 17:39:39 +02001321#if defined(TARGET_PPC64)
Thomas Hutheac4fba2016-06-07 17:39:39 +02001322#endif
bellardaaed9092007-11-10 15:15:54 +00001323
bellard9fddaa02004-05-21 12:59:32 +00001324/* Time-base and decrementer management */
1325#ifndef NO_CPU_IO_DEFS
Alexander Grafe3ea6522009-12-21 12:24:17 +01001326uint64_t cpu_ppc_load_tbl (CPUPPCState *env);
bellard9fddaa02004-05-21 12:59:32 +00001327uint32_t cpu_ppc_load_tbu (CPUPPCState *env);
1328void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value);
1329void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value);
Aurelien Jarnob711de92009-12-21 13:52:08 +01001330uint64_t cpu_ppc_load_atbl (CPUPPCState *env);
j_mayera062e362007-09-30 00:38:38 +00001331uint32_t cpu_ppc_load_atbu (CPUPPCState *env);
1332void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value);
1333void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value);
Alexander Grafe81a9822014-04-06 01:32:06 +02001334bool ppc_decr_clear_on_delivery(CPUPPCState *env);
bellard9fddaa02004-05-21 12:59:32 +00001335uint32_t cpu_ppc_load_decr (CPUPPCState *env);
1336void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value);
j_mayer58a7d322007-09-29 13:21:37 +00001337uint32_t cpu_ppc_load_hdecr (CPUPPCState *env);
1338void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value);
1339uint64_t cpu_ppc_load_purr (CPUPPCState *env);
j_mayerd9bce9d2007-03-17 14:02:15 +00001340uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env);
1341uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env);
1342#if !defined(CONFIG_USER_ONLY)
1343void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value);
1344void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value);
1345target_ulong load_40x_pit (CPUPPCState *env);
1346void store_40x_pit (CPUPPCState *env, target_ulong val);
j_mayer8ecc7912007-04-16 20:09:45 +00001347void store_40x_dbcr0 (CPUPPCState *env, uint32_t val);
j_mayerc294fc52007-04-24 06:44:14 +00001348void store_40x_sler (CPUPPCState *env, uint32_t val);
j_mayerd9bce9d2007-03-17 14:02:15 +00001349void store_booke_tcr (CPUPPCState *env, target_ulong val);
1350void store_booke_tsr (CPUPPCState *env, target_ulong val);
j_mayer0a032cb2007-04-16 08:56:52 +00001351void ppc_tlb_invalidate_all (CPUPPCState *env);
j_mayerdaf4f962007-10-01 01:51:12 +00001352void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr);
David Gibsonb7b0b1f2017-02-20 10:47:09 +11001353void cpu_ppc_set_papr(PowerPCCPU *cpu, PPCVirtualHypervisor *vhyp);
j_mayerd9bce9d2007-03-17 14:02:15 +00001354#endif
bellard9fddaa02004-05-21 12:59:32 +00001355#endif
bellard79aceca2003-11-23 14:55:54 +00001356
Fabien Chouteaud6478bc2013-03-19 07:41:53 +00001357void store_fpscr(CPUPPCState *env, uint64_t arg, uint32_t mask);
1358
Blue Swirl636aa202009-08-16 09:06:54 +00001359static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn)
j_mayer6b542af2007-11-24 02:03:55 +00001360{
1361 uint64_t gprv;
1362
1363 gprv = env->gpr[gprn];
j_mayer6b542af2007-11-24 02:03:55 +00001364 if (env->flags & POWERPC_FLAG_SPE) {
1365 /* If the CPU implements the SPE extension, we have to get the
1366 * high bits of the GPR from the gprh storage area
1367 */
1368 gprv &= 0xFFFFFFFFULL;
1369 gprv |= (uint64_t)env->gprh[gprn] << 32;
1370 }
j_mayer6b542af2007-11-24 02:03:55 +00001371
1372 return gprv;
1373}
1374
j_mayer2e719ba2007-04-12 21:11:03 +00001375/* Device control registers */
Alexander Graf73b01962009-12-21 14:02:39 +01001376int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp);
1377int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val);
j_mayer2e719ba2007-04-12 21:11:03 +00001378
Igor Mammedov84efa642017-08-24 18:31:48 +02001379#define cpu_init(cpu_model) cpu_generic_init(TYPE_POWERPC_CPU, cpu_model)
Andreas Färber397b4572012-05-03 05:43:05 +02001380
Igor Mammedovc9137062017-08-30 15:24:29 +02001381#define POWERPC_CPU_TYPE_SUFFIX "-" TYPE_POWERPC_CPU
1382#define POWERPC_CPU_TYPE_NAME(model) model POWERPC_CPU_TYPE_SUFFIX
1383
ths9467d442007-06-03 21:02:38 +00001384#define cpu_signal_handler cpu_ppc_signal_handler
j_mayerc732abe2007-10-12 06:47:46 +00001385#define cpu_list ppc_cpu_list
ths9467d442007-06-03 21:02:38 +00001386
j_mayer6ebbf392007-10-14 07:07:08 +00001387/* MMU modes definitions */
j_mayer6ebbf392007-10-14 07:07:08 +00001388#define MMU_USER_IDX 0
Benjamin Herrenschmidt97ed5cc2015-08-17 17:34:10 +10001389static inline int cpu_mmu_index (CPUPPCState *env, bool ifetch)
j_mayer6ebbf392007-10-14 07:07:08 +00001390{
Benjamin Herrenschmidt9fb04492016-05-03 18:03:24 +02001391 return ifetch ? env->immu_idx : env->dmmu_idx;
j_mayer6ebbf392007-10-14 07:07:08 +00001392}
1393
David Gibson9d6f1062017-01-04 16:19:50 +11001394/* Compatibility modes */
1395#if defined(TARGET_PPC64)
David Gibson9d2179d2016-10-28 22:51:46 +11001396bool ppc_check_compat(PowerPCCPU *cpu, uint32_t compat_pvr,
1397 uint32_t min_compat_pvr, uint32_t max_compat_pvr);
David Gibson9d6f1062017-01-04 16:19:50 +11001398void ppc_set_compat(PowerPCCPU *cpu, uint32_t compat_pvr, Error **errp);
David Gibsonf6f242c2016-11-10 14:37:38 +11001399#if !defined(CONFIG_USER_ONLY)
1400void ppc_set_compat_all(uint32_t compat_pvr, Error **errp);
1401#endif
David Gibsonabbc1242018-01-15 16:40:23 +11001402int ppc_compat_max_vthreads(PowerPCCPU *cpu);
David Gibson7843c0d2017-06-11 20:33:59 +08001403void ppc_compat_add_property(Object *obj, const char *name,
1404 uint32_t *compat_pvr, const char *basedesc,
1405 Error **errp);
David Gibson9d6f1062017-01-04 16:19:50 +11001406#endif /* defined(TARGET_PPC64) */
1407
Paolo Bonzini022c62c2012-12-17 18:19:49 +01001408#include "exec/cpu-all.h"
bellard79aceca2003-11-23 14:55:54 +00001409
bellard3fc6c082005-07-02 20:59:34 +00001410/*****************************************************************************/
aurel32e1571902008-10-21 11:31:14 +00001411/* CRF definitions */
Nikunj A Dadhaniaefa73192016-11-23 17:07:11 +05301412#define CRF_LT_BIT 3
1413#define CRF_GT_BIT 2
1414#define CRF_EQ_BIT 1
1415#define CRF_SO_BIT 0
1416#define CRF_LT (1 << CRF_LT_BIT)
1417#define CRF_GT (1 << CRF_GT_BIT)
1418#define CRF_EQ (1 << CRF_EQ_BIT)
1419#define CRF_SO (1 << CRF_SO_BIT)
1420/* For SPE extensions */
1421#define CRF_CH (1 << CRF_LT_BIT)
1422#define CRF_CL (1 << CRF_GT_BIT)
1423#define CRF_CH_OR_CL (1 << CRF_EQ_BIT)
1424#define CRF_CH_AND_CL (1 << CRF_SO_BIT)
aurel32e1571902008-10-21 11:31:14 +00001425
1426/* XER definitions */
aurel323d7b4172008-10-21 11:28:46 +00001427#define XER_SO 31
1428#define XER_OV 30
1429#define XER_CA 29
Nikunj A Dadhaniadd09c362017-02-27 10:27:54 +05301430#define XER_OV32 19
1431#define XER_CA32 18
aurel323d7b4172008-10-21 11:28:46 +00001432#define XER_CMP 8
1433#define XER_BC 0
Richard Hendersonda91a002013-02-19 23:52:13 -08001434#define xer_so (env->so)
1435#define xer_ov (env->ov)
1436#define xer_ca (env->ca)
Nikunj A Dadhaniadd09c362017-02-27 10:27:54 +05301437#define xer_ov32 (env->ov)
1438#define xer_ca32 (env->ca)
aurel323d7b4172008-10-21 11:28:46 +00001439#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
1440#define xer_bc ((env->xer >> XER_BC) & 0x7F)
bellard79aceca2003-11-23 14:55:54 +00001441
bellard3fc6c082005-07-02 20:59:34 +00001442/* SPR definitions */
j_mayer80d11f42007-11-17 23:02:20 +00001443#define SPR_MQ (0x000)
1444#define SPR_XER (0x001)
1445#define SPR_601_VRTCU (0x004)
1446#define SPR_601_VRTCL (0x005)
1447#define SPR_601_UDECR (0x006)
1448#define SPR_LR (0x008)
1449#define SPR_CTR (0x009)
Thomas Huthf2441152017-03-08 20:58:43 +01001450#define SPR_UAMR (0x00D)
David Gibson697ab892011-08-31 15:45:10 +00001451#define SPR_DSCR (0x011)
j_mayer80d11f42007-11-17 23:02:20 +00001452#define SPR_DSISR (0x012)
1453#define SPR_DAR (0x013) /* DAE for PowerPC 601 */
1454#define SPR_601_RTCU (0x014)
1455#define SPR_601_RTCL (0x015)
1456#define SPR_DECR (0x016)
1457#define SPR_SDR1 (0x019)
1458#define SPR_SRR0 (0x01A)
1459#define SPR_SRR1 (0x01B)
David Gibson697ab892011-08-31 15:45:10 +00001460#define SPR_CFAR (0x01C)
j_mayer80d11f42007-11-17 23:02:20 +00001461#define SPR_AMR (0x01D)
Benjamin Herrenschmidt9c1cf382016-03-21 13:52:40 +01001462#define SPR_ACOP (0x01F)
j_mayer80d11f42007-11-17 23:02:20 +00001463#define SPR_BOOKE_PID (0x030)
Benjamin Herrenschmidt9c1cf382016-03-21 13:52:40 +01001464#define SPR_BOOKS_PID (0x030)
j_mayer80d11f42007-11-17 23:02:20 +00001465#define SPR_BOOKE_DECAR (0x036)
1466#define SPR_BOOKE_CSRR0 (0x03A)
1467#define SPR_BOOKE_CSRR1 (0x03B)
1468#define SPR_BOOKE_DEAR (0x03D)
Benjamin Herrenschmidta6eabb92016-03-21 13:52:38 +01001469#define SPR_IAMR (0x03D)
j_mayer80d11f42007-11-17 23:02:20 +00001470#define SPR_BOOKE_ESR (0x03E)
1471#define SPR_BOOKE_IVPR (0x03F)
1472#define SPR_MPC_EIE (0x050)
1473#define SPR_MPC_EID (0x051)
1474#define SPR_MPC_NRI (0x052)
Alexey Kardashevskiycdcdda22014-06-04 22:50:59 +10001475#define SPR_TFHAR (0x080)
1476#define SPR_TFIAR (0x081)
1477#define SPR_TEXASR (0x082)
1478#define SPR_TEXASRU (0x083)
Alexey Kardashevskiy0bfe9292013-12-20 17:41:32 +11001479#define SPR_UCTRL (0x088)
David Gibson650f3282017-08-08 13:42:53 +10001480#define SPR_TIDR (0x090)
j_mayer80d11f42007-11-17 23:02:20 +00001481#define SPR_MPC_CMPA (0x090)
1482#define SPR_MPC_CMPB (0x091)
1483#define SPR_MPC_CMPC (0x092)
1484#define SPR_MPC_CMPD (0x093)
1485#define SPR_MPC_ECR (0x094)
1486#define SPR_MPC_DER (0x095)
1487#define SPR_MPC_COUNTA (0x096)
1488#define SPR_MPC_COUNTB (0x097)
Alexey Kardashevskiy0bfe9292013-12-20 17:41:32 +11001489#define SPR_CTRL (0x098)
j_mayer80d11f42007-11-17 23:02:20 +00001490#define SPR_MPC_CMPE (0x098)
1491#define SPR_MPC_CMPF (0x099)
Alexey Kardashevskiy7019cb32014-06-04 22:50:56 +10001492#define SPR_FSCR (0x099)
j_mayer80d11f42007-11-17 23:02:20 +00001493#define SPR_MPC_CMPG (0x09A)
1494#define SPR_MPC_CMPH (0x09B)
1495#define SPR_MPC_LCTRL1 (0x09C)
1496#define SPR_MPC_LCTRL2 (0x09D)
David Gibsonf80872e2013-03-12 00:31:47 +00001497#define SPR_UAMOR (0x09D)
j_mayer80d11f42007-11-17 23:02:20 +00001498#define SPR_MPC_ICTRL (0x09E)
1499#define SPR_MPC_BAR (0x09F)
Thomas Huthd6f14452016-03-02 21:19:20 +01001500#define SPR_PSPB (0x09F)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001501#define SPR_DAWR (0x0B4)
1502#define SPR_RPR (0x0BA)
Benjamin Herrenschmidteb5ceb42016-03-21 13:52:39 +01001503#define SPR_CIABR (0x0BB)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001504#define SPR_DAWRX (0x0BC)
1505#define SPR_HFSCR (0x0BE)
j_mayer80d11f42007-11-17 23:02:20 +00001506#define SPR_VRSAVE (0x100)
1507#define SPR_USPRG0 (0x100)
1508#define SPR_USPRG1 (0x101)
1509#define SPR_USPRG2 (0x102)
1510#define SPR_USPRG3 (0x103)
1511#define SPR_USPRG4 (0x104)
1512#define SPR_USPRG5 (0x105)
1513#define SPR_USPRG6 (0x106)
1514#define SPR_USPRG7 (0x107)
1515#define SPR_VTBL (0x10C)
1516#define SPR_VTBU (0x10D)
1517#define SPR_SPRG0 (0x110)
1518#define SPR_SPRG1 (0x111)
1519#define SPR_SPRG2 (0x112)
1520#define SPR_SPRG3 (0x113)
1521#define SPR_SPRG4 (0x114)
1522#define SPR_SCOMC (0x114)
1523#define SPR_SPRG5 (0x115)
1524#define SPR_SCOMD (0x115)
1525#define SPR_SPRG6 (0x116)
1526#define SPR_SPRG7 (0x117)
1527#define SPR_ASR (0x118)
1528#define SPR_EAR (0x11A)
1529#define SPR_TBL (0x11C)
1530#define SPR_TBU (0x11D)
1531#define SPR_TBU40 (0x11E)
1532#define SPR_SVR (0x11E)
1533#define SPR_BOOKE_PIR (0x11E)
1534#define SPR_PVR (0x11F)
1535#define SPR_HSPRG0 (0x130)
1536#define SPR_BOOKE_DBSR (0x130)
1537#define SPR_HSPRG1 (0x131)
1538#define SPR_HDSISR (0x132)
1539#define SPR_HDAR (0x133)
Scott Wood90dc8812011-04-29 17:10:23 -05001540#define SPR_BOOKE_EPCR (0x133)
David Gibson9d52e902011-04-01 15:15:19 +11001541#define SPR_SPURR (0x134)
j_mayer80d11f42007-11-17 23:02:20 +00001542#define SPR_BOOKE_DBCR0 (0x134)
1543#define SPR_IBCR (0x135)
1544#define SPR_PURR (0x135)
1545#define SPR_BOOKE_DBCR1 (0x135)
1546#define SPR_DBCR (0x136)
1547#define SPR_HDEC (0x136)
1548#define SPR_BOOKE_DBCR2 (0x136)
1549#define SPR_HIOR (0x137)
1550#define SPR_MBAR (0x137)
1551#define SPR_RMOR (0x138)
1552#define SPR_BOOKE_IAC1 (0x138)
1553#define SPR_HRMOR (0x139)
1554#define SPR_BOOKE_IAC2 (0x139)
1555#define SPR_HSRR0 (0x13A)
1556#define SPR_BOOKE_IAC3 (0x13A)
1557#define SPR_HSRR1 (0x13B)
1558#define SPR_BOOKE_IAC4 (0x13B)
j_mayer80d11f42007-11-17 23:02:20 +00001559#define SPR_BOOKE_DAC1 (0x13C)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001560#define SPR_MMCRH (0x13C)
j_mayer80d11f42007-11-17 23:02:20 +00001561#define SPR_DABR2 (0x13D)
1562#define SPR_BOOKE_DAC2 (0x13D)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001563#define SPR_TFMR (0x13D)
j_mayer80d11f42007-11-17 23:02:20 +00001564#define SPR_BOOKE_DVC1 (0x13E)
Alexey Kardashevskiy6475c9f2013-12-20 17:41:30 +11001565#define SPR_LPCR (0x13E)
j_mayer80d11f42007-11-17 23:02:20 +00001566#define SPR_BOOKE_DVC2 (0x13F)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001567#define SPR_LPIDR (0x13F)
j_mayer80d11f42007-11-17 23:02:20 +00001568#define SPR_BOOKE_TSR (0x150)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001569#define SPR_HMER (0x150)
1570#define SPR_HMEER (0x151)
Alexey Kardashevskiy6d9412e2014-05-23 12:26:52 +10001571#define SPR_PCR (0x152)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001572#define SPR_BOOKE_LPIDR (0x152)
j_mayer80d11f42007-11-17 23:02:20 +00001573#define SPR_BOOKE_TCR (0x154)
Alexander Grafa1ef6182012-01-21 04:45:46 +01001574#define SPR_BOOKE_TLB0PS (0x158)
1575#define SPR_BOOKE_TLB1PS (0x159)
1576#define SPR_BOOKE_TLB2PS (0x15A)
1577#define SPR_BOOKE_TLB3PS (0x15B)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001578#define SPR_AMOR (0x15D)
Alexander Graf84755ed2012-06-20 21:19:09 +02001579#define SPR_BOOKE_MAS7_MAS3 (0x174)
j_mayer80d11f42007-11-17 23:02:20 +00001580#define SPR_BOOKE_IVOR0 (0x190)
1581#define SPR_BOOKE_IVOR1 (0x191)
1582#define SPR_BOOKE_IVOR2 (0x192)
1583#define SPR_BOOKE_IVOR3 (0x193)
1584#define SPR_BOOKE_IVOR4 (0x194)
1585#define SPR_BOOKE_IVOR5 (0x195)
1586#define SPR_BOOKE_IVOR6 (0x196)
1587#define SPR_BOOKE_IVOR7 (0x197)
1588#define SPR_BOOKE_IVOR8 (0x198)
1589#define SPR_BOOKE_IVOR9 (0x199)
1590#define SPR_BOOKE_IVOR10 (0x19A)
1591#define SPR_BOOKE_IVOR11 (0x19B)
1592#define SPR_BOOKE_IVOR12 (0x19C)
1593#define SPR_BOOKE_IVOR13 (0x19D)
1594#define SPR_BOOKE_IVOR14 (0x19E)
1595#define SPR_BOOKE_IVOR15 (0x19F)
Alexander Grafe9205252012-01-19 19:31:51 +01001596#define SPR_BOOKE_IVOR38 (0x1B0)
1597#define SPR_BOOKE_IVOR39 (0x1B1)
1598#define SPR_BOOKE_IVOR40 (0x1B2)
1599#define SPR_BOOKE_IVOR41 (0x1B3)
1600#define SPR_BOOKE_IVOR42 (0x1B4)
Alexander Graf45eb5612014-01-19 17:41:14 +01001601#define SPR_BOOKE_GIVOR2 (0x1B8)
1602#define SPR_BOOKE_GIVOR3 (0x1B9)
1603#define SPR_BOOKE_GIVOR4 (0x1BA)
1604#define SPR_BOOKE_GIVOR8 (0x1BB)
1605#define SPR_BOOKE_GIVOR13 (0x1BC)
1606#define SPR_BOOKE_GIVOR14 (0x1BD)
Alexey Kardashevskiyd1a721a2014-06-04 22:50:55 +10001607#define SPR_TIR (0x1BE)
j_mayer80d11f42007-11-17 23:02:20 +00001608#define SPR_BOOKE_SPEFSCR (0x200)
1609#define SPR_Exxx_BBEAR (0x201)
1610#define SPR_Exxx_BBTAR (0x202)
1611#define SPR_Exxx_L1CFG0 (0x203)
Alexander Grafd2ea2bf2014-01-19 17:47:43 +01001612#define SPR_Exxx_L1CFG1 (0x204)
j_mayer80d11f42007-11-17 23:02:20 +00001613#define SPR_Exxx_NPIDR (0x205)
1614#define SPR_ATBL (0x20E)
1615#define SPR_ATBU (0x20F)
1616#define SPR_IBAT0U (0x210)
1617#define SPR_BOOKE_IVOR32 (0x210)
1618#define SPR_RCPU_MI_GRA (0x210)
1619#define SPR_IBAT0L (0x211)
1620#define SPR_BOOKE_IVOR33 (0x211)
1621#define SPR_IBAT1U (0x212)
1622#define SPR_BOOKE_IVOR34 (0x212)
1623#define SPR_IBAT1L (0x213)
1624#define SPR_BOOKE_IVOR35 (0x213)
1625#define SPR_IBAT2U (0x214)
1626#define SPR_BOOKE_IVOR36 (0x214)
1627#define SPR_IBAT2L (0x215)
1628#define SPR_BOOKE_IVOR37 (0x215)
1629#define SPR_IBAT3U (0x216)
1630#define SPR_IBAT3L (0x217)
1631#define SPR_DBAT0U (0x218)
1632#define SPR_RCPU_L2U_GRA (0x218)
1633#define SPR_DBAT0L (0x219)
1634#define SPR_DBAT1U (0x21A)
1635#define SPR_DBAT1L (0x21B)
1636#define SPR_DBAT2U (0x21C)
1637#define SPR_DBAT2L (0x21D)
1638#define SPR_DBAT3U (0x21E)
1639#define SPR_DBAT3L (0x21F)
1640#define SPR_IBAT4U (0x230)
1641#define SPR_RPCU_BBCMCR (0x230)
1642#define SPR_MPC_IC_CST (0x230)
1643#define SPR_Exxx_CTXCR (0x230)
1644#define SPR_IBAT4L (0x231)
1645#define SPR_MPC_IC_ADR (0x231)
1646#define SPR_Exxx_DBCR3 (0x231)
1647#define SPR_IBAT5U (0x232)
1648#define SPR_MPC_IC_DAT (0x232)
1649#define SPR_Exxx_DBCNT (0x232)
1650#define SPR_IBAT5L (0x233)
1651#define SPR_IBAT6U (0x234)
1652#define SPR_IBAT6L (0x235)
1653#define SPR_IBAT7U (0x236)
1654#define SPR_IBAT7L (0x237)
1655#define SPR_DBAT4U (0x238)
1656#define SPR_RCPU_L2U_MCR (0x238)
1657#define SPR_MPC_DC_CST (0x238)
1658#define SPR_Exxx_ALTCTXCR (0x238)
1659#define SPR_DBAT4L (0x239)
1660#define SPR_MPC_DC_ADR (0x239)
1661#define SPR_DBAT5U (0x23A)
1662#define SPR_BOOKE_MCSRR0 (0x23A)
1663#define SPR_MPC_DC_DAT (0x23A)
1664#define SPR_DBAT5L (0x23B)
1665#define SPR_BOOKE_MCSRR1 (0x23B)
1666#define SPR_DBAT6U (0x23C)
1667#define SPR_BOOKE_MCSR (0x23C)
1668#define SPR_DBAT6L (0x23D)
1669#define SPR_Exxx_MCAR (0x23D)
1670#define SPR_DBAT7U (0x23E)
1671#define SPR_BOOKE_DSRR0 (0x23E)
1672#define SPR_DBAT7L (0x23F)
1673#define SPR_BOOKE_DSRR1 (0x23F)
1674#define SPR_BOOKE_SPRG8 (0x25C)
1675#define SPR_BOOKE_SPRG9 (0x25D)
1676#define SPR_BOOKE_MAS0 (0x270)
1677#define SPR_BOOKE_MAS1 (0x271)
1678#define SPR_BOOKE_MAS2 (0x272)
1679#define SPR_BOOKE_MAS3 (0x273)
1680#define SPR_BOOKE_MAS4 (0x274)
1681#define SPR_BOOKE_MAS5 (0x275)
1682#define SPR_BOOKE_MAS6 (0x276)
1683#define SPR_BOOKE_PID1 (0x279)
1684#define SPR_BOOKE_PID2 (0x27A)
1685#define SPR_MPC_DPDR (0x280)
1686#define SPR_MPC_IMMR (0x288)
1687#define SPR_BOOKE_TLB0CFG (0x2B0)
1688#define SPR_BOOKE_TLB1CFG (0x2B1)
1689#define SPR_BOOKE_TLB2CFG (0x2B2)
1690#define SPR_BOOKE_TLB3CFG (0x2B3)
1691#define SPR_BOOKE_EPR (0x2BE)
1692#define SPR_PERF0 (0x300)
1693#define SPR_RCPU_MI_RBA0 (0x300)
1694#define SPR_MPC_MI_CTR (0x300)
Benjamin Herrenschmidt14646452016-03-02 21:19:22 +01001695#define SPR_POWER_USIER (0x300)
j_mayer80d11f42007-11-17 23:02:20 +00001696#define SPR_PERF1 (0x301)
1697#define SPR_RCPU_MI_RBA1 (0x301)
Alexey Kardashevskiy70c53402014-06-04 22:50:58 +10001698#define SPR_POWER_UMMCR2 (0x301)
j_mayer80d11f42007-11-17 23:02:20 +00001699#define SPR_PERF2 (0x302)
1700#define SPR_RCPU_MI_RBA2 (0x302)
1701#define SPR_MPC_MI_AP (0x302)
Alexey Kardashevskiy75b9c322014-06-04 22:50:41 +10001702#define SPR_POWER_UMMCRA (0x302)
j_mayer80d11f42007-11-17 23:02:20 +00001703#define SPR_PERF3 (0x303)
1704#define SPR_RCPU_MI_RBA3 (0x303)
1705#define SPR_MPC_MI_EPN (0x303)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001706#define SPR_POWER_UPMC1 (0x303)
j_mayer80d11f42007-11-17 23:02:20 +00001707#define SPR_PERF4 (0x304)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001708#define SPR_POWER_UPMC2 (0x304)
j_mayer80d11f42007-11-17 23:02:20 +00001709#define SPR_PERF5 (0x305)
1710#define SPR_MPC_MI_TWC (0x305)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001711#define SPR_POWER_UPMC3 (0x305)
j_mayer80d11f42007-11-17 23:02:20 +00001712#define SPR_PERF6 (0x306)
1713#define SPR_MPC_MI_RPN (0x306)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001714#define SPR_POWER_UPMC4 (0x306)
j_mayer80d11f42007-11-17 23:02:20 +00001715#define SPR_PERF7 (0x307)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001716#define SPR_POWER_UPMC5 (0x307)
j_mayer80d11f42007-11-17 23:02:20 +00001717#define SPR_PERF8 (0x308)
1718#define SPR_RCPU_L2U_RBA0 (0x308)
1719#define SPR_MPC_MD_CTR (0x308)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001720#define SPR_POWER_UPMC6 (0x308)
j_mayer80d11f42007-11-17 23:02:20 +00001721#define SPR_PERF9 (0x309)
1722#define SPR_RCPU_L2U_RBA1 (0x309)
1723#define SPR_MPC_MD_CASID (0x309)
Alexey Kardashevskiyc36c97f2014-06-04 22:50:43 +10001724#define SPR_970_UPMC7 (0X309)
j_mayer80d11f42007-11-17 23:02:20 +00001725#define SPR_PERFA (0x30A)
1726#define SPR_RCPU_L2U_RBA2 (0x30A)
1727#define SPR_MPC_MD_AP (0x30A)
Alexey Kardashevskiyc36c97f2014-06-04 22:50:43 +10001728#define SPR_970_UPMC8 (0X30A)
j_mayer80d11f42007-11-17 23:02:20 +00001729#define SPR_PERFB (0x30B)
1730#define SPR_RCPU_L2U_RBA3 (0x30B)
1731#define SPR_MPC_MD_EPN (0x30B)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001732#define SPR_POWER_UMMCR0 (0X30B)
j_mayer80d11f42007-11-17 23:02:20 +00001733#define SPR_PERFC (0x30C)
1734#define SPR_MPC_MD_TWB (0x30C)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001735#define SPR_POWER_USIAR (0X30C)
j_mayer80d11f42007-11-17 23:02:20 +00001736#define SPR_PERFD (0x30D)
1737#define SPR_MPC_MD_TWC (0x30D)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001738#define SPR_POWER_USDAR (0X30D)
j_mayer80d11f42007-11-17 23:02:20 +00001739#define SPR_PERFE (0x30E)
1740#define SPR_MPC_MD_RPN (0x30E)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001741#define SPR_POWER_UMMCR1 (0X30E)
j_mayer80d11f42007-11-17 23:02:20 +00001742#define SPR_PERFF (0x30F)
1743#define SPR_MPC_MD_TW (0x30F)
1744#define SPR_UPERF0 (0x310)
Benjamin Herrenschmidt14646452016-03-02 21:19:22 +01001745#define SPR_POWER_SIER (0x310)
j_mayer80d11f42007-11-17 23:02:20 +00001746#define SPR_UPERF1 (0x311)
Alexey Kardashevskiy70c53402014-06-04 22:50:58 +10001747#define SPR_POWER_MMCR2 (0x311)
j_mayer80d11f42007-11-17 23:02:20 +00001748#define SPR_UPERF2 (0x312)
Alexey Kardashevskiy75b9c322014-06-04 22:50:41 +10001749#define SPR_POWER_MMCRA (0X312)
j_mayer80d11f42007-11-17 23:02:20 +00001750#define SPR_UPERF3 (0x313)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001751#define SPR_POWER_PMC1 (0X313)
j_mayer80d11f42007-11-17 23:02:20 +00001752#define SPR_UPERF4 (0x314)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001753#define SPR_POWER_PMC2 (0X314)
j_mayer80d11f42007-11-17 23:02:20 +00001754#define SPR_UPERF5 (0x315)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001755#define SPR_POWER_PMC3 (0X315)
j_mayer80d11f42007-11-17 23:02:20 +00001756#define SPR_UPERF6 (0x316)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001757#define SPR_POWER_PMC4 (0X316)
j_mayer80d11f42007-11-17 23:02:20 +00001758#define SPR_UPERF7 (0x317)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001759#define SPR_POWER_PMC5 (0X317)
j_mayer80d11f42007-11-17 23:02:20 +00001760#define SPR_UPERF8 (0x318)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001761#define SPR_POWER_PMC6 (0X318)
j_mayer80d11f42007-11-17 23:02:20 +00001762#define SPR_UPERF9 (0x319)
Alexey Kardashevskiyc36c97f2014-06-04 22:50:43 +10001763#define SPR_970_PMC7 (0X319)
j_mayer80d11f42007-11-17 23:02:20 +00001764#define SPR_UPERFA (0x31A)
Alexey Kardashevskiyc36c97f2014-06-04 22:50:43 +10001765#define SPR_970_PMC8 (0X31A)
j_mayer80d11f42007-11-17 23:02:20 +00001766#define SPR_UPERFB (0x31B)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001767#define SPR_POWER_MMCR0 (0X31B)
j_mayer80d11f42007-11-17 23:02:20 +00001768#define SPR_UPERFC (0x31C)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001769#define SPR_POWER_SIAR (0X31C)
j_mayer80d11f42007-11-17 23:02:20 +00001770#define SPR_UPERFD (0x31D)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001771#define SPR_POWER_SDAR (0X31D)
j_mayer80d11f42007-11-17 23:02:20 +00001772#define SPR_UPERFE (0x31E)
Alexey Kardashevskiyfd51ff62014-06-04 22:50:40 +10001773#define SPR_POWER_MMCR1 (0X31E)
j_mayer80d11f42007-11-17 23:02:20 +00001774#define SPR_UPERFF (0x31F)
1775#define SPR_RCPU_MI_RA0 (0x320)
1776#define SPR_MPC_MI_DBCAM (0x320)
Alexey Kardashevskiy4ee4a032014-06-04 22:51:01 +10001777#define SPR_BESCRS (0x320)
j_mayer80d11f42007-11-17 23:02:20 +00001778#define SPR_RCPU_MI_RA1 (0x321)
1779#define SPR_MPC_MI_DBRAM0 (0x321)
Alexey Kardashevskiy4ee4a032014-06-04 22:51:01 +10001780#define SPR_BESCRSU (0x321)
j_mayer80d11f42007-11-17 23:02:20 +00001781#define SPR_RCPU_MI_RA2 (0x322)
1782#define SPR_MPC_MI_DBRAM1 (0x322)
Alexey Kardashevskiy4ee4a032014-06-04 22:51:01 +10001783#define SPR_BESCRR (0x322)
j_mayer80d11f42007-11-17 23:02:20 +00001784#define SPR_RCPU_MI_RA3 (0x323)
Alexey Kardashevskiy4ee4a032014-06-04 22:51:01 +10001785#define SPR_BESCRRU (0x323)
1786#define SPR_EBBHR (0x324)
1787#define SPR_EBBRR (0x325)
1788#define SPR_BESCR (0x326)
j_mayer80d11f42007-11-17 23:02:20 +00001789#define SPR_RCPU_L2U_RA0 (0x328)
1790#define SPR_MPC_MD_DBCAM (0x328)
1791#define SPR_RCPU_L2U_RA1 (0x329)
1792#define SPR_MPC_MD_DBRAM0 (0x329)
1793#define SPR_RCPU_L2U_RA2 (0x32A)
1794#define SPR_MPC_MD_DBRAM1 (0x32A)
1795#define SPR_RCPU_L2U_RA3 (0x32B)
Tom Musta60511042014-02-10 11:26:54 -06001796#define SPR_TAR (0x32F)
Benjamin Herrenschmidt21a558b2016-03-21 13:52:35 +01001797#define SPR_IC (0x350)
Cyril Bur3ba55e32015-03-02 17:55:38 +11001798#define SPR_VTB (0x351)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001799#define SPR_MMCRC (0x353)
David Gibsonb8af5b22017-08-08 15:09:35 +10001800#define SPR_PSSCR (0x357)
j_mayer80d11f42007-11-17 23:02:20 +00001801#define SPR_440_INV0 (0x370)
1802#define SPR_440_INV1 (0x371)
1803#define SPR_440_INV2 (0x372)
1804#define SPR_440_INV3 (0x373)
1805#define SPR_440_ITV0 (0x374)
1806#define SPR_440_ITV1 (0x375)
1807#define SPR_440_ITV2 (0x376)
1808#define SPR_440_ITV3 (0x377)
1809#define SPR_440_CCR1 (0x378)
Benjamin Herrenschmidt14646452016-03-02 21:19:22 +01001810#define SPR_TACR (0x378)
1811#define SPR_TCSCR (0x379)
1812#define SPR_CSIGR (0x37a)
j_mayer80d11f42007-11-17 23:02:20 +00001813#define SPR_DCRIPR (0x37B)
Benjamin Herrenschmidt14646452016-03-02 21:19:22 +01001814#define SPR_POWER_SPMC1 (0x37C)
1815#define SPR_POWER_SPMC2 (0x37D)
Alexey Kardashevskiy70c53402014-06-04 22:50:58 +10001816#define SPR_POWER_MMCRS (0x37E)
Benjamin Herrenschmidt9c1cf382016-03-21 13:52:40 +01001817#define SPR_WORT (0x37F)
j_mayer80d11f42007-11-17 23:02:20 +00001818#define SPR_PPR (0x380)
j_mayerbd928eb2007-11-21 13:08:23 +00001819#define SPR_750_GQR0 (0x390)
j_mayer80d11f42007-11-17 23:02:20 +00001820#define SPR_440_DNV0 (0x390)
j_mayerbd928eb2007-11-21 13:08:23 +00001821#define SPR_750_GQR1 (0x391)
j_mayer80d11f42007-11-17 23:02:20 +00001822#define SPR_440_DNV1 (0x391)
j_mayerbd928eb2007-11-21 13:08:23 +00001823#define SPR_750_GQR2 (0x392)
j_mayer80d11f42007-11-17 23:02:20 +00001824#define SPR_440_DNV2 (0x392)
j_mayerbd928eb2007-11-21 13:08:23 +00001825#define SPR_750_GQR3 (0x393)
j_mayer80d11f42007-11-17 23:02:20 +00001826#define SPR_440_DNV3 (0x393)
j_mayerbd928eb2007-11-21 13:08:23 +00001827#define SPR_750_GQR4 (0x394)
j_mayer80d11f42007-11-17 23:02:20 +00001828#define SPR_440_DTV0 (0x394)
j_mayerbd928eb2007-11-21 13:08:23 +00001829#define SPR_750_GQR5 (0x395)
j_mayer80d11f42007-11-17 23:02:20 +00001830#define SPR_440_DTV1 (0x395)
j_mayerbd928eb2007-11-21 13:08:23 +00001831#define SPR_750_GQR6 (0x396)
j_mayer80d11f42007-11-17 23:02:20 +00001832#define SPR_440_DTV2 (0x396)
j_mayerbd928eb2007-11-21 13:08:23 +00001833#define SPR_750_GQR7 (0x397)
j_mayer80d11f42007-11-17 23:02:20 +00001834#define SPR_440_DTV3 (0x397)
j_mayerbd928eb2007-11-21 13:08:23 +00001835#define SPR_750_THRM4 (0x398)
1836#define SPR_750CL_HID2 (0x398)
j_mayer80d11f42007-11-17 23:02:20 +00001837#define SPR_440_DVLIM (0x398)
j_mayerbd928eb2007-11-21 13:08:23 +00001838#define SPR_750_WPAR (0x399)
j_mayer80d11f42007-11-17 23:02:20 +00001839#define SPR_440_IVLIM (0x399)
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01001840#define SPR_TSCR (0x399)
j_mayerbd928eb2007-11-21 13:08:23 +00001841#define SPR_750_DMAU (0x39A)
1842#define SPR_750_DMAL (0x39B)
j_mayer80d11f42007-11-17 23:02:20 +00001843#define SPR_440_RSTCFG (0x39B)
1844#define SPR_BOOKE_DCDBTRL (0x39C)
1845#define SPR_BOOKE_DCDBTRH (0x39D)
1846#define SPR_BOOKE_ICDBTRL (0x39E)
1847#define SPR_BOOKE_ICDBTRH (0x39F)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001848#define SPR_74XX_UMMCR2 (0x3A0)
1849#define SPR_7XX_UPMC5 (0x3A1)
1850#define SPR_7XX_UPMC6 (0x3A2)
j_mayer80d11f42007-11-17 23:02:20 +00001851#define SPR_UBAMR (0x3A7)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001852#define SPR_7XX_UMMCR0 (0x3A8)
1853#define SPR_7XX_UPMC1 (0x3A9)
1854#define SPR_7XX_UPMC2 (0x3AA)
1855#define SPR_7XX_USIAR (0x3AB)
1856#define SPR_7XX_UMMCR1 (0x3AC)
1857#define SPR_7XX_UPMC3 (0x3AD)
1858#define SPR_7XX_UPMC4 (0x3AE)
j_mayer80d11f42007-11-17 23:02:20 +00001859#define SPR_USDA (0x3AF)
1860#define SPR_40x_ZPR (0x3B0)
1861#define SPR_BOOKE_MAS7 (0x3B0)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001862#define SPR_74XX_MMCR2 (0x3B0)
1863#define SPR_7XX_PMC5 (0x3B1)
j_mayer80d11f42007-11-17 23:02:20 +00001864#define SPR_40x_PID (0x3B1)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001865#define SPR_7XX_PMC6 (0x3B2)
j_mayer80d11f42007-11-17 23:02:20 +00001866#define SPR_440_MMUCR (0x3B2)
j_mayer80d11f42007-11-17 23:02:20 +00001867#define SPR_4xx_CCR0 (0x3B3)
1868#define SPR_BOOKE_EPLC (0x3B3)
j_mayer80d11f42007-11-17 23:02:20 +00001869#define SPR_405_IAC3 (0x3B4)
1870#define SPR_BOOKE_EPSC (0x3B4)
j_mayer80d11f42007-11-17 23:02:20 +00001871#define SPR_405_IAC4 (0x3B5)
j_mayer80d11f42007-11-17 23:02:20 +00001872#define SPR_405_DVC1 (0x3B6)
j_mayer80d11f42007-11-17 23:02:20 +00001873#define SPR_405_DVC2 (0x3B7)
j_mayer80d11f42007-11-17 23:02:20 +00001874#define SPR_BAMR (0x3B7)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001875#define SPR_7XX_MMCR0 (0x3B8)
1876#define SPR_7XX_PMC1 (0x3B9)
j_mayer80d11f42007-11-17 23:02:20 +00001877#define SPR_40x_SGR (0x3B9)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001878#define SPR_7XX_PMC2 (0x3BA)
j_mayer80d11f42007-11-17 23:02:20 +00001879#define SPR_40x_DCWR (0x3BA)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001880#define SPR_7XX_SIAR (0x3BB)
j_mayer80d11f42007-11-17 23:02:20 +00001881#define SPR_405_SLER (0x3BB)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001882#define SPR_7XX_MMCR1 (0x3BC)
j_mayer80d11f42007-11-17 23:02:20 +00001883#define SPR_405_SU0R (0x3BC)
j_mayer80d11f42007-11-17 23:02:20 +00001884#define SPR_401_SKR (0x3BC)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001885#define SPR_7XX_PMC3 (0x3BD)
j_mayer80d11f42007-11-17 23:02:20 +00001886#define SPR_405_DBCR1 (0x3BD)
Alexey Kardashevskiycb8b8bf2014-06-04 22:50:36 +10001887#define SPR_7XX_PMC4 (0x3BE)
j_mayer80d11f42007-11-17 23:02:20 +00001888#define SPR_SDA (0x3BF)
j_mayer80d11f42007-11-17 23:02:20 +00001889#define SPR_403_VTBL (0x3CC)
1890#define SPR_403_VTBU (0x3CD)
1891#define SPR_DMISS (0x3D0)
1892#define SPR_DCMP (0x3D1)
1893#define SPR_HASH1 (0x3D2)
1894#define SPR_HASH2 (0x3D3)
1895#define SPR_BOOKE_ICDBDR (0x3D3)
1896#define SPR_TLBMISS (0x3D4)
1897#define SPR_IMISS (0x3D4)
1898#define SPR_40x_ESR (0x3D4)
1899#define SPR_PTEHI (0x3D5)
1900#define SPR_ICMP (0x3D5)
1901#define SPR_40x_DEAR (0x3D5)
1902#define SPR_PTELO (0x3D6)
1903#define SPR_RPA (0x3D6)
1904#define SPR_40x_EVPR (0x3D6)
1905#define SPR_L3PM (0x3D7)
1906#define SPR_403_CDBCR (0x3D7)
j_mayer4e777442007-12-10 07:40:16 +00001907#define SPR_L3ITCR0 (0x3D8)
j_mayer80d11f42007-11-17 23:02:20 +00001908#define SPR_TCR (0x3D8)
1909#define SPR_40x_TSR (0x3D8)
1910#define SPR_IBR (0x3DA)
1911#define SPR_40x_TCR (0x3DA)
1912#define SPR_ESASRR (0x3DB)
1913#define SPR_40x_PIT (0x3DB)
1914#define SPR_403_TBL (0x3DC)
1915#define SPR_403_TBU (0x3DD)
1916#define SPR_SEBR (0x3DE)
1917#define SPR_40x_SRR2 (0x3DE)
1918#define SPR_SER (0x3DF)
1919#define SPR_40x_SRR3 (0x3DF)
j_mayer4e777442007-12-10 07:40:16 +00001920#define SPR_L3OHCR (0x3E8)
j_mayer80d11f42007-11-17 23:02:20 +00001921#define SPR_L3ITCR1 (0x3E9)
1922#define SPR_L3ITCR2 (0x3EA)
1923#define SPR_L3ITCR3 (0x3EB)
1924#define SPR_HID0 (0x3F0)
1925#define SPR_40x_DBSR (0x3F0)
1926#define SPR_HID1 (0x3F1)
1927#define SPR_IABR (0x3F2)
1928#define SPR_40x_DBCR0 (0x3F2)
1929#define SPR_601_HID2 (0x3F2)
1930#define SPR_Exxx_L1CSR0 (0x3F2)
1931#define SPR_ICTRL (0x3F3)
1932#define SPR_HID2 (0x3F3)
j_mayerbd928eb2007-11-21 13:08:23 +00001933#define SPR_750CL_HID4 (0x3F3)
j_mayer80d11f42007-11-17 23:02:20 +00001934#define SPR_Exxx_L1CSR1 (0x3F3)
1935#define SPR_440_DBDR (0x3F3)
1936#define SPR_LDSTDB (0x3F4)
j_mayerbd928eb2007-11-21 13:08:23 +00001937#define SPR_750_TDCL (0x3F4)
j_mayer80d11f42007-11-17 23:02:20 +00001938#define SPR_40x_IAC1 (0x3F4)
1939#define SPR_MMUCSR0 (0x3F4)
Alexey Kardashevskiyba881002014-06-04 22:50:44 +10001940#define SPR_970_HID4 (0x3F4)
j_mayer80d11f42007-11-17 23:02:20 +00001941#define SPR_DABR (0x3F5)
bellard3fc6c082005-07-02 20:59:34 +00001942#define DABR_MASK (~(target_ulong)0x7)
j_mayer80d11f42007-11-17 23:02:20 +00001943#define SPR_Exxx_BUCSR (0x3F5)
1944#define SPR_40x_IAC2 (0x3F5)
1945#define SPR_601_HID5 (0x3F5)
1946#define SPR_40x_DAC1 (0x3F6)
1947#define SPR_MSSCR0 (0x3F6)
1948#define SPR_970_HID5 (0x3F6)
1949#define SPR_MSSSR0 (0x3F7)
j_mayer4e777442007-12-10 07:40:16 +00001950#define SPR_MSSCR1 (0x3F7)
j_mayer80d11f42007-11-17 23:02:20 +00001951#define SPR_DABRX (0x3F7)
1952#define SPR_40x_DAC2 (0x3F7)
1953#define SPR_MMUCFG (0x3F7)
1954#define SPR_LDSTCR (0x3F8)
1955#define SPR_L2PMCR (0x3F8)
j_mayerbd928eb2007-11-21 13:08:23 +00001956#define SPR_750FX_HID2 (0x3F8)
j_mayer80d11f42007-11-17 23:02:20 +00001957#define SPR_Exxx_L1FINV0 (0x3F8)
1958#define SPR_L2CR (0x3F9)
j_mayer80d11f42007-11-17 23:02:20 +00001959#define SPR_L3CR (0x3FA)
j_mayerbd928eb2007-11-21 13:08:23 +00001960#define SPR_750_TDCH (0x3FA)
j_mayer80d11f42007-11-17 23:02:20 +00001961#define SPR_IABR2 (0x3FA)
1962#define SPR_40x_DCCR (0x3FA)
1963#define SPR_ICTC (0x3FB)
1964#define SPR_40x_ICCR (0x3FB)
1965#define SPR_THRM1 (0x3FC)
1966#define SPR_403_PBL1 (0x3FC)
1967#define SPR_SP (0x3FD)
1968#define SPR_THRM2 (0x3FD)
1969#define SPR_403_PBU1 (0x3FD)
1970#define SPR_604_HID13 (0x3FD)
1971#define SPR_LT (0x3FE)
1972#define SPR_THRM3 (0x3FE)
1973#define SPR_RCPU_FPECR (0x3FE)
1974#define SPR_403_PBL2 (0x3FE)
1975#define SPR_PIR (0x3FF)
1976#define SPR_403_PBU2 (0x3FF)
1977#define SPR_601_HID15 (0x3FF)
1978#define SPR_604_HID15 (0x3FF)
1979#define SPR_E500_SVR (0x3FF)
bellard79aceca2003-11-23 14:55:54 +00001980
Alexander Graf84755ed2012-06-20 21:19:09 +02001981/* Disable MAS Interrupt Updates for Hypervisor */
1982#define EPCR_DMIUH (1 << 22)
1983/* Disable Guest TLB Management Instructions */
1984#define EPCR_DGTMI (1 << 23)
1985/* Guest Interrupt Computation Mode */
1986#define EPCR_GICM (1 << 24)
1987/* Interrupt Computation Mode */
1988#define EPCR_ICM (1 << 25)
1989/* Disable Embedded Hypervisor Debug */
1990#define EPCR_DUVD (1 << 26)
1991/* Instruction Storage Interrupt Directed to Guest State */
1992#define EPCR_ISIGS (1 << 27)
1993/* Data Storage Interrupt Directed to Guest State */
1994#define EPCR_DSIGS (1 << 28)
1995/* Instruction TLB Error Interrupt Directed to Guest State */
1996#define EPCR_ITLBGS (1 << 29)
1997/* Data TLB Error Interrupt Directed to Guest State */
1998#define EPCR_DTLBGS (1 << 30)
1999/* External Input Interrupt Directed to Guest State */
2000#define EPCR_EXTGS (1 << 31)
2001
Alexander Grafea712582014-01-19 17:49:11 +01002002#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
2003#define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
2004#define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
2005#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
2006#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
2007
2008#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
2009#define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
2010#define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
2011#define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
2012#define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
2013
Alexey Kardashevskiybbc01ca2014-06-04 22:50:37 +10002014/* HID0 bits */
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01002015#define HID0_DEEPNAP (1 << 24) /* pre-2.06 */
2016#define HID0_DOZE (1 << 23) /* pre-2.06 */
2017#define HID0_NAP (1 << 22) /* pre-2.06 */
Cédric Le Goater2a83f992017-12-06 10:41:50 +01002018#define HID0_HILE PPC_BIT(19) /* POWER8 */
Cédric Le Goater0bfc0cf2018-01-15 19:04:06 +01002019#define HID0_POWER9_HILE PPC_BIT(4)
Alexey Kardashevskiybbc01ca2014-06-04 22:50:37 +10002020
j_mayer76a66252007-03-07 08:32:30 +00002021/*****************************************************************************/
Nathan Froydc29b7352009-05-12 12:26:57 -07002022/* PowerPC Instructions types definitions */
2023enum {
2024 PPC_NONE = 0x0000000000000000ULL,
2025 /* PowerPC base instructions set */
2026 PPC_INSNS_BASE = 0x0000000000000001ULL,
2027 /* integer operations instructions */
2028#define PPC_INTEGER PPC_INSNS_BASE
2029 /* flow control instructions */
2030#define PPC_FLOW PPC_INSNS_BASE
2031 /* virtual memory instructions */
2032#define PPC_MEM PPC_INSNS_BASE
2033 /* ld/st with reservation instructions */
2034#define PPC_RES PPC_INSNS_BASE
2035 /* spr/msr access instructions */
2036#define PPC_MISC PPC_INSNS_BASE
2037 /* Deprecated instruction sets */
2038 /* Original POWER instruction set */
2039 PPC_POWER = 0x0000000000000002ULL,
2040 /* POWER2 instruction set extension */
2041 PPC_POWER2 = 0x0000000000000004ULL,
2042 /* Power RTC support */
2043 PPC_POWER_RTC = 0x0000000000000008ULL,
2044 /* Power-to-PowerPC bridge (601) */
2045 PPC_POWER_BR = 0x0000000000000010ULL,
2046 /* 64 bits PowerPC instruction set */
2047 PPC_64B = 0x0000000000000020ULL,
2048 /* New 64 bits extensions (PowerPC 2.0x) */
2049 PPC_64BX = 0x0000000000000040ULL,
2050 /* 64 bits hypervisor extensions */
2051 PPC_64H = 0x0000000000000080ULL,
2052 /* New wait instruction (PowerPC 2.0x) */
2053 PPC_WAIT = 0x0000000000000100ULL,
2054 /* Time base mftb instruction */
2055 PPC_MFTB = 0x0000000000000200ULL,
2056
2057 /* Fixed-point unit extensions */
2058 /* PowerPC 602 specific */
2059 PPC_602_SPEC = 0x0000000000000400ULL,
2060 /* isel instruction */
2061 PPC_ISEL = 0x0000000000000800ULL,
2062 /* popcntb instruction */
2063 PPC_POPCNTB = 0x0000000000001000ULL,
2064 /* string load / store */
2065 PPC_STRING = 0x0000000000002000ULL,
Benjamin Herrenschmidtb7815372016-06-21 23:48:52 +02002066 /* real mode cache inhibited load / store */
2067 PPC_CILDST = 0x0000000000004000ULL,
Nathan Froydc29b7352009-05-12 12:26:57 -07002068
2069 /* Floating-point unit extensions */
2070 /* Optional floating point instructions */
2071 PPC_FLOAT = 0x0000000000010000ULL,
2072 /* New floating-point extensions (PowerPC 2.0x) */
2073 PPC_FLOAT_EXT = 0x0000000000020000ULL,
2074 PPC_FLOAT_FSQRT = 0x0000000000040000ULL,
2075 PPC_FLOAT_FRES = 0x0000000000080000ULL,
2076 PPC_FLOAT_FRSQRTE = 0x0000000000100000ULL,
2077 PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
2078 PPC_FLOAT_FSEL = 0x0000000000400000ULL,
2079 PPC_FLOAT_STFIWX = 0x0000000000800000ULL,
2080
2081 /* Vector/SIMD extensions */
2082 /* Altivec support */
2083 PPC_ALTIVEC = 0x0000000001000000ULL,
2084 /* PowerPC 2.03 SPE extension */
2085 PPC_SPE = 0x0000000002000000ULL,
2086 /* PowerPC 2.03 SPE single-precision floating-point extension */
2087 PPC_SPE_SINGLE = 0x0000000004000000ULL,
2088 /* PowerPC 2.03 SPE double-precision floating-point extension */
2089 PPC_SPE_DOUBLE = 0x0000000008000000ULL,
2090
2091 /* Optional memory control instructions */
2092 PPC_MEM_TLBIA = 0x0000000010000000ULL,
2093 PPC_MEM_TLBIE = 0x0000000020000000ULL,
2094 PPC_MEM_TLBSYNC = 0x0000000040000000ULL,
2095 /* sync instruction */
2096 PPC_MEM_SYNC = 0x0000000080000000ULL,
2097 /* eieio instruction */
2098 PPC_MEM_EIEIO = 0x0000000100000000ULL,
2099
2100 /* Cache control instructions */
2101 PPC_CACHE = 0x0000000200000000ULL,
2102 /* icbi instruction */
2103 PPC_CACHE_ICBI = 0x0000000400000000ULL,
Alexander Graf8e339442013-01-29 13:36:02 +01002104 /* dcbz instruction */
Nathan Froydc29b7352009-05-12 12:26:57 -07002105 PPC_CACHE_DCBZ = 0x0000000800000000ULL,
Nathan Froydc29b7352009-05-12 12:26:57 -07002106 /* dcba instruction */
2107 PPC_CACHE_DCBA = 0x0000002000000000ULL,
2108 /* Freescale cache locking instructions */
2109 PPC_CACHE_LOCK = 0x0000004000000000ULL,
2110
2111 /* MMU related extensions */
2112 /* external control instructions */
2113 PPC_EXTERN = 0x0000010000000000ULL,
2114 /* segment register access instructions */
2115 PPC_SEGMENT = 0x0000020000000000ULL,
2116 /* PowerPC 6xx TLB management instructions */
2117 PPC_6xx_TLB = 0x0000040000000000ULL,
2118 /* PowerPC 74xx TLB management instructions */
2119 PPC_74xx_TLB = 0x0000080000000000ULL,
2120 /* PowerPC 40x TLB management instructions */
2121 PPC_40x_TLB = 0x0000100000000000ULL,
2122 /* segment register access instructions for PowerPC 64 "bridge" */
2123 PPC_SEGMENT_64B = 0x0000200000000000ULL,
2124 /* SLB management */
2125 PPC_SLBI = 0x0000400000000000ULL,
2126
2127 /* Embedded PowerPC dedicated instructions */
2128 PPC_WRTEE = 0x0001000000000000ULL,
2129 /* PowerPC 40x exception model */
2130 PPC_40x_EXCP = 0x0002000000000000ULL,
2131 /* PowerPC 405 Mac instructions */
2132 PPC_405_MAC = 0x0004000000000000ULL,
2133 /* PowerPC 440 specific instructions */
2134 PPC_440_SPEC = 0x0008000000000000ULL,
2135 /* BookE (embedded) PowerPC specification */
2136 PPC_BOOKE = 0x0010000000000000ULL,
2137 /* mfapidi instruction */
2138 PPC_MFAPIDI = 0x0020000000000000ULL,
2139 /* tlbiva instruction */
2140 PPC_TLBIVA = 0x0040000000000000ULL,
2141 /* tlbivax instruction */
2142 PPC_TLBIVAX = 0x0080000000000000ULL,
2143 /* PowerPC 4xx dedicated instructions */
2144 PPC_4xx_COMMON = 0x0100000000000000ULL,
2145 /* PowerPC 40x ibct instructions */
2146 PPC_40x_ICBT = 0x0200000000000000ULL,
2147 /* rfmci is not implemented in all BookE PowerPC */
2148 PPC_RFMCI = 0x0400000000000000ULL,
2149 /* rfdi instruction */
2150 PPC_RFDI = 0x0800000000000000ULL,
2151 /* DCR accesses */
2152 PPC_DCR = 0x1000000000000000ULL,
2153 /* DCR extended accesse */
2154 PPC_DCRX = 0x2000000000000000ULL,
2155 /* user-mode DCR access, implemented in PowerPC 460 */
2156 PPC_DCRUX = 0x4000000000000000ULL,
David Gibsoneaabeef2011-04-01 15:15:13 +11002157 /* popcntw and popcntd instructions */
2158 PPC_POPCNTWD = 0x8000000000000000ULL,
Alexander Graf01662f32011-04-30 23:34:58 +02002159
David Gibson02d4eae2011-10-30 15:51:24 +00002160#define PPC_TCG_INSNS (PPC_INSNS_BASE | PPC_POWER | PPC_POWER2 \
2161 | PPC_POWER_RTC | PPC_POWER_BR | PPC_64B \
2162 | PPC_64BX | PPC_64H | PPC_WAIT | PPC_MFTB \
2163 | PPC_602_SPEC | PPC_ISEL | PPC_POPCNTB \
2164 | PPC_STRING | PPC_FLOAT | PPC_FLOAT_EXT \
2165 | PPC_FLOAT_FSQRT | PPC_FLOAT_FRES \
2166 | PPC_FLOAT_FRSQRTE | PPC_FLOAT_FRSQRTES \
2167 | PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX \
2168 | PPC_ALTIVEC | PPC_SPE | PPC_SPE_SINGLE \
2169 | PPC_SPE_DOUBLE | PPC_MEM_TLBIA \
2170 | PPC_MEM_TLBIE | PPC_MEM_TLBSYNC \
2171 | PPC_MEM_SYNC | PPC_MEM_EIEIO \
2172 | PPC_CACHE | PPC_CACHE_ICBI \
Alexander Graf8e339442013-01-29 13:36:02 +01002173 | PPC_CACHE_DCBZ \
David Gibson02d4eae2011-10-30 15:51:24 +00002174 | PPC_CACHE_DCBA | PPC_CACHE_LOCK \
2175 | PPC_EXTERN | PPC_SEGMENT | PPC_6xx_TLB \
2176 | PPC_74xx_TLB | PPC_40x_TLB | PPC_SEGMENT_64B \
2177 | PPC_SLBI | PPC_WRTEE | PPC_40x_EXCP \
2178 | PPC_405_MAC | PPC_440_SPEC | PPC_BOOKE \
2179 | PPC_MFAPIDI | PPC_TLBIVA | PPC_TLBIVAX \
2180 | PPC_4xx_COMMON | PPC_40x_ICBT | PPC_RFMCI \
2181 | PPC_RFDI | PPC_DCR | PPC_DCRX | PPC_DCRUX \
Benjamin Herrenschmidtb7815372016-06-21 23:48:52 +02002182 | PPC_POPCNTWD | PPC_CILDST)
David Gibson02d4eae2011-10-30 15:51:24 +00002183
Alexander Graf01662f32011-04-30 23:34:58 +02002184 /* extended type values */
2185
2186 /* BookE 2.06 PowerPC specification */
2187 PPC2_BOOKE206 = 0x0000000000000001ULL,
David Gibsona7342582011-10-17 18:15:41 +00002188 /* VSX (extensions to Altivec / VMX) */
2189 PPC2_VSX = 0x0000000000000002ULL,
2190 /* Decimal Floating Point (DFP) */
2191 PPC2_DFP = 0x0000000000000004ULL,
Alexander Graf3f9f6a52012-01-31 03:13:30 +01002192 /* Embedded.Processor Control */
2193 PPC2_PRCNTL = 0x0000000000000008ULL,
Thomas Huthcd6e9322012-02-27 17:18:08 +00002194 /* Byte-reversed, indexed, double-word load and store */
2195 PPC2_DBRX = 0x0000000000000010ULL,
Aurelien Jarno9c2627b2013-04-20 08:56:15 +00002196 /* Book I 2.05 PowerPC specification */
2197 PPC2_ISA205 = 0x0000000000000020ULL,
Tom Mustadbcc48f2014-01-15 08:10:28 -06002198 /* VSX additions in ISA 2.07 */
2199 PPC2_VSX207 = 0x0000000000000040ULL,
Tom Musta86ba37e2014-01-07 10:05:49 -06002200 /* ISA 2.06B bpermd */
2201 PPC2_PERM_ISA206 = 0x0000000000000080ULL,
Tom Mustaa824bc12014-01-07 10:05:50 -06002202 /* ISA 2.06B divide extended variants */
2203 PPC2_DIVE_ISA206 = 0x0000000000000100ULL,
Tom Musta1fa6c532014-01-07 10:05:55 -06002204 /* ISA 2.06B larx/stcx. instructions */
2205 PPC2_ATOMIC_ISA206 = 0x0000000000000200ULL,
Tom Musta1b0bd002014-01-07 10:05:58 -06002206 /* ISA 2.06B floating point integer conversion */
2207 PPC2_FP_CVT_ISA206 = 0x0000000000000400ULL,
Tom Musta29a0e4e2014-01-07 10:06:06 -06002208 /* ISA 2.06B floating point test instructions */
2209 PPC2_FP_TST_ISA206 = 0x0000000000000800ULL,
Tom Musta94840e02014-02-10 11:26:53 -06002210 /* ISA 2.07 bctar instruction */
2211 PPC2_BCTAR_ISA207 = 0x0000000000001000ULL,
Tom Musta38a85332014-02-10 11:26:56 -06002212 /* ISA 2.07 load/store quadword */
2213 PPC2_LSQ_ISA207 = 0x0000000000002000ULL,
Tom Musta32ea54a2014-02-12 15:22:52 -06002214 /* ISA 2.07 Altivec */
2215 PPC2_ALTIVEC_207 = 0x0000000000004000ULL,
Alexey Kardashevskiydf99d302014-03-07 15:37:39 +11002216 /* PowerISA 2.07 Book3s specification */
2217 PPC2_ISA207S = 0x0000000000008000ULL,
Pierre Mallard41718532014-09-12 21:31:32 +02002218 /* Double precision floating point conversion for signed integer 64 */
2219 PPC2_FP_CVT_S64 = 0x0000000000010000ULL,
Tom Mustaf90468b2014-12-18 10:34:29 -06002220 /* Transactional Memory (ISA 2.07, Book II) */
2221 PPC2_TM = 0x0000000000020000ULL,
Benjamin Herrenschmidt7778a572016-06-21 23:48:55 +02002222 /* Server PM instructgions (ISA 2.06, Book III) */
2223 PPC2_PM_ISA206 = 0x0000000000040000ULL,
Nikunj A Dadhaniaeb640b12016-07-26 17:28:25 +05302224 /* POWER ISA 3.0 */
2225 PPC2_ISA300 = 0x0000000000080000ULL,
David Gibson02d4eae2011-10-30 15:51:24 +00002226
Tom Musta74f23992013-10-22 22:05:46 +11002227#define PPC_TCG_INSNS2 (PPC2_BOOKE206 | PPC2_VSX | PPC2_PRCNTL | PPC2_DBRX | \
Tom Mustaa824bc12014-01-07 10:05:50 -06002228 PPC2_ISA205 | PPC2_VSX207 | PPC2_PERM_ISA206 | \
Tom Musta1b0bd002014-01-07 10:05:58 -06002229 PPC2_DIVE_ISA206 | PPC2_ATOMIC_ISA206 | \
Tom Musta94840e02014-02-10 11:26:53 -06002230 PPC2_FP_CVT_ISA206 | PPC2_FP_TST_ISA206 | \
Tom Musta32ea54a2014-02-12 15:22:52 -06002231 PPC2_BCTAR_ISA207 | PPC2_LSQ_ISA207 | \
Pierre Mallard41718532014-09-12 21:31:32 +02002232 PPC2_ALTIVEC_207 | PPC2_ISA207S | PPC2_DFP | \
Nikunj A Dadhaniaeb640b12016-07-26 17:28:25 +05302233 PPC2_FP_CVT_S64 | PPC2_TM | PPC2_PM_ISA206 | \
2234 PPC2_ISA300)
Nathan Froydc29b7352009-05-12 12:26:57 -07002235};
2236
2237/*****************************************************************************/
bellard9a64fbe2004-01-04 22:58:38 +00002238/* Memory access type :
2239 * may be needed for precise access rights control and precise exceptions.
2240 */
bellard79aceca2003-11-23 14:55:54 +00002241enum {
bellard9a64fbe2004-01-04 22:58:38 +00002242 /* 1 bit to define user level / supervisor access */
2243 ACCESS_USER = 0x00,
2244 ACCESS_SUPER = 0x01,
2245 /* Type of instruction that generated the access */
2246 ACCESS_CODE = 0x10, /* Code fetch access */
2247 ACCESS_INT = 0x20, /* Integer load/store access */
2248 ACCESS_FLOAT = 0x30, /* floating point load/store access */
2249 ACCESS_RES = 0x40, /* load/store with reservation */
2250 ACCESS_EXT = 0x50, /* external access */
2251 ACCESS_CACHE = 0x60, /* Cache manipulation */
2252};
2253
j_mayer47103572007-03-30 09:38:04 +00002254/* Hardware interruption sources:
2255 * all those exception can be raised simulteaneously
2256 */
j_mayere9df0142007-04-09 22:45:36 +00002257/* Input pins definitions */
j_mayer47103572007-03-30 09:38:04 +00002258enum {
j_mayere9df0142007-04-09 22:45:36 +00002259 /* 6xx bus input pins */
j_mayer24be5ae2007-04-12 21:24:29 +00002260 PPC6xx_INPUT_HRESET = 0,
2261 PPC6xx_INPUT_SRESET = 1,
2262 PPC6xx_INPUT_CKSTP_IN = 2,
2263 PPC6xx_INPUT_MCP = 3,
2264 PPC6xx_INPUT_SMI = 4,
2265 PPC6xx_INPUT_INT = 5,
j_mayerd68f1302007-10-14 09:27:16 +00002266 PPC6xx_INPUT_TBEN = 6,
2267 PPC6xx_INPUT_WAKEUP = 7,
2268 PPC6xx_INPUT_NB,
j_mayer24be5ae2007-04-12 21:24:29 +00002269};
2270
2271enum {
j_mayere9df0142007-04-09 22:45:36 +00002272 /* Embedded PowerPC input pins */
j_mayer24be5ae2007-04-12 21:24:29 +00002273 PPCBookE_INPUT_HRESET = 0,
2274 PPCBookE_INPUT_SRESET = 1,
2275 PPCBookE_INPUT_CKSTP_IN = 2,
2276 PPCBookE_INPUT_MCP = 3,
2277 PPCBookE_INPUT_SMI = 4,
2278 PPCBookE_INPUT_INT = 5,
2279 PPCBookE_INPUT_CINT = 6,
j_mayerd68f1302007-10-14 09:27:16 +00002280 PPCBookE_INPUT_NB,
j_mayer24be5ae2007-04-12 21:24:29 +00002281};
2282
2283enum {
aurel329fdc60b2009-03-02 16:42:32 +00002284 /* PowerPC E500 input pins */
2285 PPCE500_INPUT_RESET_CORE = 0,
2286 PPCE500_INPUT_MCK = 1,
2287 PPCE500_INPUT_CINT = 3,
2288 PPCE500_INPUT_INT = 4,
2289 PPCE500_INPUT_DEBUG = 6,
2290 PPCE500_INPUT_NB,
2291};
2292
2293enum {
j_mayer4e290a02007-10-01 01:27:10 +00002294 /* PowerPC 40x input pins */
2295 PPC40x_INPUT_RESET_CORE = 0,
2296 PPC40x_INPUT_RESET_CHIP = 1,
2297 PPC40x_INPUT_RESET_SYS = 2,
2298 PPC40x_INPUT_CINT = 3,
2299 PPC40x_INPUT_INT = 4,
2300 PPC40x_INPUT_HALT = 5,
2301 PPC40x_INPUT_DEBUG = 6,
2302 PPC40x_INPUT_NB,
j_mayere9df0142007-04-09 22:45:36 +00002303};
2304
j_mayerb4095fe2007-11-17 22:42:36 +00002305enum {
2306 /* RCPU input pins */
2307 PPCRCPU_INPUT_PORESET = 0,
2308 PPCRCPU_INPUT_HRESET = 1,
2309 PPCRCPU_INPUT_SRESET = 2,
2310 PPCRCPU_INPUT_IRQ0 = 3,
2311 PPCRCPU_INPUT_IRQ1 = 4,
2312 PPCRCPU_INPUT_IRQ2 = 5,
2313 PPCRCPU_INPUT_IRQ3 = 6,
2314 PPCRCPU_INPUT_IRQ4 = 7,
2315 PPCRCPU_INPUT_IRQ5 = 8,
2316 PPCRCPU_INPUT_IRQ6 = 9,
2317 PPCRCPU_INPUT_IRQ7 = 10,
2318 PPCRCPU_INPUT_NB,
2319};
2320
j_mayer00af6852007-10-03 01:05:39 +00002321#if defined(TARGET_PPC64)
j_mayerd0dfae62007-04-16 07:34:39 +00002322enum {
2323 /* PowerPC 970 input pins */
2324 PPC970_INPUT_HRESET = 0,
2325 PPC970_INPUT_SRESET = 1,
2326 PPC970_INPUT_CKSTP = 2,
2327 PPC970_INPUT_TBEN = 3,
2328 PPC970_INPUT_MCP = 4,
2329 PPC970_INPUT_INT = 5,
2330 PPC970_INPUT_THINT = 6,
j_mayer7b62a952007-11-17 02:04:00 +00002331 PPC970_INPUT_NB,
j_mayerd0dfae62007-04-16 07:34:39 +00002332};
David Gibson9d52e902011-04-01 15:15:19 +11002333
2334enum {
2335 /* POWER7 input pins */
2336 POWER7_INPUT_INT = 0,
2337 /* POWER7 probably has other inputs, but we don't care about them
2338 * for any existing machine. We can wire these up when we need
2339 * them */
2340 POWER7_INPUT_NB,
2341};
j_mayer00af6852007-10-03 01:05:39 +00002342#endif
j_mayerd0dfae62007-04-16 07:34:39 +00002343
j_mayere9df0142007-04-09 22:45:36 +00002344/* Hardware exceptions definitions */
2345enum {
2346 /* External hardware exception sources */
j_mayere1833e12007-09-29 13:06:16 +00002347 PPC_INTERRUPT_RESET = 0, /* Reset exception */
j_mayerd68f1302007-10-14 09:27:16 +00002348 PPC_INTERRUPT_WAKEUP, /* Wakeup exception */
2349 PPC_INTERRUPT_MCK, /* Machine check exception */
2350 PPC_INTERRUPT_EXT, /* External interrupt */
2351 PPC_INTERRUPT_SMI, /* System management interrupt */
2352 PPC_INTERRUPT_CEXT, /* Critical external interrupt */
2353 PPC_INTERRUPT_DEBUG, /* External debug exception */
2354 PPC_INTERRUPT_THERM, /* Thermal exception */
j_mayere9df0142007-04-09 22:45:36 +00002355 /* Internal hardware exception sources */
j_mayerd68f1302007-10-14 09:27:16 +00002356 PPC_INTERRUPT_DECR, /* Decrementer exception */
2357 PPC_INTERRUPT_HDECR, /* Hypervisor decrementer exception */
2358 PPC_INTERRUPT_PIT, /* Programmable inteval timer interrupt */
2359 PPC_INTERRUPT_FIT, /* Fixed interval timer interrupt */
2360 PPC_INTERRUPT_WDT, /* Watchdog timer interrupt */
2361 PPC_INTERRUPT_CDOORBELL, /* Critical doorbell interrupt */
2362 PPC_INTERRUPT_DOORBELL, /* Doorbell interrupt */
2363 PPC_INTERRUPT_PERFM, /* Performance monitor interrupt */
Benjamin Herrenschmidtf03a1af2016-06-21 23:48:49 +02002364 PPC_INTERRUPT_HMI, /* Hypervisor Maintainance interrupt */
2365 PPC_INTERRUPT_HDOORBELL, /* Hypervisor Doorbell interrupt */
j_mayer47103572007-03-30 09:38:04 +00002366};
2367
Alexey Kardashevskiy6d9412e2014-05-23 12:26:52 +10002368/* Processor Compatibility mask (PCR) */
2369enum {
Cédric Le Goatera6a444a2017-12-22 10:55:51 +01002370 PCR_COMPAT_2_05 = PPC_BIT(62),
2371 PCR_COMPAT_2_06 = PPC_BIT(61),
2372 PCR_COMPAT_2_07 = PPC_BIT(60),
2373 PCR_COMPAT_3_00 = PPC_BIT(59),
2374 PCR_VEC_DIS = PPC_BIT(0), /* Vec. disable (bit NA since POWER8) */
2375 PCR_VSX_DIS = PPC_BIT(1), /* VSX disable (bit NA since POWER8) */
2376 PCR_TM_DIS = PPC_BIT(2), /* Trans. memory disable (POWER8) */
Alexey Kardashevskiy6d9412e2014-05-23 12:26:52 +10002377};
2378
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01002379/* HMER/HMEER */
2380enum {
Cédric Le Goatera6a444a2017-12-22 10:55:51 +01002381 HMER_MALFUNCTION_ALERT = PPC_BIT(0),
2382 HMER_PROC_RECV_DONE = PPC_BIT(2),
2383 HMER_PROC_RECV_ERROR_MASKED = PPC_BIT(3),
2384 HMER_TFAC_ERROR = PPC_BIT(4),
2385 HMER_TFMR_PARITY_ERROR = PPC_BIT(5),
2386 HMER_XSCOM_FAIL = PPC_BIT(8),
2387 HMER_XSCOM_DONE = PPC_BIT(9),
2388 HMER_PROC_RECV_AGAIN = PPC_BIT(11),
2389 HMER_WARN_RISE = PPC_BIT(14),
2390 HMER_WARN_FALL = PPC_BIT(15),
2391 HMER_SCOM_FIR_HMI = PPC_BIT(16),
2392 HMER_TRIG_FIR_HMI = PPC_BIT(17),
2393 HMER_HYP_RESOURCE_ERR = PPC_BIT(20),
2394 HMER_XSCOM_STATUS_MASK = PPC_BITMASK(21, 23),
Benjamin Herrenschmidt14882702016-03-21 13:52:31 +01002395};
2396
Cédric Le Goater5c94b2a2016-04-03 19:57:50 +02002397/* Alternate Interrupt Location (AIL) */
2398enum {
2399 AIL_NONE = 0,
2400 AIL_RESERVED = 1,
2401 AIL_0001_8000 = 2,
2402 AIL_C000_0000_0000_4000 = 3,
2403};
2404
bellard9a64fbe2004-01-04 22:58:38 +00002405/*****************************************************************************/
bellard79aceca2003-11-23 14:55:54 +00002406
Nikunj A Dadhaniadd09c362017-02-27 10:27:54 +05302407#define is_isa300(ctx) (!!(ctx->insns_flags2 & PPC2_ISA300))
Nikunj A Dadhania00b70782017-02-22 17:14:34 +05302408target_ulong cpu_read_xer(CPUPPCState *env);
2409void cpu_write_xer(CPUPPCState *env, target_ulong xer);
Richard Hendersonda91a002013-02-19 23:52:13 -08002410
Andreas Färber1328c2b2012-03-14 01:38:22 +01002411static inline void cpu_get_tb_cpu_state(CPUPPCState *env, target_ulong *pc,
Emilio G. Cota89fee742016-04-07 13:19:22 -04002412 target_ulong *cs_base, uint32_t *flags)
aliguori6b917542008-11-18 19:46:41 +00002413{
2414 *pc = env->nip;
2415 *cs_base = 0;
2416 *flags = env->hflags;
2417}
2418
Benjamin Herrenschmidtdb789c62016-07-27 16:56:19 +10002419void QEMU_NORETURN raise_exception(CPUPPCState *env, uint32_t exception);
2420void QEMU_NORETURN raise_exception_ra(CPUPPCState *env, uint32_t exception,
2421 uintptr_t raddr);
2422void QEMU_NORETURN raise_exception_err(CPUPPCState *env, uint32_t exception,
2423 uint32_t error_code);
2424void QEMU_NORETURN raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
2425 uint32_t error_code, uintptr_t raddr);
2426
Alexander Graf01662f32011-04-30 23:34:58 +02002427#if !defined(CONFIG_USER_ONLY)
Andreas Färber1328c2b2012-03-14 01:38:22 +01002428static inline int booke206_tlbm_id(CPUPPCState *env, ppcmas_tlb_t *tlbm)
Alexander Graf01662f32011-04-30 23:34:58 +02002429{
Alexander Grafd1e256f2011-06-16 18:45:43 +02002430 uintptr_t tlbml = (uintptr_t)tlbm;
Alexander Graf1c53acc2011-06-17 01:00:28 +02002431 uintptr_t tlbl = (uintptr_t)env->tlb.tlbm;
Alexander Graf01662f32011-04-30 23:34:58 +02002432
Alexander Graf1c53acc2011-06-17 01:00:28 +02002433 return (tlbml - tlbl) / sizeof(env->tlb.tlbm[0]);
Alexander Graf01662f32011-04-30 23:34:58 +02002434}
2435
Andreas Färber1328c2b2012-03-14 01:38:22 +01002436static inline int booke206_tlb_size(CPUPPCState *env, int tlbn)
Alexander Graf01662f32011-04-30 23:34:58 +02002437{
2438 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2439 int r = tlbncfg & TLBnCFG_N_ENTRY;
2440 return r;
2441}
2442
Andreas Färber1328c2b2012-03-14 01:38:22 +01002443static inline int booke206_tlb_ways(CPUPPCState *env, int tlbn)
Alexander Graf01662f32011-04-30 23:34:58 +02002444{
2445 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2446 int r = tlbncfg >> TLBnCFG_ASSOC_SHIFT;
2447 return r;
2448}
2449
Andreas Färber1328c2b2012-03-14 01:38:22 +01002450static inline int booke206_tlbm_to_tlbn(CPUPPCState *env, ppcmas_tlb_t *tlbm)
Alexander Graf01662f32011-04-30 23:34:58 +02002451{
Alexander Grafd1e256f2011-06-16 18:45:43 +02002452 int id = booke206_tlbm_id(env, tlbm);
Alexander Graf01662f32011-04-30 23:34:58 +02002453 int end = 0;
2454 int i;
2455
2456 for (i = 0; i < BOOKE206_MAX_TLBN; i++) {
2457 end += booke206_tlb_size(env, i);
2458 if (id < end) {
2459 return i;
2460 }
2461 }
2462
Andreas Färbera47dddd2013-09-03 17:38:47 +02002463 cpu_abort(CPU(ppc_env_get_cpu(env)), "Unknown TLBe: %d\n", id);
Alexander Graf01662f32011-04-30 23:34:58 +02002464 return 0;
2465}
2466
Andreas Färber1328c2b2012-03-14 01:38:22 +01002467static inline int booke206_tlbm_to_way(CPUPPCState *env, ppcmas_tlb_t *tlb)
Alexander Graf01662f32011-04-30 23:34:58 +02002468{
Alexander Grafd1e256f2011-06-16 18:45:43 +02002469 int tlbn = booke206_tlbm_to_tlbn(env, tlb);
2470 int tlbid = booke206_tlbm_id(env, tlb);
Alexander Graf01662f32011-04-30 23:34:58 +02002471 return tlbid & (booke206_tlb_ways(env, tlbn) - 1);
2472}
2473
Andreas Färber1328c2b2012-03-14 01:38:22 +01002474static inline ppcmas_tlb_t *booke206_get_tlbm(CPUPPCState *env, const int tlbn,
Alexander Graf01662f32011-04-30 23:34:58 +02002475 target_ulong ea, int way)
2476{
2477 int r;
2478 uint32_t ways = booke206_tlb_ways(env, tlbn);
Stefan Hajnoczi786a4ea2015-03-23 15:29:26 +00002479 int ways_bits = ctz32(ways);
2480 int tlb_bits = ctz32(booke206_tlb_size(env, tlbn));
Alexander Graf01662f32011-04-30 23:34:58 +02002481 int i;
2482
2483 way &= ways - 1;
2484 ea >>= MAS2_EPN_SHIFT;
2485 ea &= (1 << (tlb_bits - ways_bits)) - 1;
2486 r = (ea << ways_bits) | way;
2487
Alexander Graf3f162d12012-01-25 16:27:26 +01002488 if (r >= booke206_tlb_size(env, tlbn)) {
2489 return NULL;
2490 }
2491
Alexander Graf01662f32011-04-30 23:34:58 +02002492 /* bump up to tlbn index */
2493 for (i = 0; i < tlbn; i++) {
2494 r += booke206_tlb_size(env, i);
2495 }
2496
Alexander Graf1c53acc2011-06-17 01:00:28 +02002497 return &env->tlb.tlbm[r];
Alexander Graf01662f32011-04-30 23:34:58 +02002498}
2499
Alexander Grafa1ef6182012-01-21 04:45:46 +01002500/* returns bitmap of supported page sizes for a given TLB */
Andreas Färber1328c2b2012-03-14 01:38:22 +01002501static inline uint32_t booke206_tlbnps(CPUPPCState *env, const int tlbn)
Alexander Grafa1ef6182012-01-21 04:45:46 +01002502{
Alexander Grafa1ef6182012-01-21 04:45:46 +01002503 uint32_t ret = 0;
2504
KONRAD Frederic3f330292017-08-07 17:50:45 +02002505 if ((env->spr[SPR_MMUCFG] & MMUCFG_MAVN) == MMUCFG_MAVN_V2) {
2506 /* MAV2 */
Alexander Grafa1ef6182012-01-21 04:45:46 +01002507 ret = env->spr[SPR_BOOKE_TLB0PS + tlbn];
2508 } else {
2509 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2510 uint32_t min = (tlbncfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
2511 uint32_t max = (tlbncfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
2512 int i;
2513 for (i = min; i <= max; i++) {
2514 ret |= (1 << (i << 1));
2515 }
2516 }
2517
2518 return ret;
2519}
2520
KONRAD Fredericc449d8b2017-08-07 17:50:46 +02002521static inline void booke206_fixed_size_tlbn(CPUPPCState *env, const int tlbn,
2522 ppcmas_tlb_t *tlb)
2523{
2524 uint8_t i;
2525 int32_t tsize = -1;
2526
2527 for (i = 0; i < 32; i++) {
2528 if ((env->spr[SPR_BOOKE_TLB0PS + tlbn]) & (1ULL << i)) {
2529 if (tsize == -1) {
2530 tsize = i;
2531 } else {
2532 return;
2533 }
2534 }
2535 }
2536
2537 /* TLBnPS unimplemented? Odd.. */
2538 assert(tsize != -1);
2539 tlb->mas1 &= ~MAS1_TSIZE_MASK;
2540 tlb->mas1 |= ((uint32_t)tsize) << MAS1_TSIZE_SHIFT;
2541}
2542
Alexander Graf01662f32011-04-30 23:34:58 +02002543#endif
2544
Alexander Grafe42a61f2012-06-20 21:20:29 +02002545static inline bool msr_is_64bit(CPUPPCState *env, target_ulong msr)
2546{
2547 if (env->mmu_model == POWERPC_MMU_BOOKE206) {
2548 return msr & (1ULL << MSR_CM);
2549 }
2550
2551 return msr & (1ULL << MSR_SF);
2552}
2553
Thomas Huthafbee712016-04-14 17:14:52 +02002554/**
2555 * Check whether register rx is in the range between start and
2556 * start + nregs (as needed by the LSWX and LSWI instructions)
2557 */
2558static inline bool lsw_reg_in_range(int start, int nregs, int rx)
2559{
2560 return (start + nregs <= 32 && rx >= start && rx < start + nregs) ||
2561 (start + nregs > 32 && (rx >= start || rx < start + nregs - 32));
2562}
2563
Andreas Färber1328c2b2012-03-14 01:38:22 +01002564void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUPPCState *env);
Scott Woodbebabbc2011-08-18 10:38:42 +00002565
Greg Kurz376dbce2016-01-15 16:00:18 +01002566void ppc_maybe_bswap_register(CPUPPCState *env, uint8_t *mem_buf, int len);
Markus Armbruster07f5a252016-06-29 11:05:55 +02002567#endif /* PPC_CPU_H */