blob: aefc3edea1812967335270234de3e3aa3aeba21e [file] [log] [blame]
bellardb8174932006-09-10 19:25:12 +00001/*
2 * QEMU Crystal CS4231 audio chip emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Blue Swirlfa28ec52009-07-16 13:47:45 +000024
Peter Maydell6086a562016-01-18 17:33:52 +000025#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010026#include "hw/sysbus.h"
Markus Armbrusterd6454272019-08-12 07:23:45 +020027#include "migration/vmstate.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020028#include "qemu/module.h"
Blue Swirl97bf4852010-10-31 09:24:14 +000029#include "trace.h"
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040030#include "qom/object.h"
bellardb8174932006-09-10 19:25:12 +000031
32/*
33 * In addition to Crystal CS4231 there is a DMA controller on Sparc.
34 */
blueswir1e64d7d52008-12-02 17:47:02 +000035#define CS_SIZE 0x40
bellardb8174932006-09-10 19:25:12 +000036#define CS_REGS 16
37#define CS_DREGS 32
38#define CS_MAXDREG (CS_DREGS - 1)
39
Markus Armbrustere1781132021-03-04 15:02:28 +010040#define TYPE_CS4231 "sun-CS4231"
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040041typedef struct CSState CSState;
Eduardo Habkost8110fa12020-08-31 17:07:33 -040042DECLARE_INSTANCE_CHECKER(CSState, CS4231,
43 TYPE_CS4231)
Andreas Färberf9e74192013-07-24 10:04:31 +020044
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040045struct CSState {
Andreas Färberf9e74192013-07-24 10:04:31 +020046 SysBusDevice parent_obj;
47
Avi Kivitydf1820432011-11-09 16:10:07 +020048 MemoryRegion iomem;
Blue Swirlfa28ec52009-07-16 13:47:45 +000049 qemu_irq irq;
bellardb8174932006-09-10 19:25:12 +000050 uint32_t regs[CS_REGS];
51 uint8_t dregs[CS_DREGS];
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040052};
bellardb8174932006-09-10 19:25:12 +000053
54#define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG)
55#define CS_VER 0xa0
56#define CS_CDC_VER 0x8a
57
Blue Swirl82d4c6e2009-10-24 16:20:32 +000058static void cs_reset(DeviceState *d)
bellardb8174932006-09-10 19:25:12 +000059{
Andreas Färberf9e74192013-07-24 10:04:31 +020060 CSState *s = CS4231(d);
bellardb8174932006-09-10 19:25:12 +000061
62 memset(s->regs, 0, CS_REGS * 4);
63 memset(s->dregs, 0, CS_DREGS);
64 s->dregs[12] = CS_CDC_VER;
65 s->dregs[25] = CS_VER;
66}
67
Avi Kivitya8170e52012-10-23 12:30:10 +020068static uint64_t cs_mem_read(void *opaque, hwaddr addr,
Avi Kivitydf1820432011-11-09 16:10:07 +020069 unsigned size)
bellardb8174932006-09-10 19:25:12 +000070{
71 CSState *s = opaque;
72 uint32_t saddr, ret;
73
blueswir1e64d7d52008-12-02 17:47:02 +000074 saddr = addr >> 2;
bellardb8174932006-09-10 19:25:12 +000075 switch (saddr) {
76 case 1:
77 switch (CS_RAP(s)) {
78 case 3: // Write only
79 ret = 0;
80 break;
81 default:
82 ret = s->dregs[CS_RAP(s)];
83 break;
84 }
Blue Swirl97bf4852010-10-31 09:24:14 +000085 trace_cs4231_mem_readl_dreg(CS_RAP(s), ret);
blueswir1f930d072007-10-06 11:28:21 +000086 break;
bellardb8174932006-09-10 19:25:12 +000087 default:
88 ret = s->regs[saddr];
Blue Swirl97bf4852010-10-31 09:24:14 +000089 trace_cs4231_mem_readl_reg(saddr, ret);
blueswir1f930d072007-10-06 11:28:21 +000090 break;
bellardb8174932006-09-10 19:25:12 +000091 }
92 return ret;
93}
94
Avi Kivitya8170e52012-10-23 12:30:10 +020095static void cs_mem_write(void *opaque, hwaddr addr,
Avi Kivitydf1820432011-11-09 16:10:07 +020096 uint64_t val, unsigned size)
bellardb8174932006-09-10 19:25:12 +000097{
98 CSState *s = opaque;
99 uint32_t saddr;
100
blueswir1e64d7d52008-12-02 17:47:02 +0000101 saddr = addr >> 2;
Blue Swirl97bf4852010-10-31 09:24:14 +0000102 trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val);
bellardb8174932006-09-10 19:25:12 +0000103 switch (saddr) {
104 case 1:
Blue Swirl97bf4852010-10-31 09:24:14 +0000105 trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val);
bellardb8174932006-09-10 19:25:12 +0000106 switch(CS_RAP(s)) {
107 case 11:
108 case 25: // Read only
109 break;
110 case 12:
111 val &= 0x40;
112 val |= CS_CDC_VER; // Codec version
113 s->dregs[CS_RAP(s)] = val;
114 break;
115 default:
116 s->dregs[CS_RAP(s)] = val;
117 break;
118 }
119 break;
120 case 2: // Read only
121 break;
122 case 4:
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000123 if (val & 1) {
Andreas Färberf9e74192013-07-24 10:04:31 +0200124 cs_reset(DEVICE(s));
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000125 }
bellardb8174932006-09-10 19:25:12 +0000126 val &= 0x7f;
127 s->regs[saddr] = val;
128 break;
129 default:
130 s->regs[saddr] = val;
blueswir1f930d072007-10-06 11:28:21 +0000131 break;
bellardb8174932006-09-10 19:25:12 +0000132 }
133}
134
Avi Kivitydf1820432011-11-09 16:10:07 +0200135static const MemoryRegionOps cs_mem_ops = {
136 .read = cs_mem_read,
137 .write = cs_mem_write,
138 .endianness = DEVICE_NATIVE_ENDIAN,
bellardb8174932006-09-10 19:25:12 +0000139};
140
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000141static const VMStateDescription vmstate_cs4231 = {
142 .name ="cs4231",
143 .version_id = 1,
144 .minimum_version_id = 1,
Juan Quintelad49805a2014-04-16 15:32:32 +0200145 .fields = (VMStateField[]) {
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000146 VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS),
147 VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS),
148 VMSTATE_END_OF_LIST()
149 }
150};
bellardb8174932006-09-10 19:25:12 +0000151
xiaoqiang zhaoff2df542016-05-13 11:46:57 +0800152static void cs4231_init(Object *obj)
bellardb8174932006-09-10 19:25:12 +0000153{
xiaoqiang zhaoff2df542016-05-13 11:46:57 +0800154 CSState *s = CS4231(obj);
155 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
bellardb8174932006-09-10 19:25:12 +0000156
xiaoqiang zhaoff2df542016-05-13 11:46:57 +0800157 memory_region_init_io(&s->iomem, obj, &cs_mem_ops, s, "cs4321",
Paolo Bonzini64bde0f2013-06-06 21:25:08 -0400158 CS_SIZE);
Avi Kivity750ecd42011-11-27 11:38:10 +0200159 sysbus_init_mmio(dev, &s->iomem);
Blue Swirlfa28ec52009-07-16 13:47:45 +0000160 sysbus_init_irq(dev, &s->irq);
bellardb8174932006-09-10 19:25:12 +0000161}
Blue Swirlfa28ec52009-07-16 13:47:45 +0000162
Anthony Liguori999e12b2012-01-24 13:12:29 -0600163static void cs4231_class_init(ObjectClass *klass, void *data)
164{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600165 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600166
Anthony Liguori39bffca2011-12-07 21:34:16 -0600167 dc->reset = cs_reset;
168 dc->vmsd = &vmstate_cs4231;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600169}
170
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100171static const TypeInfo cs4231_info = {
Andreas Färberf9e74192013-07-24 10:04:31 +0200172 .name = TYPE_CS4231,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600173 .parent = TYPE_SYS_BUS_DEVICE,
174 .instance_size = sizeof(CSState),
xiaoqiang zhaoff2df542016-05-13 11:46:57 +0800175 .instance_init = cs4231_init,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600176 .class_init = cs4231_class_init,
Blue Swirlfa28ec52009-07-16 13:47:45 +0000177};
178
Andreas Färber83f7d432012-02-09 15:20:55 +0100179static void cs4231_register_types(void)
Blue Swirlfa28ec52009-07-16 13:47:45 +0000180{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600181 type_register_static(&cs4231_info);
Blue Swirlfa28ec52009-07-16 13:47:45 +0000182}
183
Andreas Färber83f7d432012-02-09 15:20:55 +0100184type_init(cs4231_register_types)