blob: b1b6b16badb38ff35e4c50f358fdc6aab08f5b51 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
Andreas Färber98aca3c2012-05-26 19:14:52 +02005 * Copyright (c) 2011-2013 Andreas Färber
ths5fafdf22007-09-16 21:08:06 +00006 *
pbrook502a5392006-05-13 16:11:23 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25
Peter Maydell0d755902016-01-26 18:16:58 +000026#include "qemu/osdep.h"
Philippe Mathieu-Daudéab3dd742018-06-25 09:42:24 -030027#include "qemu/units.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010028#include "qapi/error.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010029#include "hw/hw.h"
30#include "hw/pci/pci.h"
31#include "hw/pci/pci_bus.h"
32#include "hw/pci/pci_host.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/i386/pc.h"
Hervé Poussineaud0b25422013-11-05 00:09:45 +010034#include "hw/loader.h"
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +010035#include "hw/or-irq.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010036#include "exec/address-spaces.h"
Hervé Poussineaud0b25422013-11-05 00:09:45 +010037#include "elf.h"
pbrook502a5392006-05-13 16:11:23 +000038
Andreas Färber98aca3c2012-05-26 19:14:52 +020039#define TYPE_RAVEN_PCI_DEVICE "raven"
Andreas Färber03a6b662012-08-20 19:08:04 +020040#define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
41
Andreas Färber98aca3c2012-05-26 19:14:52 +020042#define RAVEN_PCI_DEVICE(obj) \
43 OBJECT_CHECK(RavenPCIState, (obj), TYPE_RAVEN_PCI_DEVICE)
44
45typedef struct RavenPCIState {
46 PCIDevice dev;
Hervé Poussineaud0b25422013-11-05 00:09:45 +010047
48 uint32_t elf_machine;
49 char *bios_name;
50 MemoryRegion bios;
Andreas Färber98aca3c2012-05-26 19:14:52 +020051} RavenPCIState;
52
Andreas Färber03a6b662012-08-20 19:08:04 +020053#define RAVEN_PCI_HOST_BRIDGE(obj) \
54 OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
55
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010056typedef struct PRePPCIState {
Andreas Färber67c332f2012-08-20 19:08:09 +020057 PCIHostState parent_obj;
Andreas Färber03a6b662012-08-20 19:08:04 +020058
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +010059 qemu_or_irq *or_irq;
Mark Cave-Ayland55a22902018-09-08 10:08:18 +010060 qemu_irq pci_irqs[PCI_NUM_PINS];
Andreas Färber98aca3c2012-05-26 19:14:52 +020061 PCIBus pci_bus;
Hervé Poussineau9a183912014-03-17 23:00:20 +010062 AddressSpace pci_io_as;
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +010063 MemoryRegion pci_io;
Hervé Poussineau9a183912014-03-17 23:00:20 +010064 MemoryRegion pci_io_non_contiguous;
Hervé Poussineau1fe9e262014-03-17 23:00:22 +010065 MemoryRegion pci_memory;
Hervé Poussineau49a4e212014-03-17 23:00:19 +010066 MemoryRegion pci_intack;
Hervé Poussineaud16644e2014-03-17 23:00:23 +010067 MemoryRegion bm;
68 MemoryRegion bm_ram_alias;
69 MemoryRegion bm_pci_memory_alias;
70 AddressSpace bm_as;
Andreas Färber98aca3c2012-05-26 19:14:52 +020071 RavenPCIState pci_dev;
Hervé Poussineau9a183912014-03-17 23:00:20 +010072
73 int contiguous_map;
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +010074 bool is_legacy_prep;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010075} PREPPCIState;
pbrook502a5392006-05-13 16:11:23 +000076
Philippe Mathieu-Daudéab3dd742018-06-25 09:42:24 -030077#define BIOS_SIZE (1 * MiB)
Hervé Poussineaud0b25422013-11-05 00:09:45 +010078
Hervé Poussineauf205da62014-03-17 23:00:25 +010079static inline uint32_t raven_pci_io_config(hwaddr addr)
pbrook502a5392006-05-13 16:11:23 +000080{
81 int i;
82
Andreas Färber03a6b662012-08-20 19:08:04 +020083 for (i = 0; i < 11; i++) {
84 if ((addr & (1 << (11 + i))) != 0) {
pbrook502a5392006-05-13 16:11:23 +000085 break;
Andreas Färber03a6b662012-08-20 19:08:04 +020086 }
pbrook502a5392006-05-13 16:11:23 +000087 }
88 return (addr & 0x7ff) | (i << 11);
89}
90
Hervé Poussineauf205da62014-03-17 23:00:25 +010091static void raven_pci_io_write(void *opaque, hwaddr addr,
92 uint64_t val, unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000093{
94 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +020095 PCIHostState *phb = PCI_HOST_BRIDGE(s);
Hervé Poussineauf205da62014-03-17 23:00:25 +010096 pci_data_write(phb->bus, raven_pci_io_config(addr), val, size);
pbrook502a5392006-05-13 16:11:23 +000097}
98
Hervé Poussineauf205da62014-03-17 23:00:25 +010099static uint64_t raven_pci_io_read(void *opaque, hwaddr addr,
100 unsigned int size)
pbrook502a5392006-05-13 16:11:23 +0000101{
102 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +0200103 PCIHostState *phb = PCI_HOST_BRIDGE(s);
Hervé Poussineauf205da62014-03-17 23:00:25 +0100104 return pci_data_read(phb->bus, raven_pci_io_config(addr), size);
pbrook502a5392006-05-13 16:11:23 +0000105}
106
Hervé Poussineauf205da62014-03-17 23:00:25 +0100107static const MemoryRegionOps raven_pci_io_ops = {
108 .read = raven_pci_io_read,
109 .write = raven_pci_io_write,
Andreas Färber9c95f182012-01-12 03:44:42 +0100110 .endianness = DEVICE_LITTLE_ENDIAN,
pbrook502a5392006-05-13 16:11:23 +0000111};
112
Hervé Poussineauf205da62014-03-17 23:00:25 +0100113static uint64_t raven_intack_read(void *opaque, hwaddr addr,
114 unsigned int size)
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200115{
116 return pic_read_irq(isa_pic);
117}
118
Hervé Poussineauf205da62014-03-17 23:00:25 +0100119static const MemoryRegionOps raven_intack_ops = {
120 .read = raven_intack_read,
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200121 .valid = {
122 .max_access_size = 1,
123 },
124};
125
Hervé Poussineau9a183912014-03-17 23:00:20 +0100126static inline hwaddr raven_io_address(PREPPCIState *s,
127 hwaddr addr)
128{
129 if (s->contiguous_map == 0) {
130 /* 64 KB contiguous space for IOs */
131 addr &= 0xFFFF;
132 } else {
133 /* 8 MB non-contiguous space for IOs */
134 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
135 }
136
137 /* FIXME: handle endianness switch */
138
139 return addr;
140}
141
142static uint64_t raven_io_read(void *opaque, hwaddr addr,
143 unsigned int size)
144{
145 PREPPCIState *s = opaque;
146 uint8_t buf[4];
147
148 addr = raven_io_address(s, addr);
Peter Maydell5c9eb022015-04-26 16:49:24 +0100149 address_space_read(&s->pci_io_as, addr + 0x80000000,
150 MEMTXATTRS_UNSPECIFIED, buf, size);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100151
152 if (size == 1) {
153 return buf[0];
154 } else if (size == 2) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100155 return lduw_le_p(buf);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100156 } else if (size == 4) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100157 return ldl_le_p(buf);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100158 } else {
159 g_assert_not_reached();
160 }
161}
162
163static void raven_io_write(void *opaque, hwaddr addr,
164 uint64_t val, unsigned int size)
165{
166 PREPPCIState *s = opaque;
167 uint8_t buf[4];
168
169 addr = raven_io_address(s, addr);
170
171 if (size == 1) {
172 buf[0] = val;
173 } else if (size == 2) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100174 stw_le_p(buf, val);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100175 } else if (size == 4) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100176 stl_le_p(buf, val);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100177 } else {
178 g_assert_not_reached();
179 }
180
Peter Maydell5c9eb022015-04-26 16:49:24 +0100181 address_space_write(&s->pci_io_as, addr + 0x80000000,
182 MEMTXATTRS_UNSPECIFIED, buf, size);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100183}
184
185static const MemoryRegionOps raven_io_ops = {
186 .read = raven_io_read,
187 .write = raven_io_write,
188 .endianness = DEVICE_LITTLE_ENDIAN,
189 .impl.max_access_size = 4,
190 .valid.unaligned = true,
191};
192
Hervé Poussineauf205da62014-03-17 23:00:25 +0100193static int raven_map_irq(PCIDevice *pci_dev, int irq_num)
pbrook502a5392006-05-13 16:11:23 +0000194{
pbrook80b3ada2006-09-24 17:01:44 +0000195 return (irq_num + (pci_dev->devfn >> 3)) & 1;
pbrookd2b59312006-09-24 00:16:34 +0000196}
197
Hervé Poussineauf205da62014-03-17 23:00:25 +0100198static void raven_set_irq(void *opaque, int irq_num, int level)
pbrookd2b59312006-09-24 00:16:34 +0000199{
Mark Cave-Ayland55a22902018-09-08 10:08:18 +0100200 PREPPCIState *s = opaque;
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200201
Mark Cave-Ayland55a22902018-09-08 10:08:18 +0100202 qemu_set_irq(s->pci_irqs[irq_num], level);
pbrook502a5392006-05-13 16:11:23 +0000203}
204
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100205static AddressSpace *raven_pcihost_set_iommu(PCIBus *bus, void *opaque,
206 int devfn)
207{
208 PREPPCIState *s = opaque;
209
210 return &s->bm_as;
211}
212
Hervé Poussineau9a183912014-03-17 23:00:20 +0100213static void raven_change_gpio(void *opaque, int n, int level)
214{
215 PREPPCIState *s = opaque;
216
217 s->contiguous_map = level;
218}
219
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100220static void raven_pcihost_realizefn(DeviceState *d, Error **errp)
pbrook502a5392006-05-13 16:11:23 +0000221{
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100222 SysBusDevice *dev = SYS_BUS_DEVICE(d);
Andreas Färber8558d942012-08-20 19:08:08 +0200223 PCIHostState *h = PCI_HOST_BRIDGE(dev);
Andreas Färber03a6b662012-08-20 19:08:04 +0200224 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100225 MemoryRegion *address_space_mem = get_system_memory();
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100226 int i;
pbrook502a5392006-05-13 16:11:23 +0000227
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +0100228 if (s->is_legacy_prep) {
229 for (i = 0; i < PCI_NUM_PINS; i++) {
230 sysbus_init_irq(dev, &s->pci_irqs[i]);
231 }
232 } else {
233 /* According to PReP specification section 6.1.6 "System Interrupt
234 * Assignments", all PCI interrupts are routed via IRQ 15 */
235 s->or_irq = OR_IRQ(object_new(TYPE_OR_IRQ));
236 object_property_set_int(OBJECT(s->or_irq), PCI_NUM_PINS, "num-lines",
237 &error_fatal);
238 object_property_set_bool(OBJECT(s->or_irq), true, "realized",
239 &error_fatal);
240 sysbus_init_irq(dev, &s->or_irq->out_irq);
241
242 for (i = 0; i < PCI_NUM_PINS; i++) {
243 s->pci_irqs[i] = qdev_get_gpio_in(DEVICE(s->or_irq), i);
244 }
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100245 }
pbrook502a5392006-05-13 16:11:23 +0000246
Hervé Poussineau9a183912014-03-17 23:00:20 +0100247 qdev_init_gpio_in(d, raven_change_gpio, 1);
248
Mark Cave-Ayland55a22902018-09-08 10:08:18 +0100249 pci_bus_irqs(&s->pci_bus, raven_set_irq, raven_map_irq, s, PCI_NUM_PINS);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100250
Hervé Poussineau24038372014-03-17 23:00:24 +0100251 memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops, s,
252 "pci-conf-idx", 4);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100253 memory_region_add_subregion(&s->pci_io, 0xcf8, &h->conf_mem);
pbrook502a5392006-05-13 16:11:23 +0000254
Hervé Poussineau24038372014-03-17 23:00:24 +0100255 memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, s,
256 "pci-conf-data", 4);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100257 memory_region_add_subregion(&s->pci_io, 0xcfc, &h->data_mem);
pbrook502a5392006-05-13 16:11:23 +0000258
Hervé Poussineauf205da62014-03-17 23:00:25 +0100259 memory_region_init_io(&h->mmcfg, OBJECT(s), &raven_pci_io_ops, s,
260 "pciio", 0x00400000);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100261 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
pbrook502a5392006-05-13 16:11:23 +0000262
Hervé Poussineauf205da62014-03-17 23:00:25 +0100263 memory_region_init_io(&s->pci_intack, OBJECT(s), &raven_intack_ops, s,
Hervé Poussineau49a4e212014-03-17 23:00:19 +0100264 "pci-intack", 1);
265 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->pci_intack);
Andreas Färber55526052012-01-03 01:50:07 +0100266
Andreas Färber98aca3c2012-05-26 19:14:52 +0200267 /* TODO Remove once realize propagates to child devices. */
Marcel Apfelbaum685f9a32016-07-14 16:43:45 +0300268 object_property_set_bool(OBJECT(&s->pci_bus), true, "realized", errp);
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100269 object_property_set_bool(OBJECT(&s->pci_dev), true, "realized", errp);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200270}
271
272static void raven_pcihost_initfn(Object *obj)
273{
274 PCIHostState *h = PCI_HOST_BRIDGE(obj);
275 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(obj);
276 MemoryRegion *address_space_mem = get_system_memory();
Andreas Färber98aca3c2012-05-26 19:14:52 +0200277 DeviceState *pci_dev;
278
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100279 memory_region_init(&s->pci_io, obj, "pci-io", 0x3f800000);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100280 memory_region_init_io(&s->pci_io_non_contiguous, obj, &raven_io_ops, s,
281 "pci-io-non-contiguous", 0x00800000);
Hervé Poussineau97db0462014-04-01 23:19:15 +0200282 memory_region_init(&s->pci_memory, obj, "pci-memory", 0x3f000000);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100283 address_space_init(&s->pci_io_as, &s->pci_io, "raven-io");
Hervé Poussineau9a183912014-03-17 23:00:20 +0100284
285 /* CPU address space */
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100286 memory_region_add_subregion(address_space_mem, 0x80000000, &s->pci_io);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100287 memory_region_add_subregion_overlap(address_space_mem, 0x80000000,
288 &s->pci_io_non_contiguous, 1);
Hervé Poussineau1fe9e262014-03-17 23:00:22 +0100289 memory_region_add_subregion(address_space_mem, 0xc0000000, &s->pci_memory);
David Gibson1115ff62017-11-29 19:46:22 +1100290 pci_root_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL,
291 &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100292
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100293 /* Bus master address space */
294 memory_region_init(&s->bm, obj, "bm-raven", UINT32_MAX);
295 memory_region_init_alias(&s->bm_pci_memory_alias, obj, "bm-pci-memory",
296 &s->pci_memory, 0,
297 memory_region_size(&s->pci_memory));
298 memory_region_init_alias(&s->bm_ram_alias, obj, "bm-system",
299 get_system_memory(), 0, 0x80000000);
300 memory_region_add_subregion(&s->bm, 0 , &s->bm_pci_memory_alias);
301 memory_region_add_subregion(&s->bm, 0x80000000, &s->bm_ram_alias);
302 address_space_init(&s->bm_as, &s->bm, "raven-bm");
303 pci_setup_iommu(&s->pci_bus, raven_pcihost_set_iommu, s);
304
Andreas Färber98aca3c2012-05-26 19:14:52 +0200305 h->bus = &s->pci_bus;
306
Andreas Färber213f0c42013-08-23 19:37:12 +0200307 object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_RAVEN_PCI_DEVICE);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200308 pci_dev = DEVICE(&s->pci_dev);
309 qdev_set_parent_bus(pci_dev, BUS(&s->pci_bus));
310 object_property_set_int(OBJECT(&s->pci_dev), PCI_DEVFN(0, 0), "addr",
311 NULL);
312 qdev_prop_set_bit(pci_dev, "multifunction", false);
Andreas Färber55526052012-01-03 01:50:07 +0100313}
314
Markus Armbruster9af21db2015-01-19 15:52:30 +0100315static void raven_realize(PCIDevice *d, Error **errp)
Andreas Färber55526052012-01-03 01:50:07 +0100316{
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100317 RavenPCIState *s = RAVEN_PCI_DEVICE(d);
318 char *filename;
319 int bios_size = -1;
320
pbrook502a5392006-05-13 16:11:23 +0000321 d->config[0x0C] = 0x08; // cache_line_size
322 d->config[0x0D] = 0x10; // latency_timer
pbrook502a5392006-05-13 16:11:23 +0000323 d->config[0x34] = 0x00; // capabilities_pointer
324
Peter Maydell1cfe48c2017-07-07 15:42:49 +0100325 memory_region_init_ram_nomigrate(&s->bios, OBJECT(s), "bios", BIOS_SIZE,
Markus Armbrusterf8ed85a2015-09-11 16:51:43 +0200326 &error_fatal);
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100327 memory_region_set_readonly(&s->bios, true);
328 memory_region_add_subregion(get_system_memory(), (uint32_t)(-BIOS_SIZE),
329 &s->bios);
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100330 if (s->bios_name) {
331 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, s->bios_name);
332 if (filename) {
333 if (s->elf_machine != EM_NONE) {
334 bios_size = load_elf(filename, NULL, NULL, NULL,
Peter Crosthwaite7ef295e2016-03-04 11:30:21 +0000335 NULL, NULL, 1, s->elf_machine, 0, 0);
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100336 }
337 if (bios_size < 0) {
338 bios_size = get_image_size(filename);
339 if (bios_size > 0 && bios_size <= BIOS_SIZE) {
340 hwaddr bios_addr;
341 bios_size = (bios_size + 0xfff) & ~0xfff;
342 bios_addr = (uint32_t)(-BIOS_SIZE);
343 bios_size = load_image_targphys(filename, bios_addr,
344 bios_size);
345 }
346 }
347 }
Daniel P. Berrangeef1e1e02015-08-26 12:17:18 +0100348 g_free(filename);
Thomas Huthfb38ebf2017-02-09 12:14:41 +0100349 if (bios_size < 0 || bios_size > BIOS_SIZE) {
350 memory_region_del_subregion(get_system_memory(), &s->bios);
351 error_setg(errp, "Could not load bios image '%s'", s->bios_name);
352 return;
353 }
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100354 }
Thomas Huthfb38ebf2017-02-09 12:14:41 +0100355
356 vmstate_register_ram_global(&s->bios);
pbrook502a5392006-05-13 16:11:23 +0000357}
Andreas Färber55526052012-01-03 01:50:07 +0100358
359static const VMStateDescription vmstate_raven = {
360 .name = "raven",
361 .version_id = 0,
362 .minimum_version_id = 0,
363 .fields = (VMStateField[]) {
364 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
365 VMSTATE_END_OF_LIST()
366 },
367};
368
Anthony Liguori40021f02011-12-04 12:22:06 -0600369static void raven_class_init(ObjectClass *klass, void *data)
370{
371 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600372 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600373
Markus Armbruster9af21db2015-01-19 15:52:30 +0100374 k->realize = raven_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600375 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
376 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
377 k->revision = 0x00;
378 k->class_id = PCI_CLASS_BRIDGE_HOST;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600379 dc->desc = "PReP Host Bridge - Motorola Raven";
380 dc->vmsd = &vmstate_raven;
Markus Armbruster08c58f92013-11-28 17:26:58 +0100381 /*
Markus Armbruster9280eb32015-12-17 17:35:13 +0100382 * Reason: PCI-facing part of the host bridge, not usable without
383 * the host-facing part, which can't be device_add'ed, yet.
Markus Armbruster08c58f92013-11-28 17:26:58 +0100384 */
Eduardo Habkoste90f2a82017-05-03 17:35:44 -0300385 dc->user_creatable = false;
Anthony Liguori40021f02011-12-04 12:22:06 -0600386}
387
Andreas Färber4240abf2012-08-20 19:07:56 +0200388static const TypeInfo raven_info = {
Andreas Färber98aca3c2012-05-26 19:14:52 +0200389 .name = TYPE_RAVEN_PCI_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600390 .parent = TYPE_PCI_DEVICE,
391 .instance_size = sizeof(RavenPCIState),
Anthony Liguori40021f02011-12-04 12:22:06 -0600392 .class_init = raven_class_init,
Eduardo Habkostfd3b02c2017-09-27 16:56:34 -0300393 .interfaces = (InterfaceInfo[]) {
394 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
395 { },
396 },
Andreas Färber55526052012-01-03 01:50:07 +0100397};
398
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100399static Property raven_pcihost_properties[] = {
400 DEFINE_PROP_UINT32("elf-machine", PREPPCIState, pci_dev.elf_machine,
401 EM_NONE),
402 DEFINE_PROP_STRING("bios-name", PREPPCIState, pci_dev.bios_name),
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +0100403 /* Temporary workaround until legacy prep machine is removed */
404 DEFINE_PROP_BOOL("is-legacy-prep", PREPPCIState, is_legacy_prep,
405 false),
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100406 DEFINE_PROP_END_OF_LIST()
407};
408
Anthony Liguori999e12b2012-01-24 13:12:29 -0600409static void raven_pcihost_class_init(ObjectClass *klass, void *data)
410{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600411 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600412
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300413 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100414 dc->realize = raven_pcihost_realizefn;
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100415 dc->props = raven_pcihost_properties;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600416 dc->fw_name = "pci";
Anthony Liguori999e12b2012-01-24 13:12:29 -0600417}
418
Andreas Färber4240abf2012-08-20 19:07:56 +0200419static const TypeInfo raven_pcihost_info = {
Andreas Färber03a6b662012-08-20 19:08:04 +0200420 .name = TYPE_RAVEN_PCI_HOST_BRIDGE,
Andreas Färber8558d942012-08-20 19:08:08 +0200421 .parent = TYPE_PCI_HOST_BRIDGE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600422 .instance_size = sizeof(PREPPCIState),
Andreas Färber98aca3c2012-05-26 19:14:52 +0200423 .instance_init = raven_pcihost_initfn,
Anthony Liguori999e12b2012-01-24 13:12:29 -0600424 .class_init = raven_pcihost_class_init,
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100425};
426
Andreas Färber83f7d432012-02-09 15:20:55 +0100427static void raven_register_types(void)
Andreas Färber55526052012-01-03 01:50:07 +0100428{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600429 type_register_static(&raven_pcihost_info);
430 type_register_static(&raven_info);
Andreas Färber55526052012-01-03 01:50:07 +0100431}
432
Andreas Färber83f7d432012-02-09 15:20:55 +0100433type_init(raven_register_types)