pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU PREP PCI host |
| 3 | * |
| 4 | * Copyright (c) 2006 Fabrice Bellard |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 5 | * Copyright (c) 2011-2013 Andreas Färber |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
| 25 | |
Peter Maydell | 0d75590 | 2016-01-26 18:16:58 +0000 | [diff] [blame] | 26 | #include "qemu/osdep.h" |
Philippe Mathieu-Daudé | ab3dd74 | 2018-06-25 09:42:24 -0300 | [diff] [blame] | 27 | #include "qemu/units.h" |
Markus Armbruster | da34e65 | 2016-03-14 09:01:28 +0100 | [diff] [blame] | 28 | #include "qapi/error.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 29 | #include "hw/hw.h" |
| 30 | #include "hw/pci/pci.h" |
| 31 | #include "hw/pci/pci_bus.h" |
| 32 | #include "hw/pci/pci_host.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 33 | #include "hw/i386/pc.h" |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 34 | #include "hw/loader.h" |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame^] | 35 | #include "hw/or-irq.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 36 | #include "exec/address-spaces.h" |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 37 | #include "elf.h" |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 38 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 39 | #define TYPE_RAVEN_PCI_DEVICE "raven" |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 40 | #define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost" |
| 41 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 42 | #define RAVEN_PCI_DEVICE(obj) \ |
| 43 | OBJECT_CHECK(RavenPCIState, (obj), TYPE_RAVEN_PCI_DEVICE) |
| 44 | |
| 45 | typedef struct RavenPCIState { |
| 46 | PCIDevice dev; |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 47 | |
| 48 | uint32_t elf_machine; |
| 49 | char *bios_name; |
| 50 | MemoryRegion bios; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 51 | } RavenPCIState; |
| 52 | |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 53 | #define RAVEN_PCI_HOST_BRIDGE(obj) \ |
| 54 | OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE) |
| 55 | |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 56 | typedef struct PRePPCIState { |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 57 | PCIHostState parent_obj; |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 58 | |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame^] | 59 | qemu_or_irq *or_irq; |
Mark Cave-Ayland | 55a2290 | 2018-09-08 10:08:18 +0100 | [diff] [blame] | 60 | qemu_irq pci_irqs[PCI_NUM_PINS]; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 61 | PCIBus pci_bus; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 62 | AddressSpace pci_io_as; |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 63 | MemoryRegion pci_io; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 64 | MemoryRegion pci_io_non_contiguous; |
Hervé Poussineau | 1fe9e26 | 2014-03-17 23:00:22 +0100 | [diff] [blame] | 65 | MemoryRegion pci_memory; |
Hervé Poussineau | 49a4e21 | 2014-03-17 23:00:19 +0100 | [diff] [blame] | 66 | MemoryRegion pci_intack; |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 67 | MemoryRegion bm; |
| 68 | MemoryRegion bm_ram_alias; |
| 69 | MemoryRegion bm_pci_memory_alias; |
| 70 | AddressSpace bm_as; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 71 | RavenPCIState pci_dev; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 72 | |
| 73 | int contiguous_map; |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame^] | 74 | bool is_legacy_prep; |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 75 | } PREPPCIState; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 76 | |
Philippe Mathieu-Daudé | ab3dd74 | 2018-06-25 09:42:24 -0300 | [diff] [blame] | 77 | #define BIOS_SIZE (1 * MiB) |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 78 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 79 | static inline uint32_t raven_pci_io_config(hwaddr addr) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 80 | { |
| 81 | int i; |
| 82 | |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 83 | for (i = 0; i < 11; i++) { |
| 84 | if ((addr & (1 << (11 + i))) != 0) { |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 85 | break; |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 86 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 87 | } |
| 88 | return (addr & 0x7ff) | (i << 11); |
| 89 | } |
| 90 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 91 | static void raven_pci_io_write(void *opaque, hwaddr addr, |
| 92 | uint64_t val, unsigned int size) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 93 | { |
| 94 | PREPPCIState *s = opaque; |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 95 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 96 | pci_data_write(phb->bus, raven_pci_io_config(addr), val, size); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 97 | } |
| 98 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 99 | static uint64_t raven_pci_io_read(void *opaque, hwaddr addr, |
| 100 | unsigned int size) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 101 | { |
| 102 | PREPPCIState *s = opaque; |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 103 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 104 | return pci_data_read(phb->bus, raven_pci_io_config(addr), size); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 105 | } |
| 106 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 107 | static const MemoryRegionOps raven_pci_io_ops = { |
| 108 | .read = raven_pci_io_read, |
| 109 | .write = raven_pci_io_write, |
Andreas Färber | 9c95f18 | 2012-01-12 03:44:42 +0100 | [diff] [blame] | 110 | .endianness = DEVICE_LITTLE_ENDIAN, |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 111 | }; |
| 112 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 113 | static uint64_t raven_intack_read(void *opaque, hwaddr addr, |
| 114 | unsigned int size) |
Hervé Poussineau | 6c84ce0 | 2012-04-14 22:48:37 +0200 | [diff] [blame] | 115 | { |
| 116 | return pic_read_irq(isa_pic); |
| 117 | } |
| 118 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 119 | static const MemoryRegionOps raven_intack_ops = { |
| 120 | .read = raven_intack_read, |
Hervé Poussineau | 6c84ce0 | 2012-04-14 22:48:37 +0200 | [diff] [blame] | 121 | .valid = { |
| 122 | .max_access_size = 1, |
| 123 | }, |
| 124 | }; |
| 125 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 126 | static inline hwaddr raven_io_address(PREPPCIState *s, |
| 127 | hwaddr addr) |
| 128 | { |
| 129 | if (s->contiguous_map == 0) { |
| 130 | /* 64 KB contiguous space for IOs */ |
| 131 | addr &= 0xFFFF; |
| 132 | } else { |
| 133 | /* 8 MB non-contiguous space for IOs */ |
| 134 | addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7); |
| 135 | } |
| 136 | |
| 137 | /* FIXME: handle endianness switch */ |
| 138 | |
| 139 | return addr; |
| 140 | } |
| 141 | |
| 142 | static uint64_t raven_io_read(void *opaque, hwaddr addr, |
| 143 | unsigned int size) |
| 144 | { |
| 145 | PREPPCIState *s = opaque; |
| 146 | uint8_t buf[4]; |
| 147 | |
| 148 | addr = raven_io_address(s, addr); |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 149 | address_space_read(&s->pci_io_as, addr + 0x80000000, |
| 150 | MEMTXATTRS_UNSPECIFIED, buf, size); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 151 | |
| 152 | if (size == 1) { |
| 153 | return buf[0]; |
| 154 | } else if (size == 2) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 155 | return lduw_le_p(buf); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 156 | } else if (size == 4) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 157 | return ldl_le_p(buf); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 158 | } else { |
| 159 | g_assert_not_reached(); |
| 160 | } |
| 161 | } |
| 162 | |
| 163 | static void raven_io_write(void *opaque, hwaddr addr, |
| 164 | uint64_t val, unsigned int size) |
| 165 | { |
| 166 | PREPPCIState *s = opaque; |
| 167 | uint8_t buf[4]; |
| 168 | |
| 169 | addr = raven_io_address(s, addr); |
| 170 | |
| 171 | if (size == 1) { |
| 172 | buf[0] = val; |
| 173 | } else if (size == 2) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 174 | stw_le_p(buf, val); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 175 | } else if (size == 4) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 176 | stl_le_p(buf, val); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 177 | } else { |
| 178 | g_assert_not_reached(); |
| 179 | } |
| 180 | |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 181 | address_space_write(&s->pci_io_as, addr + 0x80000000, |
| 182 | MEMTXATTRS_UNSPECIFIED, buf, size); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 183 | } |
| 184 | |
| 185 | static const MemoryRegionOps raven_io_ops = { |
| 186 | .read = raven_io_read, |
| 187 | .write = raven_io_write, |
| 188 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 189 | .impl.max_access_size = 4, |
| 190 | .valid.unaligned = true, |
| 191 | }; |
| 192 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 193 | static int raven_map_irq(PCIDevice *pci_dev, int irq_num) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 194 | { |
pbrook | 80b3ada | 2006-09-24 17:01:44 +0000 | [diff] [blame] | 195 | return (irq_num + (pci_dev->devfn >> 3)) & 1; |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 196 | } |
| 197 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 198 | static void raven_set_irq(void *opaque, int irq_num, int level) |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 199 | { |
Mark Cave-Ayland | 55a2290 | 2018-09-08 10:08:18 +0100 | [diff] [blame] | 200 | PREPPCIState *s = opaque; |
Juan Quintela | 5d4e84c | 2009-08-28 15:28:17 +0200 | [diff] [blame] | 201 | |
Mark Cave-Ayland | 55a2290 | 2018-09-08 10:08:18 +0100 | [diff] [blame] | 202 | qemu_set_irq(s->pci_irqs[irq_num], level); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 205 | static AddressSpace *raven_pcihost_set_iommu(PCIBus *bus, void *opaque, |
| 206 | int devfn) |
| 207 | { |
| 208 | PREPPCIState *s = opaque; |
| 209 | |
| 210 | return &s->bm_as; |
| 211 | } |
| 212 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 213 | static void raven_change_gpio(void *opaque, int n, int level) |
| 214 | { |
| 215 | PREPPCIState *s = opaque; |
| 216 | |
| 217 | s->contiguous_map = level; |
| 218 | } |
| 219 | |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 220 | static void raven_pcihost_realizefn(DeviceState *d, Error **errp) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 221 | { |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 222 | SysBusDevice *dev = SYS_BUS_DEVICE(d); |
Andreas Färber | 8558d94 | 2012-08-20 19:08:08 +0200 | [diff] [blame] | 223 | PCIHostState *h = PCI_HOST_BRIDGE(dev); |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 224 | PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 225 | MemoryRegion *address_space_mem = get_system_memory(); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 226 | int i; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 227 | |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame^] | 228 | if (s->is_legacy_prep) { |
| 229 | for (i = 0; i < PCI_NUM_PINS; i++) { |
| 230 | sysbus_init_irq(dev, &s->pci_irqs[i]); |
| 231 | } |
| 232 | } else { |
| 233 | /* According to PReP specification section 6.1.6 "System Interrupt |
| 234 | * Assignments", all PCI interrupts are routed via IRQ 15 */ |
| 235 | s->or_irq = OR_IRQ(object_new(TYPE_OR_IRQ)); |
| 236 | object_property_set_int(OBJECT(s->or_irq), PCI_NUM_PINS, "num-lines", |
| 237 | &error_fatal); |
| 238 | object_property_set_bool(OBJECT(s->or_irq), true, "realized", |
| 239 | &error_fatal); |
| 240 | sysbus_init_irq(dev, &s->or_irq->out_irq); |
| 241 | |
| 242 | for (i = 0; i < PCI_NUM_PINS; i++) { |
| 243 | s->pci_irqs[i] = qdev_get_gpio_in(DEVICE(s->or_irq), i); |
| 244 | } |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 245 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 246 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 247 | qdev_init_gpio_in(d, raven_change_gpio, 1); |
| 248 | |
Mark Cave-Ayland | 55a2290 | 2018-09-08 10:08:18 +0100 | [diff] [blame] | 249 | pci_bus_irqs(&s->pci_bus, raven_set_irq, raven_map_irq, s, PCI_NUM_PINS); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 250 | |
Hervé Poussineau | 2403837 | 2014-03-17 23:00:24 +0100 | [diff] [blame] | 251 | memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops, s, |
| 252 | "pci-conf-idx", 4); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 253 | memory_region_add_subregion(&s->pci_io, 0xcf8, &h->conf_mem); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 254 | |
Hervé Poussineau | 2403837 | 2014-03-17 23:00:24 +0100 | [diff] [blame] | 255 | memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, s, |
| 256 | "pci-conf-data", 4); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 257 | memory_region_add_subregion(&s->pci_io, 0xcfc, &h->data_mem); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 258 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 259 | memory_region_init_io(&h->mmcfg, OBJECT(s), &raven_pci_io_ops, s, |
| 260 | "pciio", 0x00400000); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 261 | memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 262 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 263 | memory_region_init_io(&s->pci_intack, OBJECT(s), &raven_intack_ops, s, |
Hervé Poussineau | 49a4e21 | 2014-03-17 23:00:19 +0100 | [diff] [blame] | 264 | "pci-intack", 1); |
| 265 | memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->pci_intack); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 266 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 267 | /* TODO Remove once realize propagates to child devices. */ |
Marcel Apfelbaum | 685f9a3 | 2016-07-14 16:43:45 +0300 | [diff] [blame] | 268 | object_property_set_bool(OBJECT(&s->pci_bus), true, "realized", errp); |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 269 | object_property_set_bool(OBJECT(&s->pci_dev), true, "realized", errp); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | static void raven_pcihost_initfn(Object *obj) |
| 273 | { |
| 274 | PCIHostState *h = PCI_HOST_BRIDGE(obj); |
| 275 | PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(obj); |
| 276 | MemoryRegion *address_space_mem = get_system_memory(); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 277 | DeviceState *pci_dev; |
| 278 | |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 279 | memory_region_init(&s->pci_io, obj, "pci-io", 0x3f800000); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 280 | memory_region_init_io(&s->pci_io_non_contiguous, obj, &raven_io_ops, s, |
| 281 | "pci-io-non-contiguous", 0x00800000); |
Hervé Poussineau | 97db046 | 2014-04-01 23:19:15 +0200 | [diff] [blame] | 282 | memory_region_init(&s->pci_memory, obj, "pci-memory", 0x3f000000); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 283 | address_space_init(&s->pci_io_as, &s->pci_io, "raven-io"); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 284 | |
| 285 | /* CPU address space */ |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 286 | memory_region_add_subregion(address_space_mem, 0x80000000, &s->pci_io); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 287 | memory_region_add_subregion_overlap(address_space_mem, 0x80000000, |
| 288 | &s->pci_io_non_contiguous, 1); |
Hervé Poussineau | 1fe9e26 | 2014-03-17 23:00:22 +0100 | [diff] [blame] | 289 | memory_region_add_subregion(address_space_mem, 0xc0000000, &s->pci_memory); |
David Gibson | 1115ff6 | 2017-11-29 19:46:22 +1100 | [diff] [blame] | 290 | pci_root_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL, |
| 291 | &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 292 | |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 293 | /* Bus master address space */ |
| 294 | memory_region_init(&s->bm, obj, "bm-raven", UINT32_MAX); |
| 295 | memory_region_init_alias(&s->bm_pci_memory_alias, obj, "bm-pci-memory", |
| 296 | &s->pci_memory, 0, |
| 297 | memory_region_size(&s->pci_memory)); |
| 298 | memory_region_init_alias(&s->bm_ram_alias, obj, "bm-system", |
| 299 | get_system_memory(), 0, 0x80000000); |
| 300 | memory_region_add_subregion(&s->bm, 0 , &s->bm_pci_memory_alias); |
| 301 | memory_region_add_subregion(&s->bm, 0x80000000, &s->bm_ram_alias); |
| 302 | address_space_init(&s->bm_as, &s->bm, "raven-bm"); |
| 303 | pci_setup_iommu(&s->pci_bus, raven_pcihost_set_iommu, s); |
| 304 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 305 | h->bus = &s->pci_bus; |
| 306 | |
Andreas Färber | 213f0c4 | 2013-08-23 19:37:12 +0200 | [diff] [blame] | 307 | object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_RAVEN_PCI_DEVICE); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 308 | pci_dev = DEVICE(&s->pci_dev); |
| 309 | qdev_set_parent_bus(pci_dev, BUS(&s->pci_bus)); |
| 310 | object_property_set_int(OBJECT(&s->pci_dev), PCI_DEVFN(0, 0), "addr", |
| 311 | NULL); |
| 312 | qdev_prop_set_bit(pci_dev, "multifunction", false); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 313 | } |
| 314 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 315 | static void raven_realize(PCIDevice *d, Error **errp) |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 316 | { |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 317 | RavenPCIState *s = RAVEN_PCI_DEVICE(d); |
| 318 | char *filename; |
| 319 | int bios_size = -1; |
| 320 | |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 321 | d->config[0x0C] = 0x08; // cache_line_size |
| 322 | d->config[0x0D] = 0x10; // latency_timer |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 323 | d->config[0x34] = 0x00; // capabilities_pointer |
| 324 | |
Peter Maydell | 1cfe48c | 2017-07-07 15:42:49 +0100 | [diff] [blame] | 325 | memory_region_init_ram_nomigrate(&s->bios, OBJECT(s), "bios", BIOS_SIZE, |
Markus Armbruster | f8ed85a | 2015-09-11 16:51:43 +0200 | [diff] [blame] | 326 | &error_fatal); |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 327 | memory_region_set_readonly(&s->bios, true); |
| 328 | memory_region_add_subregion(get_system_memory(), (uint32_t)(-BIOS_SIZE), |
| 329 | &s->bios); |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 330 | if (s->bios_name) { |
| 331 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, s->bios_name); |
| 332 | if (filename) { |
| 333 | if (s->elf_machine != EM_NONE) { |
| 334 | bios_size = load_elf(filename, NULL, NULL, NULL, |
Peter Crosthwaite | 7ef295e | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 335 | NULL, NULL, 1, s->elf_machine, 0, 0); |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 336 | } |
| 337 | if (bios_size < 0) { |
| 338 | bios_size = get_image_size(filename); |
| 339 | if (bios_size > 0 && bios_size <= BIOS_SIZE) { |
| 340 | hwaddr bios_addr; |
| 341 | bios_size = (bios_size + 0xfff) & ~0xfff; |
| 342 | bios_addr = (uint32_t)(-BIOS_SIZE); |
| 343 | bios_size = load_image_targphys(filename, bios_addr, |
| 344 | bios_size); |
| 345 | } |
| 346 | } |
| 347 | } |
Daniel P. Berrange | ef1e1e0 | 2015-08-26 12:17:18 +0100 | [diff] [blame] | 348 | g_free(filename); |
Thomas Huth | fb38ebf | 2017-02-09 12:14:41 +0100 | [diff] [blame] | 349 | if (bios_size < 0 || bios_size > BIOS_SIZE) { |
| 350 | memory_region_del_subregion(get_system_memory(), &s->bios); |
| 351 | error_setg(errp, "Could not load bios image '%s'", s->bios_name); |
| 352 | return; |
| 353 | } |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 354 | } |
Thomas Huth | fb38ebf | 2017-02-09 12:14:41 +0100 | [diff] [blame] | 355 | |
| 356 | vmstate_register_ram_global(&s->bios); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 357 | } |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 358 | |
| 359 | static const VMStateDescription vmstate_raven = { |
| 360 | .name = "raven", |
| 361 | .version_id = 0, |
| 362 | .minimum_version_id = 0, |
| 363 | .fields = (VMStateField[]) { |
| 364 | VMSTATE_PCI_DEVICE(dev, RavenPCIState), |
| 365 | VMSTATE_END_OF_LIST() |
| 366 | }, |
| 367 | }; |
| 368 | |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 369 | static void raven_class_init(ObjectClass *klass, void *data) |
| 370 | { |
| 371 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 372 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 373 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 374 | k->realize = raven_realize; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 375 | k->vendor_id = PCI_VENDOR_ID_MOTOROLA; |
| 376 | k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN; |
| 377 | k->revision = 0x00; |
| 378 | k->class_id = PCI_CLASS_BRIDGE_HOST; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 379 | dc->desc = "PReP Host Bridge - Motorola Raven"; |
| 380 | dc->vmsd = &vmstate_raven; |
Markus Armbruster | 08c58f9 | 2013-11-28 17:26:58 +0100 | [diff] [blame] | 381 | /* |
Markus Armbruster | 9280eb3 | 2015-12-17 17:35:13 +0100 | [diff] [blame] | 382 | * Reason: PCI-facing part of the host bridge, not usable without |
| 383 | * the host-facing part, which can't be device_add'ed, yet. |
Markus Armbruster | 08c58f9 | 2013-11-28 17:26:58 +0100 | [diff] [blame] | 384 | */ |
Eduardo Habkost | e90f2a8 | 2017-05-03 17:35:44 -0300 | [diff] [blame] | 385 | dc->user_creatable = false; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 386 | } |
| 387 | |
Andreas Färber | 4240abf | 2012-08-20 19:07:56 +0200 | [diff] [blame] | 388 | static const TypeInfo raven_info = { |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 389 | .name = TYPE_RAVEN_PCI_DEVICE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 390 | .parent = TYPE_PCI_DEVICE, |
| 391 | .instance_size = sizeof(RavenPCIState), |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 392 | .class_init = raven_class_init, |
Eduardo Habkost | fd3b02c | 2017-09-27 16:56:34 -0300 | [diff] [blame] | 393 | .interfaces = (InterfaceInfo[]) { |
| 394 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, |
| 395 | { }, |
| 396 | }, |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 397 | }; |
| 398 | |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 399 | static Property raven_pcihost_properties[] = { |
| 400 | DEFINE_PROP_UINT32("elf-machine", PREPPCIState, pci_dev.elf_machine, |
| 401 | EM_NONE), |
| 402 | DEFINE_PROP_STRING("bios-name", PREPPCIState, pci_dev.bios_name), |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame^] | 403 | /* Temporary workaround until legacy prep machine is removed */ |
| 404 | DEFINE_PROP_BOOL("is-legacy-prep", PREPPCIState, is_legacy_prep, |
| 405 | false), |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 406 | DEFINE_PROP_END_OF_LIST() |
| 407 | }; |
| 408 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 409 | static void raven_pcihost_class_init(ObjectClass *klass, void *data) |
| 410 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 411 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 412 | |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 413 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 414 | dc->realize = raven_pcihost_realizefn; |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 415 | dc->props = raven_pcihost_properties; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 416 | dc->fw_name = "pci"; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 417 | } |
| 418 | |
Andreas Färber | 4240abf | 2012-08-20 19:07:56 +0200 | [diff] [blame] | 419 | static const TypeInfo raven_pcihost_info = { |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 420 | .name = TYPE_RAVEN_PCI_HOST_BRIDGE, |
Andreas Färber | 8558d94 | 2012-08-20 19:08:08 +0200 | [diff] [blame] | 421 | .parent = TYPE_PCI_HOST_BRIDGE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 422 | .instance_size = sizeof(PREPPCIState), |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 423 | .instance_init = raven_pcihost_initfn, |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 424 | .class_init = raven_pcihost_class_init, |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 425 | }; |
| 426 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 427 | static void raven_register_types(void) |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 428 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 429 | type_register_static(&raven_pcihost_info); |
| 430 | type_register_static(&raven_info); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 431 | } |
| 432 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 433 | type_init(raven_register_types) |