blob: 4961eede8c7956bce82456e17d5cd6d62042f029 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
pbrook502a5392006-05-13 16:11:23 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
26#include "pci.h"
pbrook502a5392006-05-13 16:11:23 +000027#include "pci_host.h"
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010028#include "exec-memory.h"
pbrook502a5392006-05-13 16:11:23 +000029
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010030typedef struct PRePPCIState {
31 PCIHostState host_state;
32 qemu_irq irq[4];
33} PREPPCIState;
pbrook502a5392006-05-13 16:11:23 +000034
Andreas Färber55526052012-01-03 01:50:07 +010035typedef struct RavenPCIState {
36 PCIDevice dev;
37} RavenPCIState;
38
Anthony Liguoric227f092009-10-01 16:12:16 -050039static inline uint32_t PPC_PCIIO_config(target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000040{
41 int i;
42
43 for(i = 0; i < 11; i++) {
44 if ((addr & (1 << (11 + i))) != 0)
45 break;
46 }
47 return (addr & 0x7ff) | (i << 11);
48}
49
Andreas Färber7e5610f2012-01-07 08:28:53 +010050static void ppc_pci_io_write(void *opaque, target_phys_addr_t addr,
51 uint64_t val, unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000052{
53 PREPPCIState *s = opaque;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010054 pci_data_write(s->host_state.bus, PPC_PCIIO_config(addr), val, size);
pbrook502a5392006-05-13 16:11:23 +000055}
56
Andreas Färber7e5610f2012-01-07 08:28:53 +010057static uint64_t ppc_pci_io_read(void *opaque, target_phys_addr_t addr,
58 unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000059{
60 PREPPCIState *s = opaque;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010061 return pci_data_read(s->host_state.bus, PPC_PCIIO_config(addr), size);
pbrook502a5392006-05-13 16:11:23 +000062}
63
Avi Kivityf81138c2011-11-21 17:16:57 +020064static const MemoryRegionOps PPC_PCIIO_ops = {
Andreas Färber7e5610f2012-01-07 08:28:53 +010065 .read = ppc_pci_io_read,
66 .write = ppc_pci_io_write,
Andreas Färber9c95f182012-01-12 03:44:42 +010067 .endianness = DEVICE_LITTLE_ENDIAN,
pbrook502a5392006-05-13 16:11:23 +000068};
69
pbrookd2b59312006-09-24 00:16:34 +000070static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
pbrook502a5392006-05-13 16:11:23 +000071{
pbrook80b3ada2006-09-24 17:01:44 +000072 return (irq_num + (pci_dev->devfn >> 3)) & 1;
pbrookd2b59312006-09-24 00:16:34 +000073}
74
Juan Quintela5d4e84c2009-08-28 15:28:17 +020075static void prep_set_irq(void *opaque, int irq_num, int level)
pbrookd2b59312006-09-24 00:16:34 +000076{
Juan Quintela5d4e84c2009-08-28 15:28:17 +020077 qemu_irq *pic = opaque;
78
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010079 qemu_set_irq(pic[irq_num] , level);
pbrook502a5392006-05-13 16:11:23 +000080}
81
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010082static int raven_pcihost_init(SysBusDevice *dev)
pbrook502a5392006-05-13 16:11:23 +000083{
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010084 PCIHostState *h = FROM_SYSBUS(PCIHostState, dev);
85 PREPPCIState *s = DO_UPCAST(PREPPCIState, host_state, h);
86 MemoryRegion *address_space_mem = get_system_memory();
87 MemoryRegion *address_space_io = get_system_io();
88 PCIBus *bus;
89 int i;
pbrook502a5392006-05-13 16:11:23 +000090
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010091 for (i = 0; i < 4; i++) {
92 sysbus_init_irq(dev, &s->irq[i]);
93 }
pbrook502a5392006-05-13 16:11:23 +000094
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010095 bus = pci_register_bus(&h->busdev.qdev, NULL,
96 prep_set_irq, prep_map_irq, s->irq,
97 address_space_mem, address_space_io, 0, 4);
98 h->bus = bus;
99
100 memory_region_init_io(&h->conf_mem, &pci_host_conf_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300101 "pci-conf-idx", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100102 sysbus_add_io(dev, 0xcf8, &h->conf_mem);
103 sysbus_init_ioports(&h->busdev, 0xcf8, 1);
pbrook502a5392006-05-13 16:11:23 +0000104
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100105 memory_region_init_io(&h->data_mem, &pci_host_data_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300106 "pci-conf-data", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100107 sysbus_add_io(dev, 0xcfc, &h->data_mem);
108 sysbus_init_ioports(&h->busdev, 0xcfc, 1);
pbrook502a5392006-05-13 16:11:23 +0000109
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100110 memory_region_init_io(&h->mmcfg, &PPC_PCIIO_ops, s, "pciio", 0x00400000);
111 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
pbrook502a5392006-05-13 16:11:23 +0000112
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100113 pci_create_simple(bus, 0, "raven");
Andreas Färber55526052012-01-03 01:50:07 +0100114
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100115 return 0;
Andreas Färber55526052012-01-03 01:50:07 +0100116}
117
118static int raven_init(PCIDevice *d)
119{
pbrook502a5392006-05-13 16:11:23 +0000120 d->config[0x0C] = 0x08; // cache_line_size
121 d->config[0x0D] = 0x10; // latency_timer
pbrook502a5392006-05-13 16:11:23 +0000122 d->config[0x34] = 0x00; // capabilities_pointer
123
Andreas Färber55526052012-01-03 01:50:07 +0100124 return 0;
pbrook502a5392006-05-13 16:11:23 +0000125}
Andreas Färber55526052012-01-03 01:50:07 +0100126
127static const VMStateDescription vmstate_raven = {
128 .name = "raven",
129 .version_id = 0,
130 .minimum_version_id = 0,
131 .fields = (VMStateField[]) {
132 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
133 VMSTATE_END_OF_LIST()
134 },
135};
136
137static PCIDeviceInfo raven_info = {
138 .qdev.name = "raven",
139 .qdev.desc = "PReP Host Bridge - Motorola Raven",
140 .qdev.size = sizeof(RavenPCIState),
141 .qdev.vmsd = &vmstate_raven,
142 .qdev.no_user = 1,
143 .no_hotplug = 1,
144 .init = raven_init,
145 .vendor_id = PCI_VENDOR_ID_MOTOROLA,
146 .device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN,
147 .revision = 0x00,
148 .class_id = PCI_CLASS_BRIDGE_HOST,
149 .qdev.props = (Property[]) {
150 DEFINE_PROP_END_OF_LIST()
151 },
152};
153
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100154static SysBusDeviceInfo raven_pcihost_info = {
155 .qdev.name = "raven-pcihost",
156 .qdev.fw_name = "pci",
157 .qdev.size = sizeof(PREPPCIState),
158 .qdev.no_user = 1,
159 .init = raven_pcihost_init,
160};
161
Andreas Färber55526052012-01-03 01:50:07 +0100162static void raven_register_devices(void)
163{
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100164 sysbus_register_withprop(&raven_pcihost_info);
Andreas Färber55526052012-01-03 01:50:07 +0100165 pci_qdev_register(&raven_info);
166}
167
168device_init(raven_register_devices)