blob: 6303d6593d07f1c86dbcf86dd156590bc107ed79 [file] [log] [blame]
bellard2c0262a2003-09-30 20:34:21 +00001/*
2 * i386 virtual CPU header
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard2c0262a2003-09-30 20:34:21 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard2c0262a2003-09-30 20:34:21 +000018 */
Markus Armbruster07f5a252016-06-29 11:05:55 +020019
20#ifndef I386_CPU_H
21#define I386_CPU_H
bellard2c0262a2003-09-30 20:34:21 +000022
Stefan Weil9a78eea2010-10-22 23:03:33 +020023#include "qemu-common.h"
Paolo Bonzini4da6f8d2016-03-15 13:49:25 +010024#include "cpu-qom.h"
Andrey Smetaninf2a53c92015-09-09 14:41:30 +020025#include "standard-headers/asm-x86/hyperv.h"
bellard14ce26e2005-01-03 23:50:08 +000026
27#ifdef TARGET_X86_64
28#define TARGET_LONG_BITS 64
29#else
bellard3cf1e032004-01-24 15:19:09 +000030#define TARGET_LONG_BITS 32
bellard14ce26e2005-01-03 23:50:08 +000031#endif
bellard3cf1e032004-01-24 15:19:09 +000032
Pavel Dovgalyuk5b9efc32014-11-26 13:39:42 +030033/* Maximum instruction code size */
34#define TARGET_MAX_INSN_SIZE 16
35
bellardd720b932004-04-25 17:57:43 +000036/* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38#define TARGET_HAS_PRECISE_SMC
39
ths9042c0e2006-12-23 14:18:40 +000040#ifdef TARGET_X86_64
Peter Crosthwaitea5e87882015-05-10 23:29:10 -070041#define I386_ELF_MACHINE EM_X86_64
qiaonuohan4ab23a92014-02-18 14:11:37 +080042#define ELF_MACHINE_UNAME "x86_64"
ths9042c0e2006-12-23 14:18:40 +000043#else
Peter Crosthwaitea5e87882015-05-10 23:29:10 -070044#define I386_ELF_MACHINE EM_386
qiaonuohan4ab23a92014-02-18 14:11:37 +080045#define ELF_MACHINE_UNAME "i686"
ths9042c0e2006-12-23 14:18:40 +000046#endif
47
Andreas Färber9349b4f2012-03-14 01:38:32 +010048#define CPUArchState struct CPUX86State
pbrookc2764712009-03-07 15:24:59 +000049
Paolo Bonzini022c62c2012-12-17 18:19:49 +010050#include "exec/cpu-defs.h"
bellard2c0262a2003-09-30 20:34:21 +000051
Paolo Bonzini6b4c3052012-10-24 13:12:00 +020052#include "fpu/softfloat.h"
bellard7a0e1f42005-03-13 17:01:47 +000053
bellard2c0262a2003-09-30 20:34:21 +000054#define R_EAX 0
55#define R_ECX 1
56#define R_EDX 2
57#define R_EBX 3
58#define R_ESP 4
59#define R_EBP 5
60#define R_ESI 6
61#define R_EDI 7
62
63#define R_AL 0
64#define R_CL 1
65#define R_DL 2
66#define R_BL 3
67#define R_AH 4
68#define R_CH 5
69#define R_DH 6
70#define R_BH 7
71
72#define R_ES 0
73#define R_CS 1
74#define R_SS 2
75#define R_DS 3
76#define R_FS 4
77#define R_GS 5
78
79/* segment descriptor fields */
80#define DESC_G_MASK (1 << 23)
81#define DESC_B_SHIFT 22
82#define DESC_B_MASK (1 << DESC_B_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +000083#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
84#define DESC_L_MASK (1 << DESC_L_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000085#define DESC_AVL_MASK (1 << 20)
86#define DESC_P_MASK (1 << 15)
87#define DESC_DPL_SHIFT 13
aliguoria3867ed2009-04-18 15:36:11 +000088#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000089#define DESC_S_MASK (1 << 12)
90#define DESC_TYPE_SHIFT 8
aliguoria3867ed2009-04-18 15:36:11 +000091#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +000092#define DESC_A_MASK (1 << 8)
93
bellarde670b892003-11-12 23:23:42 +000094#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
95#define DESC_C_MASK (1 << 10) /* code: conforming */
96#define DESC_R_MASK (1 << 9) /* code: readable */
bellard2c0262a2003-09-30 20:34:21 +000097
bellarde670b892003-11-12 23:23:42 +000098#define DESC_E_MASK (1 << 10) /* data: expansion direction */
99#define DESC_W_MASK (1 << 9) /* data: writable */
100
101#define DESC_TSS_BUSY_MASK (1 << 9)
bellard2c0262a2003-09-30 20:34:21 +0000102
103/* eflags masks */
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200104#define CC_C 0x0001
105#define CC_P 0x0004
106#define CC_A 0x0010
107#define CC_Z 0x0040
bellard2c0262a2003-09-30 20:34:21 +0000108#define CC_S 0x0080
109#define CC_O 0x0800
110
111#define TF_SHIFT 8
112#define IOPL_SHIFT 12
113#define VM_SHIFT 17
114
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200115#define TF_MASK 0x00000100
116#define IF_MASK 0x00000200
117#define DF_MASK 0x00000400
118#define IOPL_MASK 0x00003000
119#define NT_MASK 0x00004000
120#define RF_MASK 0x00010000
121#define VM_MASK 0x00020000
122#define AC_MASK 0x00040000
bellard2c0262a2003-09-30 20:34:21 +0000123#define VIF_MASK 0x00080000
124#define VIP_MASK 0x00100000
125#define ID_MASK 0x00200000
126
thsaa1f17c2007-07-11 22:48:58 +0000127/* hidden flags - used internally by qemu to represent additional cpu
Kevin O'Connor7848c8d2014-04-29 16:38:59 -0400128 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
129 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
130 positions to ease oring with eflags. */
bellard2c0262a2003-09-30 20:34:21 +0000131/* current cpl */
132#define HF_CPL_SHIFT 0
bellard2c0262a2003-09-30 20:34:21 +0000133/* true if hardware interrupts must be disabled for next instruction */
134#define HF_INHIBIT_IRQ_SHIFT 3
135/* 16 or 32 segments */
136#define HF_CS32_SHIFT 4
137#define HF_SS32_SHIFT 5
bellarddc196a52004-06-13 13:26:14 +0000138/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
bellard2c0262a2003-09-30 20:34:21 +0000139#define HF_ADDSEG_SHIFT 6
bellard65262d52004-01-04 17:20:53 +0000140/* copy of CR0.PE (protected mode) */
141#define HF_PE_SHIFT 7
142#define HF_TF_SHIFT 8 /* must be same as eflags */
bellard7eee2a52004-02-25 23:17:58 +0000143#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144#define HF_EM_SHIFT 10
145#define HF_TS_SHIFT 11
bellard65262d52004-01-04 17:20:53 +0000146#define HF_IOPL_SHIFT 12 /* must be same as eflags */
bellard14ce26e2005-01-03 23:50:08 +0000147#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
Jan Kiszkaa2397802009-05-10 22:30:53 +0200149#define HF_RF_SHIFT 16 /* must be same as eflags */
bellard65262d52004-01-04 17:20:53 +0000150#define HF_VM_SHIFT 17 /* must be same as eflags */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700151#define HF_AC_SHIFT 18 /* must be same as eflags */
bellard3b21e032006-09-24 18:41:56 +0000152#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
bellarddb620f42008-06-04 17:02:19 +0000153#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
Jan Kiszkaa2397802009-05-10 22:30:53 +0200155#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700156#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
Eduardo Habkost5223a942015-10-19 15:14:35 -0200157#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
Richard Hendersonf4f11102015-07-02 15:57:14 +0100158#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
159#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
bellard2c0262a2003-09-30 20:34:21 +0000160
161#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +0000162#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
bellard65262d52004-01-04 17:20:53 +0000166#define HF_PE_MASK (1 << HF_PE_SHIFT)
bellard58fe2f12004-02-16 22:11:32 +0000167#define HF_TF_MASK (1 << HF_TF_SHIFT)
bellard7eee2a52004-02-25 23:17:58 +0000168#define HF_MP_MASK (1 << HF_MP_SHIFT)
169#define HF_EM_MASK (1 << HF_EM_SHIFT)
170#define HF_TS_MASK (1 << HF_TS_SHIFT)
aliguori0650f1a2008-11-05 15:28:47 +0000171#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
bellard14ce26e2005-01-03 23:50:08 +0000172#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
Jan Kiszkaa2397802009-05-10 22:30:53 +0200174#define HF_RF_MASK (1 << HF_RF_SHIFT)
aliguori0650f1a2008-11-05 15:28:47 +0000175#define HF_VM_MASK (1 << HF_VM_SHIFT)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700176#define HF_AC_MASK (1 << HF_AC_SHIFT)
bellard3b21e032006-09-24 18:41:56 +0000177#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
bellard872929a2008-05-28 16:16:54 +0000178#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
Jan Kiszkaa2397802009-05-10 22:30:53 +0200180#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
H. Peter Anvina9321a42012-09-26 13:18:43 -0700181#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
Eduardo Habkost5223a942015-10-19 15:14:35 -0200182#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
Richard Hendersonf4f11102015-07-02 15:57:14 +0100183#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
184#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
bellard2c0262a2003-09-30 20:34:21 +0000185
bellarddb620f42008-06-04 17:02:19 +0000186/* hflags2 */
187
Paolo Bonzini9982f742015-04-22 11:40:41 +0200188#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
189#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
190#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
191#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
192#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
Richard Hendersonf4f11102015-07-02 15:57:14 +0100193#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
bellarddb620f42008-06-04 17:02:19 +0000194
Paolo Bonzini9982f742015-04-22 11:40:41 +0200195#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
196#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
197#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
198#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
199#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
Richard Hendersonf4f11102015-07-02 15:57:14 +0100200#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
bellarddb620f42008-06-04 17:02:19 +0000201
aliguori0650f1a2008-11-05 15:28:47 +0000202#define CR0_PE_SHIFT 0
203#define CR0_MP_SHIFT 1
204
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000205#define CR0_PE_MASK (1U << 0)
206#define CR0_MP_MASK (1U << 1)
207#define CR0_EM_MASK (1U << 2)
208#define CR0_TS_MASK (1U << 3)
209#define CR0_ET_MASK (1U << 4)
210#define CR0_NE_MASK (1U << 5)
211#define CR0_WP_MASK (1U << 16)
212#define CR0_AM_MASK (1U << 18)
213#define CR0_PG_MASK (1U << 31)
bellard2c0262a2003-09-30 20:34:21 +0000214
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000215#define CR4_VME_MASK (1U << 0)
216#define CR4_PVI_MASK (1U << 1)
217#define CR4_TSD_MASK (1U << 2)
218#define CR4_DE_MASK (1U << 3)
219#define CR4_PSE_MASK (1U << 4)
220#define CR4_PAE_MASK (1U << 5)
221#define CR4_MCE_MASK (1U << 6)
222#define CR4_PGE_MASK (1U << 7)
223#define CR4_PCE_MASK (1U << 8)
aliguori0650f1a2008-11-05 15:28:47 +0000224#define CR4_OSFXSR_SHIFT 9
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000225#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
226#define CR4_OSXMMEXCPT_MASK (1U << 10)
227#define CR4_VMXE_MASK (1U << 13)
228#define CR4_SMXE_MASK (1U << 14)
229#define CR4_FSGSBASE_MASK (1U << 16)
230#define CR4_PCIDE_MASK (1U << 17)
231#define CR4_OSXSAVE_MASK (1U << 18)
232#define CR4_SMEP_MASK (1U << 20)
233#define CR4_SMAP_MASK (1U << 21)
Paolo Bonzini0f70ed42016-02-09 14:14:28 +0100234#define CR4_PKE_MASK (1U << 22)
bellard2c0262a2003-09-30 20:34:21 +0000235
aliguori01df0402008-11-18 21:08:15 +0000236#define DR6_BD (1 << 13)
237#define DR6_BS (1 << 14)
238#define DR6_BT (1 << 15)
239#define DR6_FIXED_1 0xffff0ff0
240
241#define DR7_GD (1 << 13)
242#define DR7_TYPE_SHIFT 16
243#define DR7_LEN_SHIFT 18
244#define DR7_FIXED_1 0x00000400
Richard Henderson93d00d02015-09-15 11:45:08 -0700245#define DR7_GLOBAL_BP_MASK 0xaa
liguang428065c2013-01-15 13:39:55 +0800246#define DR7_LOCAL_BP_MASK 0x55
247#define DR7_MAX_BP 4
248#define DR7_TYPE_BP_INST 0x0
249#define DR7_TYPE_DATA_WR 0x1
250#define DR7_TYPE_IO_RW 0x2
251#define DR7_TYPE_DATA_RW 0x3
aliguori01df0402008-11-18 21:08:15 +0000252
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200253#define PG_PRESENT_BIT 0
254#define PG_RW_BIT 1
255#define PG_USER_BIT 2
256#define PG_PWT_BIT 3
257#define PG_PCD_BIT 4
258#define PG_ACCESSED_BIT 5
259#define PG_DIRTY_BIT 6
260#define PG_PSE_BIT 7
261#define PG_GLOBAL_BIT 8
Paolo Bonzinieaad03e2014-05-27 13:03:17 +0200262#define PG_PSE_PAT_BIT 12
Paolo Bonzini0f70ed42016-02-09 14:14:28 +0100263#define PG_PKRU_BIT 59
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200264#define PG_NX_BIT 63
bellard2c0262a2003-09-30 20:34:21 +0000265
266#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200267#define PG_RW_MASK (1 << PG_RW_BIT)
268#define PG_USER_MASK (1 << PG_USER_BIT)
269#define PG_PWT_MASK (1 << PG_PWT_BIT)
270#define PG_PCD_MASK (1 << PG_PCD_BIT)
bellard2c0262a2003-09-30 20:34:21 +0000271#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200272#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
273#define PG_PSE_MASK (1 << PG_PSE_BIT)
274#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
Paolo Bonzinieaad03e2014-05-27 13:03:17 +0200275#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
Paolo Bonzinie8f6d002014-05-27 12:58:36 +0200276#define PG_ADDRESS_MASK 0x000ffffffffff000LL
277#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
Jan Kiszka3f2cbf02012-03-06 15:22:02 +0100278#define PG_HI_USER_MASK 0x7ff0000000000000LL
Paolo Bonzini0f70ed42016-02-09 14:14:28 +0100279#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
280#define PG_NX_MASK (1ULL << PG_NX_BIT)
bellard2c0262a2003-09-30 20:34:21 +0000281
282#define PG_ERROR_W_BIT 1
283
284#define PG_ERROR_P_MASK 0x01
285#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
286#define PG_ERROR_U_MASK 0x04
287#define PG_ERROR_RSVD_MASK 0x08
bellard5cf38392005-11-28 21:02:43 +0000288#define PG_ERROR_I_D_MASK 0x10
Paolo Bonzini0f70ed42016-02-09 14:14:28 +0100289#define PG_ERROR_PK_MASK 0x20
bellard2c0262a2003-09-30 20:34:21 +0000290
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200291#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
292#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Ashok Raj87f8b622016-06-22 14:56:21 +0800293#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800294
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200295#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
296#define MCE_BANKS_DEF 10
Huang Ying79c4f6b2009-06-23 10:05:14 +0800297
Eduardo Habkost2590f152015-11-25 18:19:15 +0100298#define MCG_CAP_BANKS_MASK 0xff
299
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200300#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
301#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
302#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
Ashok Raj87f8b622016-06-22 14:56:21 +0800303#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
304
305#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800306
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200307#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
308#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
309#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
310#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
311#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
312#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
313#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
314#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
315#define MCI_STATUS_AR (1ULL<<55) /* Action required */
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300316
317/* MISC register defines */
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200318#define MCM_ADDR_SEGOFF 0 /* segment offset */
319#define MCM_ADDR_LINEAR 1 /* linear address */
320#define MCM_ADDR_PHYS 2 /* physical address */
321#define MCM_ADDR_MEM 3 /* memory address */
322#define MCM_ADDR_GENERIC 7 /* generic */
Huang Ying79c4f6b2009-06-23 10:05:14 +0800323
aliguori0650f1a2008-11-05 15:28:47 +0000324#define MSR_IA32_TSC 0x10
bellard2c0262a2003-09-30 20:34:21 +0000325#define MSR_IA32_APICBASE 0x1b
326#define MSR_IA32_APICBASE_BSP (1<<8)
327#define MSR_IA32_APICBASE_ENABLE (1<<11)
Igor Mammedov33d7a282016-10-19 14:05:35 +0200328#define MSR_IA32_APICBASE_EXTD (1 << 10)
Eduardo Habkost458cf462015-05-29 16:31:12 -0300329#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
Arthur Chunqi Li0779cae2013-07-07 23:13:37 +0800330#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Will Auldf28558d2012-11-26 21:32:18 -0800331#define MSR_TSC_ADJUST 0x0000003b
Liu, Jinsongaa82ba52011-10-05 16:52:32 -0300332#define MSR_IA32_TSCDEADLINE 0x6e0
bellard2c0262a2003-09-30 20:34:21 +0000333
Haozhong Zhang217f1b42016-06-23 14:15:43 +0800334#define FEATURE_CONTROL_LOCKED (1<<0)
335#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
336#define FEATURE_CONTROL_LMCE (1<<20)
337
Paolo Bonzini0d894362013-07-25 17:05:22 +0200338#define MSR_P6_PERFCTR0 0xc1
339
Paolo Bonzinifc12d722015-06-18 18:28:42 +0200340#define MSR_IA32_SMBASE 0x9e
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200341#define MSR_MTRRcap 0xfe
342#define MSR_MTRRcap_VCNT 8
343#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
344#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
aliguoridd5e3b12009-01-29 17:02:17 +0000345
bellard2c0262a2003-09-30 20:34:21 +0000346#define MSR_IA32_SYSENTER_CS 0x174
347#define MSR_IA32_SYSENTER_ESP 0x175
348#define MSR_IA32_SYSENTER_EIP 0x176
349
bellard8f091a52005-07-23 17:41:26 +0000350#define MSR_MCG_CAP 0x179
351#define MSR_MCG_STATUS 0x17a
352#define MSR_MCG_CTL 0x17b
Ashok Raj87f8b622016-06-22 14:56:21 +0800353#define MSR_MCG_EXT_CTL 0x4d0
bellard8f091a52005-07-23 17:41:26 +0000354
Paolo Bonzini0d894362013-07-25 17:05:22 +0200355#define MSR_P6_EVNTSEL0 0x186
356
balroge737b322008-09-25 18:11:30 +0000357#define MSR_IA32_PERF_STATUS 0x198
358
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200359#define MSR_IA32_MISC_ENABLE 0x1a0
Avi Kivity21e87c42011-10-04 16:26:35 +0200360/* Indicates good rep/movs microcode on some processors: */
361#define MSR_IA32_MISC_ENABLE_DEFAULT 1
362
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200363#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
364#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
aliguori165d9b82009-01-26 17:53:04 +0000365
Alex Williamsond1ae67f2014-08-14 15:39:33 -0600366#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
367
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200368#define MSR_MTRRfix64K_00000 0x250
369#define MSR_MTRRfix16K_80000 0x258
370#define MSR_MTRRfix16K_A0000 0x259
371#define MSR_MTRRfix4K_C0000 0x268
372#define MSR_MTRRfix4K_C8000 0x269
373#define MSR_MTRRfix4K_D0000 0x26a
374#define MSR_MTRRfix4K_D8000 0x26b
375#define MSR_MTRRfix4K_E0000 0x26c
376#define MSR_MTRRfix4K_E8000 0x26d
377#define MSR_MTRRfix4K_F0000 0x26e
378#define MSR_MTRRfix4K_F8000 0x26f
aliguori165d9b82009-01-26 17:53:04 +0000379
bellard8f091a52005-07-23 17:41:26 +0000380#define MSR_PAT 0x277
381
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200382#define MSR_MTRRdefType 0x2ff
aliguori165d9b82009-01-26 17:53:04 +0000383
Paolo Bonzini0d894362013-07-25 17:05:22 +0200384#define MSR_CORE_PERF_FIXED_CTR0 0x309
385#define MSR_CORE_PERF_FIXED_CTR1 0x30a
386#define MSR_CORE_PERF_FIXED_CTR2 0x30b
387#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
388#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
389#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
390#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
391
Paolo Bonzinie4a09c92013-07-25 17:05:21 +0200392#define MSR_MC0_CTL 0x400
393#define MSR_MC0_STATUS 0x401
394#define MSR_MC0_ADDR 0x402
395#define MSR_MC0_MISC 0x403
Huang Ying79c4f6b2009-06-23 10:05:14 +0800396
bellard14ce26e2005-01-03 23:50:08 +0000397#define MSR_EFER 0xc0000080
398
399#define MSR_EFER_SCE (1 << 0)
400#define MSR_EFER_LME (1 << 8)
401#define MSR_EFER_LMA (1 << 10)
402#define MSR_EFER_NXE (1 << 11)
bellard872929a2008-05-28 16:16:54 +0000403#define MSR_EFER_SVME (1 << 12)
bellard14ce26e2005-01-03 23:50:08 +0000404#define MSR_EFER_FFXSR (1 << 14)
405
406#define MSR_STAR 0xc0000081
407#define MSR_LSTAR 0xc0000082
408#define MSR_CSTAR 0xc0000083
409#define MSR_FMASK 0xc0000084
410#define MSR_FSBASE 0xc0000100
411#define MSR_GSBASE 0xc0000101
412#define MSR_KERNELGSBASE 0xc0000102
Andre Przywara1b050072009-09-19 00:30:49 +0200413#define MSR_TSC_AUX 0xc0000103
bellard14ce26e2005-01-03 23:50:08 +0000414
ths0573fbf2007-09-23 15:28:04 +0000415#define MSR_VM_HSAVE_PA 0xc0010117
416
Liu Jinsong79e9ebe2013-12-05 08:32:12 +0800417#define MSR_IA32_BNDCFGS 0x00000d90
Wanpeng Li18cd2c12014-12-03 10:36:23 +0800418#define MSR_IA32_XSS 0x00000da0
Liu Jinsong79e9ebe2013-12-05 08:32:12 +0800419
Paolo Bonzinicfc3b072016-02-17 10:54:53 +0100420#define XSTATE_FP_BIT 0
421#define XSTATE_SSE_BIT 1
422#define XSTATE_YMM_BIT 2
423#define XSTATE_BNDREGS_BIT 3
424#define XSTATE_BNDCSR_BIT 4
425#define XSTATE_OPMASK_BIT 5
426#define XSTATE_ZMM_Hi256_BIT 6
427#define XSTATE_Hi16_ZMM_BIT 7
428#define XSTATE_PKRU_BIT 9
Liu Jinsong79e9ebe2013-12-05 08:32:12 +0800429
Paolo Bonzinicfc3b072016-02-17 10:54:53 +0100430#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
431#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
432#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
433#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
434#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
435#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
436#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
437#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
438#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
Paolo Bonzinic74f41b2013-09-13 15:55:57 +0200439
Eduardo Habkost5ef57872013-01-07 16:20:45 -0200440/* CPUID feature words */
441typedef enum FeatureWord {
442 FEAT_1_EDX, /* CPUID[1].EDX */
443 FEAT_1_ECX, /* CPUID[1].ECX */
444 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
Huaitong Hanf74eefe2015-11-18 10:20:15 +0800445 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
Eduardo Habkost5ef57872013-01-07 16:20:45 -0200446 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
447 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
Marcelo Tosatti303752a2014-04-30 13:48:45 -0300448 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
Eduardo Habkost5ef57872013-01-07 16:20:45 -0200449 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
450 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
Evgeny Yakovlevc35bd192016-06-24 13:49:36 +0300451 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
452 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
453 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
Eduardo Habkost5ef57872013-01-07 16:20:45 -0200454 FEAT_SVM, /* CPUID[8000_000A].EDX */
Paolo Bonzini0bb0b2d2014-11-24 15:54:43 +0100455 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
Jan Kiszka28b8e4d2015-06-07 11:15:08 +0200456 FEAT_6_EAX, /* CPUID[6].EAX */
Eduardo Habkost96193c22016-09-22 17:41:35 -0300457 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
458 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
Eduardo Habkost5ef57872013-01-07 16:20:45 -0200459 FEATURE_WORDS,
460} FeatureWord;
461
462typedef uint32_t FeatureWordArray[FEATURE_WORDS];
463
bellard14ce26e2005-01-03 23:50:08 +0000464/* cpuid_features bits */
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000465#define CPUID_FP87 (1U << 0)
466#define CPUID_VME (1U << 1)
467#define CPUID_DE (1U << 2)
468#define CPUID_PSE (1U << 3)
469#define CPUID_TSC (1U << 4)
470#define CPUID_MSR (1U << 5)
471#define CPUID_PAE (1U << 6)
472#define CPUID_MCE (1U << 7)
473#define CPUID_CX8 (1U << 8)
474#define CPUID_APIC (1U << 9)
475#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
476#define CPUID_MTRR (1U << 12)
477#define CPUID_PGE (1U << 13)
478#define CPUID_MCA (1U << 14)
479#define CPUID_CMOV (1U << 15)
480#define CPUID_PAT (1U << 16)
481#define CPUID_PSE36 (1U << 17)
482#define CPUID_PN (1U << 18)
483#define CPUID_CLFLUSH (1U << 19)
484#define CPUID_DTS (1U << 21)
485#define CPUID_ACPI (1U << 22)
486#define CPUID_MMX (1U << 23)
487#define CPUID_FXSR (1U << 24)
488#define CPUID_SSE (1U << 25)
489#define CPUID_SSE2 (1U << 26)
490#define CPUID_SS (1U << 27)
491#define CPUID_HT (1U << 28)
492#define CPUID_TM (1U << 29)
493#define CPUID_IA64 (1U << 30)
494#define CPUID_PBE (1U << 31)
bellard14ce26e2005-01-03 23:50:08 +0000495
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000496#define CPUID_EXT_SSE3 (1U << 0)
497#define CPUID_EXT_PCLMULQDQ (1U << 1)
498#define CPUID_EXT_DTES64 (1U << 2)
499#define CPUID_EXT_MONITOR (1U << 3)
500#define CPUID_EXT_DSCPL (1U << 4)
501#define CPUID_EXT_VMX (1U << 5)
502#define CPUID_EXT_SMX (1U << 6)
503#define CPUID_EXT_EST (1U << 7)
504#define CPUID_EXT_TM2 (1U << 8)
505#define CPUID_EXT_SSSE3 (1U << 9)
506#define CPUID_EXT_CID (1U << 10)
507#define CPUID_EXT_FMA (1U << 12)
508#define CPUID_EXT_CX16 (1U << 13)
509#define CPUID_EXT_XTPR (1U << 14)
510#define CPUID_EXT_PDCM (1U << 15)
511#define CPUID_EXT_PCID (1U << 17)
512#define CPUID_EXT_DCA (1U << 18)
513#define CPUID_EXT_SSE41 (1U << 19)
514#define CPUID_EXT_SSE42 (1U << 20)
515#define CPUID_EXT_X2APIC (1U << 21)
516#define CPUID_EXT_MOVBE (1U << 22)
517#define CPUID_EXT_POPCNT (1U << 23)
518#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
519#define CPUID_EXT_AES (1U << 25)
520#define CPUID_EXT_XSAVE (1U << 26)
521#define CPUID_EXT_OSXSAVE (1U << 27)
522#define CPUID_EXT_AVX (1U << 28)
523#define CPUID_EXT_F16C (1U << 29)
524#define CPUID_EXT_RDRAND (1U << 30)
525#define CPUID_EXT_HYPERVISOR (1U << 31)
bellard9df217a2005-02-10 22:05:51 +0000526
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000527#define CPUID_EXT2_FPU (1U << 0)
528#define CPUID_EXT2_VME (1U << 1)
529#define CPUID_EXT2_DE (1U << 2)
530#define CPUID_EXT2_PSE (1U << 3)
531#define CPUID_EXT2_TSC (1U << 4)
532#define CPUID_EXT2_MSR (1U << 5)
533#define CPUID_EXT2_PAE (1U << 6)
534#define CPUID_EXT2_MCE (1U << 7)
535#define CPUID_EXT2_CX8 (1U << 8)
536#define CPUID_EXT2_APIC (1U << 9)
537#define CPUID_EXT2_SYSCALL (1U << 11)
538#define CPUID_EXT2_MTRR (1U << 12)
539#define CPUID_EXT2_PGE (1U << 13)
540#define CPUID_EXT2_MCA (1U << 14)
541#define CPUID_EXT2_CMOV (1U << 15)
542#define CPUID_EXT2_PAT (1U << 16)
543#define CPUID_EXT2_PSE36 (1U << 17)
544#define CPUID_EXT2_MP (1U << 19)
545#define CPUID_EXT2_NX (1U << 20)
546#define CPUID_EXT2_MMXEXT (1U << 22)
547#define CPUID_EXT2_MMX (1U << 23)
548#define CPUID_EXT2_FXSR (1U << 24)
549#define CPUID_EXT2_FFXSR (1U << 25)
550#define CPUID_EXT2_PDPE1GB (1U << 26)
551#define CPUID_EXT2_RDTSCP (1U << 27)
552#define CPUID_EXT2_LM (1U << 29)
553#define CPUID_EXT2_3DNOWEXT (1U << 30)
554#define CPUID_EXT2_3DNOW (1U << 31)
bellard9df217a2005-02-10 22:05:51 +0000555
Eduardo Habkost8fad4b42012-09-06 10:05:36 +0000556/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
557#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
558 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
559 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
560 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
561 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
562 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
563 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
564 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
565 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
566
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000567#define CPUID_EXT3_LAHF_LM (1U << 0)
568#define CPUID_EXT3_CMP_LEG (1U << 1)
569#define CPUID_EXT3_SVM (1U << 2)
570#define CPUID_EXT3_EXTAPIC (1U << 3)
571#define CPUID_EXT3_CR8LEG (1U << 4)
572#define CPUID_EXT3_ABM (1U << 5)
573#define CPUID_EXT3_SSE4A (1U << 6)
574#define CPUID_EXT3_MISALIGNSSE (1U << 7)
575#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
576#define CPUID_EXT3_OSVW (1U << 9)
577#define CPUID_EXT3_IBS (1U << 10)
578#define CPUID_EXT3_XOP (1U << 11)
579#define CPUID_EXT3_SKINIT (1U << 12)
580#define CPUID_EXT3_WDT (1U << 13)
581#define CPUID_EXT3_LWP (1U << 15)
582#define CPUID_EXT3_FMA4 (1U << 16)
583#define CPUID_EXT3_TCE (1U << 17)
584#define CPUID_EXT3_NODEID (1U << 19)
585#define CPUID_EXT3_TBM (1U << 21)
586#define CPUID_EXT3_TOPOEXT (1U << 22)
587#define CPUID_EXT3_PERFCORE (1U << 23)
588#define CPUID_EXT3_PERFNB (1U << 24)
ths0573fbf2007-09-23 15:28:04 +0000589
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000590#define CPUID_SVM_NPT (1U << 0)
591#define CPUID_SVM_LBRV (1U << 1)
592#define CPUID_SVM_SVMLOCK (1U << 2)
593#define CPUID_SVM_NRIPSAVE (1U << 3)
594#define CPUID_SVM_TSCSCALE (1U << 4)
595#define CPUID_SVM_VMCBCLEAN (1U << 5)
596#define CPUID_SVM_FLUSHASID (1U << 6)
597#define CPUID_SVM_DECODEASSIST (1U << 7)
598#define CPUID_SVM_PAUSEFILTER (1U << 10)
599#define CPUID_SVM_PFTHRESHOLD (1U << 12)
Joerg Roedel296acb62010-09-27 15:16:17 +0200600
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000601#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
602#define CPUID_7_0_EBX_BMI1 (1U << 3)
603#define CPUID_7_0_EBX_HLE (1U << 4)
604#define CPUID_7_0_EBX_AVX2 (1U << 5)
605#define CPUID_7_0_EBX_SMEP (1U << 7)
606#define CPUID_7_0_EBX_BMI2 (1U << 8)
607#define CPUID_7_0_EBX_ERMS (1U << 9)
608#define CPUID_7_0_EBX_INVPCID (1U << 10)
609#define CPUID_7_0_EBX_RTM (1U << 11)
610#define CPUID_7_0_EBX_MPX (1U << 14)
Chao Peng9aecd6f2014-10-23 11:02:43 +0800611#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
Luwei Kangcc728d12016-08-02 16:10:39 +0800612#define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000613#define CPUID_7_0_EBX_RDSEED (1U << 18)
614#define CPUID_7_0_EBX_ADX (1U << 19)
615#define CPUID_7_0_EBX_SMAP (1U << 20)
Luwei Kangcc728d12016-08-02 16:10:39 +0800616#define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */
Xiao Guangrongf7fda282015-10-29 15:31:39 +0800617#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
618#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
619#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
Chao Peng9aecd6f2014-10-23 11:02:43 +0800620#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
621#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
622#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
Luwei Kangcc728d12016-08-02 16:10:39 +0800623#define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */
624#define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */
H. Peter Anvina9321a42012-09-26 13:18:43 -0700625
Luwei Kangcc728d12016-08-02 16:10:39 +0800626#define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */
Paolo Bonzinic2f193b2016-07-12 11:15:44 +0200627#define CPUID_7_0_ECX_UMIP (1U << 2)
Huaitong Hanf74eefe2015-11-18 10:20:15 +0800628#define CPUID_7_0_ECX_PKU (1U << 3)
629#define CPUID_7_0_ECX_OSPKE (1U << 4)
Paolo Bonzinic2f193b2016-07-12 11:15:44 +0200630#define CPUID_7_0_ECX_RDPID (1U << 22)
Huaitong Hanf74eefe2015-11-18 10:20:15 +0800631
Paolo Bonzini0bb0b2d2014-11-24 15:54:43 +0100632#define CPUID_XSAVE_XSAVEOPT (1U << 0)
633#define CPUID_XSAVE_XSAVEC (1U << 1)
634#define CPUID_XSAVE_XGETBV1 (1U << 2)
635#define CPUID_XSAVE_XSAVES (1U << 3)
636
Jan Kiszka28b8e4d2015-06-07 11:15:08 +0200637#define CPUID_6_EAX_ARAT (1U << 2)
638
Marcelo Tosatti303752a2014-04-30 13:48:45 -0300639/* CPUID[0x80000007].EDX flags: */
640#define CPUID_APM_INVTSC (1U << 8)
641
Igor Mammedov9df694e2012-10-22 17:03:10 +0200642#define CPUID_VENDOR_SZ 12
643
balrogc5096da2008-09-25 18:08:05 +0000644#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
645#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
646#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
Igor Mammedov99b88a12013-01-21 15:06:36 +0100647#define CPUID_VENDOR_INTEL "GenuineIntel"
balrogc5096da2008-09-25 18:08:05 +0000648
649#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800650#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
balrogc5096da2008-09-25 18:08:05 +0000651#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
Igor Mammedov99b88a12013-01-21 15:06:36 +0100652#define CPUID_VENDOR_AMD "AuthenticAMD"
balrogc5096da2008-09-25 18:08:05 +0000653
Igor Mammedov99b88a12013-01-21 15:06:36 +0100654#define CPUID_VENDOR_VIA "CentaurHauls"
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800655
Peter Maydell2cd49cb2014-03-17 16:00:30 +0000656#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
657#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
balroge737b322008-09-25 18:11:30 +0000658
Radim Krčmář5232d002016-05-12 19:24:26 +0200659/* CPUID[0xB].ECX level types */
660#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
661#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
662#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
663
Igor Mammedov92067bf2013-06-05 15:18:40 +0200664#ifndef HYPERV_SPINLOCK_NEVER_RETRY
665#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
666#endif
667
bellard2c0262a2003-09-30 20:34:21 +0000668#define EXCP00_DIVZ 0
aliguori01df0402008-11-18 21:08:15 +0000669#define EXCP01_DB 1
bellard2c0262a2003-09-30 20:34:21 +0000670#define EXCP02_NMI 2
671#define EXCP03_INT3 3
672#define EXCP04_INTO 4
673#define EXCP05_BOUND 5
674#define EXCP06_ILLOP 6
675#define EXCP07_PREX 7
676#define EXCP08_DBLE 8
677#define EXCP09_XERR 9
678#define EXCP0A_TSS 10
679#define EXCP0B_NOSEG 11
680#define EXCP0C_STACK 12
681#define EXCP0D_GPF 13
682#define EXCP0E_PAGE 14
683#define EXCP10_COPR 16
684#define EXCP11_ALGN 17
685#define EXCP12_MCHK 18
686
bellardd2fd1af2007-11-14 18:08:56 +0000687#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
688 for syscall instruction */
689
Richard Henderson00a152b2011-05-04 13:34:30 -0700690/* i386-specific interrupt pending bits. */
Jan Kiszka5d62c432012-07-09 16:42:32 +0200691#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
Richard Henderson00a152b2011-05-04 13:34:30 -0700692#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
Richard Henderson85097db2011-05-04 13:34:31 -0700693#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
Richard Henderson00a152b2011-05-04 13:34:30 -0700694#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
695#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
Paolo Bonzini4a92a552013-03-05 15:35:17 +0100696#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
697#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
Richard Henderson00a152b2011-05-04 13:34:30 -0700698
Paolo Bonzini4a92a552013-03-05 15:35:17 +0100699/* Use a clearer name for this. */
700#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
Richard Henderson00a152b2011-05-04 13:34:30 -0700701
Paolo Bonzinic3ce5a22016-10-06 15:10:57 +0200702/* Instead of computing the condition codes after each x86 instruction,
703 * QEMU just stores one operand (called CC_SRC), the result
704 * (called CC_DST) and the type of operation (called CC_OP). When the
705 * condition codes are needed, the condition codes can be calculated
706 * using this information. Condition codes are not generated if they
707 * are only needed for conditional branches.
708 */
Richard Hendersonfee71882013-01-16 16:23:46 -0800709typedef enum {
bellard2c0262a2003-09-30 20:34:21 +0000710 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
ths1235fc02008-06-03 19:51:57 +0000711 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
bellardd36cd602003-12-02 22:01:31 +0000712
713 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
714 CC_OP_MULW,
715 CC_OP_MULL,
bellard14ce26e2005-01-03 23:50:08 +0000716 CC_OP_MULQ,
bellard2c0262a2003-09-30 20:34:21 +0000717
718 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
719 CC_OP_ADDW,
720 CC_OP_ADDL,
bellard14ce26e2005-01-03 23:50:08 +0000721 CC_OP_ADDQ,
bellard2c0262a2003-09-30 20:34:21 +0000722
723 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
724 CC_OP_ADCW,
725 CC_OP_ADCL,
bellard14ce26e2005-01-03 23:50:08 +0000726 CC_OP_ADCQ,
bellard2c0262a2003-09-30 20:34:21 +0000727
728 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
729 CC_OP_SUBW,
730 CC_OP_SUBL,
bellard14ce26e2005-01-03 23:50:08 +0000731 CC_OP_SUBQ,
bellard2c0262a2003-09-30 20:34:21 +0000732
733 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
734 CC_OP_SBBW,
735 CC_OP_SBBL,
bellard14ce26e2005-01-03 23:50:08 +0000736 CC_OP_SBBQ,
bellard2c0262a2003-09-30 20:34:21 +0000737
738 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
739 CC_OP_LOGICW,
740 CC_OP_LOGICL,
bellard14ce26e2005-01-03 23:50:08 +0000741 CC_OP_LOGICQ,
bellard2c0262a2003-09-30 20:34:21 +0000742
743 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
744 CC_OP_INCW,
745 CC_OP_INCL,
bellard14ce26e2005-01-03 23:50:08 +0000746 CC_OP_INCQ,
bellard2c0262a2003-09-30 20:34:21 +0000747
748 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
749 CC_OP_DECW,
750 CC_OP_DECL,
bellard14ce26e2005-01-03 23:50:08 +0000751 CC_OP_DECQ,
bellard2c0262a2003-09-30 20:34:21 +0000752
bellard6b652792004-07-12 20:33:47 +0000753 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
bellard2c0262a2003-09-30 20:34:21 +0000754 CC_OP_SHLW,
755 CC_OP_SHLL,
bellard14ce26e2005-01-03 23:50:08 +0000756 CC_OP_SHLQ,
bellard2c0262a2003-09-30 20:34:21 +0000757
758 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
759 CC_OP_SARW,
760 CC_OP_SARL,
bellard14ce26e2005-01-03 23:50:08 +0000761 CC_OP_SARQ,
bellard2c0262a2003-09-30 20:34:21 +0000762
Richard Hendersonbc4b43d2013-01-23 16:44:37 -0800763 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
764 CC_OP_BMILGW,
765 CC_OP_BMILGL,
766 CC_OP_BMILGQ,
767
Richard Hendersoncd7f97c2013-01-23 18:17:33 -0800768 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
769 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
770 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
771
Richard Henderson436ff2d2013-01-29 13:38:43 -0800772 CC_OP_CLR, /* Z set, all other flags clear. */
773
bellard2c0262a2003-09-30 20:34:21 +0000774 CC_OP_NB,
Richard Hendersonfee71882013-01-16 16:23:46 -0800775} CCOp;
bellard2c0262a2003-09-30 20:34:21 +0000776
bellard2c0262a2003-09-30 20:34:21 +0000777typedef struct SegmentCache {
778 uint32_t selector;
bellard14ce26e2005-01-03 23:50:08 +0000779 target_ulong base;
bellard2c0262a2003-09-30 20:34:21 +0000780 uint32_t limit;
781 uint32_t flags;
782} SegmentCache;
783
Eduardo Habkostf23a9db2015-12-02 13:51:54 -0200784#define MMREG_UNION(n, bits) \
785 union n { \
786 uint8_t _b_##n[(bits)/8]; \
787 uint16_t _w_##n[(bits)/16]; \
788 uint32_t _l_##n[(bits)/32]; \
789 uint64_t _q_##n[(bits)/64]; \
790 float32 _s_##n[(bits)/32]; \
791 float64 _d_##n[(bits)/64]; \
Eduardo Habkost31d414d2015-12-02 13:51:53 -0200792 }
Chao Peng9aecd6f2014-10-23 11:02:43 +0800793
Eduardo Habkostf23a9db2015-12-02 13:51:54 -0200794typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
795typedef MMREG_UNION(MMXReg, 64) MMXReg;
bellard826461b2005-01-06 20:44:11 +0000796
Liu Jinsong79e9ebe2013-12-05 08:32:12 +0800797typedef struct BNDReg {
798 uint64_t lb;
799 uint64_t ub;
800} BNDReg;
801
802typedef struct BNDCSReg {
803 uint64_t cfgu;
804 uint64_t sts;
805} BNDCSReg;
806
Richard Hendersonf4f11102015-07-02 15:57:14 +0100807#define BNDCFG_ENABLE 1ULL
808#define BNDCFG_BNDPRESERVE 2ULL
809#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
810
Juan Quintelae2542fe2009-07-27 16:13:06 +0200811#ifdef HOST_WORDS_BIGENDIAN
Eduardo Habkostf23a9db2015-12-02 13:51:54 -0200812#define ZMM_B(n) _b_ZMMReg[63 - (n)]
813#define ZMM_W(n) _w_ZMMReg[31 - (n)]
814#define ZMM_L(n) _l_ZMMReg[15 - (n)]
815#define ZMM_S(n) _s_ZMMReg[15 - (n)]
816#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
817#define ZMM_D(n) _d_ZMMReg[7 - (n)]
bellard826461b2005-01-06 20:44:11 +0000818
Eduardo Habkostf23a9db2015-12-02 13:51:54 -0200819#define MMX_B(n) _b_MMXReg[7 - (n)]
820#define MMX_W(n) _w_MMXReg[3 - (n)]
821#define MMX_L(n) _l_MMXReg[1 - (n)]
822#define MMX_S(n) _s_MMXReg[1 - (n)]
bellard826461b2005-01-06 20:44:11 +0000823#else
Eduardo Habkostf23a9db2015-12-02 13:51:54 -0200824#define ZMM_B(n) _b_ZMMReg[n]
825#define ZMM_W(n) _w_ZMMReg[n]
826#define ZMM_L(n) _l_ZMMReg[n]
827#define ZMM_S(n) _s_ZMMReg[n]
828#define ZMM_Q(n) _q_ZMMReg[n]
829#define ZMM_D(n) _d_ZMMReg[n]
bellard826461b2005-01-06 20:44:11 +0000830
Eduardo Habkostf23a9db2015-12-02 13:51:54 -0200831#define MMX_B(n) _b_MMXReg[n]
832#define MMX_W(n) _w_MMXReg[n]
833#define MMX_L(n) _l_MMXReg[n]
834#define MMX_S(n) _s_MMXReg[n]
bellard826461b2005-01-06 20:44:11 +0000835#endif
Eduardo Habkostf23a9db2015-12-02 13:51:54 -0200836#define MMX_Q(n) _q_MMXReg[n]
bellard826461b2005-01-06 20:44:11 +0000837
Juan Quintelaacc68832009-09-29 22:48:58 +0200838typedef union {
Aurelien Jarnoc31da132011-05-15 14:09:18 +0200839 floatx80 d __attribute__((aligned(16)));
Juan Quintelaacc68832009-09-29 22:48:58 +0200840 MMXReg mmx;
841} FPReg;
842
Juan Quintelac1a54d52009-09-29 22:48:59 +0200843typedef struct {
844 uint64_t base;
845 uint64_t mask;
846} MTRRVar;
847
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200848#define CPU_NB_REGS64 16
849#define CPU_NB_REGS32 8
850
bellard14ce26e2005-01-03 23:50:08 +0000851#ifdef TARGET_X86_64
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200852#define CPU_NB_REGS CPU_NB_REGS64
bellard14ce26e2005-01-03 23:50:08 +0000853#else
Jan Kiszka5f30fa12009-09-17 18:14:13 +0200854#define CPU_NB_REGS CPU_NB_REGS32
bellard14ce26e2005-01-03 23:50:08 +0000855#endif
856
Paolo Bonzini0d894362013-07-25 17:05:22 +0200857#define MAX_FIXED_COUNTERS 3
858#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
859
H. Peter Anvina9321a42012-09-26 13:18:43 -0700860#define NB_MMU_MODES 3
Richard Henderson2066d092015-08-30 09:24:58 -0700861#define TARGET_INSN_START_EXTRA_WORDS 1
j_mayer6ebbf392007-10-14 07:07:08 +0000862
Chao Peng9aecd6f2014-10-23 11:02:43 +0800863#define NB_OPMASK_REGS 8
864
Igor Mammedovd9c84f12016-07-06 08:20:37 +0200865/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
866 * that APIC ID hasn't been set yet
867 */
868#define UNASSIGNED_APIC_ID 0xFFFFFFFF
869
Eduardo Habkostb5037172015-11-19 16:52:33 -0200870typedef union X86LegacyXSaveArea {
871 struct {
872 uint16_t fcw;
873 uint16_t fsw;
874 uint8_t ftw;
875 uint8_t reserved;
876 uint16_t fpop;
877 uint64_t fpip;
878 uint64_t fpdp;
879 uint32_t mxcsr;
880 uint32_t mxcsr_mask;
881 FPReg fpregs[8];
882 uint8_t xmm_regs[16][16];
883 };
884 uint8_t data[512];
885} X86LegacyXSaveArea;
886
887typedef struct X86XSaveHeader {
888 uint64_t xstate_bv;
889 uint64_t xcomp_bv;
Richard Henderson3f32bd22016-07-06 13:35:00 -0700890 uint64_t reserve0;
891 uint8_t reserved[40];
Eduardo Habkostb5037172015-11-19 16:52:33 -0200892} X86XSaveHeader;
893
894/* Ext. save area 2: AVX State */
895typedef struct XSaveAVX {
896 uint8_t ymmh[16][16];
897} XSaveAVX;
898
899/* Ext. save area 3: BNDREG */
900typedef struct XSaveBNDREG {
901 BNDReg bnd_regs[4];
902} XSaveBNDREG;
903
904/* Ext. save area 4: BNDCSR */
905typedef union XSaveBNDCSR {
906 BNDCSReg bndcsr;
907 uint8_t data[64];
908} XSaveBNDCSR;
909
910/* Ext. save area 5: Opmask */
911typedef struct XSaveOpmask {
912 uint64_t opmask_regs[NB_OPMASK_REGS];
913} XSaveOpmask;
914
915/* Ext. save area 6: ZMM_Hi256 */
916typedef struct XSaveZMM_Hi256 {
917 uint8_t zmm_hi256[16][32];
918} XSaveZMM_Hi256;
919
920/* Ext. save area 7: Hi16_ZMM */
921typedef struct XSaveHi16_ZMM {
922 uint8_t hi16_zmm[16][64];
923} XSaveHi16_ZMM;
924
925/* Ext. save area 9: PKRU state */
926typedef struct XSavePKRU {
927 uint32_t pkru;
928 uint32_t padding;
929} XSavePKRU;
930
931typedef struct X86XSaveArea {
932 X86LegacyXSaveArea legacy;
933 X86XSaveHeader header;
934
935 /* Extended save areas: */
936
937 /* AVX State: */
938 XSaveAVX avx_state;
939 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
940 /* MPX State: */
941 XSaveBNDREG bndreg_state;
942 XSaveBNDCSR bndcsr_state;
943 /* AVX-512 State: */
944 XSaveOpmask opmask_state;
945 XSaveZMM_Hi256 zmm_hi256_state;
946 XSaveHi16_ZMM hi16_zmm_state;
947 /* PKRU State: */
948 XSavePKRU pkru_state;
949} X86XSaveArea;
950
951QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
952QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
953QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
954QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
955QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
956QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
957QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
958QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
959QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
960QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
961QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
962QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
963QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
964QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
965
Jan Kiszkad362e752012-02-17 18:31:17 +0100966typedef enum TPRAccess {
967 TPR_ACCESS_READ,
968 TPR_ACCESS_WRITE,
969} TPRAccess;
970
bellard2c0262a2003-09-30 20:34:21 +0000971typedef struct CPUX86State {
972 /* standard registers */
bellard14ce26e2005-01-03 23:50:08 +0000973 target_ulong regs[CPU_NB_REGS];
974 target_ulong eip;
975 target_ulong eflags; /* eflags register. During CPU emulation, CC
bellard2c0262a2003-09-30 20:34:21 +0000976 flags and DF are set to zero because they are
977 stored elsewhere */
978
979 /* emulator internal eflags handling */
bellard14ce26e2005-01-03 23:50:08 +0000980 target_ulong cc_dst;
Richard Henderson988c3eb2013-01-23 16:03:16 -0800981 target_ulong cc_src;
982 target_ulong cc_src2;
bellard2c0262a2003-09-30 20:34:21 +0000983 uint32_t cc_op;
984 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
bellarddb620f42008-06-04 17:02:19 +0000985 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
986 are known at translation time. */
987 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
bellard2c0262a2003-09-30 20:34:21 +0000988
bellard9df217a2005-02-10 22:05:51 +0000989 /* segments */
990 SegmentCache segs[6]; /* selector values */
991 SegmentCache ldt;
992 SegmentCache tr;
993 SegmentCache gdt; /* only base and limit are used */
994 SegmentCache idt; /* only base and limit are used */
995
bellarddb620f42008-06-04 17:02:19 +0000996 target_ulong cr[5]; /* NOTE: cr1 is unused */
Juan Quintela5ee0ffa2009-09-29 22:48:49 +0200997 int32_t a20_mask;
bellard9df217a2005-02-10 22:05:51 +0000998
Paolo Bonzini05e7e812014-04-29 13:10:05 +0200999 BNDReg bnd_regs[4];
1000 BNDCSReg bndcs_regs;
1001 uint64_t msr_bndcfgs;
Bill Paul2188cc52015-09-30 15:33:29 -07001002 uint64_t efer;
Paolo Bonzini05e7e812014-04-29 13:10:05 +02001003
Paolo Bonzini43175fa2013-03-12 13:16:28 +01001004 /* Beginning of state preserved by INIT (dummy marker). */
1005 struct {} start_init_save;
1006
bellard2c0262a2003-09-30 20:34:21 +00001007 /* FPU state */
1008 unsigned int fpstt; /* top of stack index */
Juan Quintela67b8f412009-09-29 22:48:51 +02001009 uint16_t fpus;
Juan Quintelaeb831622009-09-29 22:48:50 +02001010 uint16_t fpuc;
bellard2c0262a2003-09-30 20:34:21 +00001011 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
Juan Quintelaacc68832009-09-29 22:48:58 +02001012 FPReg fpregs[8];
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001013 /* KVM-only so far */
1014 uint16_t fpop;
1015 uint64_t fpip;
1016 uint64_t fpdp;
bellard2c0262a2003-09-30 20:34:21 +00001017
1018 /* emulator internal variables */
bellard7a0e1f42005-03-13 17:01:47 +00001019 float_status fp_status;
Aurelien Jarnoc31da132011-05-15 14:09:18 +02001020 floatx80 ft0;
ths3b46e622007-09-17 08:09:54 +00001021
aurel32a35f3ec2008-04-08 19:51:29 +00001022 float_status mmx_status; /* for 3DNow! float ops */
bellard7a0e1f42005-03-13 17:01:47 +00001023 float_status sse_status;
bellard664e0f12005-01-08 18:58:29 +00001024 uint32_t mxcsr;
Eduardo Habkostfa451872015-11-19 16:12:40 -02001025 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1026 ZMMReg xmm_t0;
bellard664e0f12005-01-08 18:58:29 +00001027 MMXReg mmx_t0;
bellard14ce26e2005-01-03 23:50:08 +00001028
Chao Peng9aecd6f2014-10-23 11:02:43 +08001029 uint64_t opmask_regs[NB_OPMASK_REGS];
Chao Peng9aecd6f2014-10-23 11:02:43 +08001030
bellard2c0262a2003-09-30 20:34:21 +00001031 /* sysenter registers */
1032 uint32_t sysenter_cs;
balrog2436b612008-09-25 18:16:18 +00001033 target_ulong sysenter_esp;
1034 target_ulong sysenter_eip;
bellard8d9bfc22005-04-23 17:46:55 +00001035 uint64_t star;
ths0573fbf2007-09-23 15:28:04 +00001036
bellard5cc1d1e2008-06-04 18:29:25 +00001037 uint64_t vm_hsave;
ths0573fbf2007-09-23 15:28:04 +00001038
bellard14ce26e2005-01-03 23:50:08 +00001039#ifdef TARGET_X86_64
bellard14ce26e2005-01-03 23:50:08 +00001040 target_ulong lstar;
1041 target_ulong cstar;
1042 target_ulong fmask;
1043 target_ulong kernelgsbase;
1044#endif
bellard58fe2f12004-02-16 22:11:32 +00001045
aliguori7ba1e612008-11-05 16:04:33 +00001046 uint64_t tsc;
Will Auldf28558d2012-11-26 21:32:18 -08001047 uint64_t tsc_adjust;
Liu, Jinsongaa82ba52011-10-05 16:52:32 -03001048 uint64_t tsc_deadline;
Paolo Bonzini7616f1c2016-08-21 23:16:12 +02001049 uint64_t tsc_aux;
1050
1051 uint64_t xcr0;
aliguori7ba1e612008-11-05 16:04:33 +00001052
Jan Kiszka18559232011-03-02 08:56:07 +01001053 uint64_t mcg_status;
Avi Kivity21e87c42011-10-04 16:26:35 +02001054 uint64_t msr_ia32_misc_enable;
Arthur Chunqi Li0779cae2013-07-07 23:13:37 +08001055 uint64_t msr_ia32_feature_control;
Jan Kiszka18559232011-03-02 08:56:07 +01001056
Paolo Bonzini0d894362013-07-25 17:05:22 +02001057 uint64_t msr_fixed_ctr_ctrl;
1058 uint64_t msr_global_ctrl;
1059 uint64_t msr_global_status;
1060 uint64_t msr_global_ovf_ctrl;
1061 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1062 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1063 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
Paolo Bonzini43175fa2013-03-12 13:16:28 +01001064
1065 uint64_t pat;
1066 uint32_t smbase;
1067
Paolo Bonzini7616f1c2016-08-21 23:16:12 +02001068 uint32_t pkru;
1069
Paolo Bonzini43175fa2013-03-12 13:16:28 +01001070 /* End of state preserved by INIT (dummy marker). */
1071 struct {} end_init_save;
1072
1073 uint64_t system_time_msr;
1074 uint64_t wall_clock_msr;
1075 uint64_t steal_time_msr;
1076 uint64_t async_pf_en_msr;
1077 uint64_t pv_eoi_en_msr;
1078
Vadim Rozenfeld1c90ef22014-01-24 00:40:47 +11001079 uint64_t msr_hv_hypercall;
1080 uint64_t msr_hv_guest_os_id;
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001081 uint64_t msr_hv_vapic;
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +11001082 uint64_t msr_hv_tsc;
Andrey Smetaninf2a53c92015-09-09 14:41:30 +02001083 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
Andrey Smetanin46eb8f92015-09-16 12:59:44 +03001084 uint64_t msr_hv_runtime;
Andrey Smetanin866eea92015-11-11 13:18:38 +03001085 uint64_t msr_hv_synic_control;
1086 uint64_t msr_hv_synic_version;
1087 uint64_t msr_hv_synic_evt_page;
1088 uint64_t msr_hv_synic_msg_page;
1089 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
Andrey Smetaninff99aa62015-11-25 18:21:25 +03001090 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1091 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
bellard8f091a52005-07-23 17:41:26 +00001092
bellard2c0262a2003-09-30 20:34:21 +00001093 /* exception/interrupt handling */
bellard2c0262a2003-09-30 20:34:21 +00001094 int error_code;
1095 int exception_is_int;
bellard826461b2005-01-06 20:44:11 +00001096 target_ulong exception_next_eip;
Richard Hendersond0052332015-09-15 11:45:13 -07001097 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
aliguori01df0402008-11-18 21:08:15 +00001098 union {
Andreas Färberf0c3c502013-08-26 21:22:53 +02001099 struct CPUBreakpoint *cpu_breakpoint[4];
Andreas Färberff4700b2013-08-26 18:23:18 +02001100 struct CPUWatchpoint *cpu_watchpoint[4];
aliguori01df0402008-11-18 21:08:15 +00001101 }; /* break/watchpoints for dr[0..3] */
ths678dde12007-03-31 20:28:52 +00001102 int old_exception; /* exception in flight */
bellard2c0262a2003-09-30 20:34:21 +00001103
Paolo Bonzini43175fa2013-03-12 13:16:28 +01001104 uint64_t vm_vmcb;
1105 uint64_t tsc_offset;
1106 uint64_t intercept;
1107 uint16_t intercept_cr_read;
1108 uint16_t intercept_cr_write;
1109 uint16_t intercept_dr_read;
1110 uint16_t intercept_dr_write;
1111 uint32_t intercept_exceptions;
1112 uint8_t v_tpr;
1113
Jan Kiszkad8f771d2011-01-21 21:48:21 +01001114 /* KVM states, automatically cleared on reset */
1115 uint8_t nmi_injected;
1116 uint8_t nmi_pending;
1117
bellarda316d332005-11-20 10:32:34 +00001118 CPU_COMMON
bellard2c0262a2003-09-30 20:34:21 +00001119
Andreas Färberf0c3c502013-08-26 21:22:53 +02001120 /* Fields from here on are preserved across CPU reset. */
Eduardo Habkost5e992a82015-04-24 15:49:15 -03001121 struct {} end_reset_fields;
Jan Kiszkaebda3772011-03-15 12:26:21 +01001122
bellard14ce26e2005-01-03 23:50:08 +00001123 /* processor features (e.g. for CPUID insn) */
Eduardo Habkostc39c0ed2016-09-21 13:30:12 -03001124 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1125 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1126 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1127 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1128 /* Actual level/xlevel/xlevel2 value: */
1129 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
bellard14ce26e2005-01-03 23:50:08 +00001130 uint32_t cpuid_vendor1;
1131 uint32_t cpuid_vendor2;
1132 uint32_t cpuid_vendor3;
1133 uint32_t cpuid_version;
Eduardo Habkost0514ef22013-04-22 16:00:15 -03001134 FeatureWordArray features;
bellard8d9bfc22005-04-23 17:46:55 +00001135 uint32_t cpuid_model[12];
ths3b46e622007-09-17 08:09:54 +00001136
aliguori165d9b82009-01-26 17:53:04 +00001137 /* MTRRs */
1138 uint64_t mtrr_fixed[11];
1139 uint64_t mtrr_deftype;
Alex Williamsond8b5c672014-08-14 15:39:27 -06001140 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
aliguori165d9b82009-01-26 17:53:04 +00001141
aliguori7ba1e612008-11-05 16:04:33 +00001142 /* For KVM */
Jan Kiszkaf8d926e2009-05-02 02:18:38 +02001143 uint32_t mp_state;
Jan Kiszka31827372009-12-14 12:26:17 +01001144 int32_t exception_injected;
Jan Kiszka0e607a82009-11-06 19:39:24 +01001145 int32_t interrupt_injected;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001146 uint8_t soft_interrupt;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001147 uint8_t has_error_code;
1148 uint32_t sipi_vector;
Glauber Costab8cc45d2011-02-03 14:19:53 -05001149 bool tsc_valid;
Paolo Bonzini06ef2272015-06-24 14:11:27 +02001150 int64_t tsc_khz;
Haozhong Zhang36f96c42015-11-24 11:33:57 +08001151 int64_t user_tsc_khz; /* for sanity check only */
Jan Kiszkafabacc02011-10-27 19:25:58 +02001152 void *kvm_xsave_buf;
1153
Andreas Färberac6c4122010-12-19 17:22:41 +01001154 uint64_t mcg_cap;
Andreas Färberac6c4122010-12-19 17:22:41 +01001155 uint64_t mcg_ctl;
Ashok Raj87f8b622016-06-22 14:56:21 +08001156 uint64_t mcg_ext_ctl;
Andreas Färberac6c4122010-12-19 17:22:41 +01001157 uint64_t mce_banks[MCE_BANKS_DEF*4];
Paolo Bonzini7616f1c2016-08-21 23:16:12 +02001158 uint64_t xstate_bv;
Aurelien Jarno5a2d0e52009-10-05 22:41:04 +02001159
1160 /* vmstate */
1161 uint16_t fpus_vmstate;
1162 uint16_t fptag_vmstate;
1163 uint16_t fpregs_format_vmstate;
Sheng Yangf1665b22010-06-17 17:53:07 +08001164
Wanpeng Li18cd2c12014-12-03 10:36:23 +08001165 uint64_t xss;
Jan Kiszkad362e752012-02-17 18:31:17 +01001166
1167 TPRAccess tpr_access_type;
bellard2c0262a2003-09-30 20:34:21 +00001168} CPUX86State;
1169
Eduardo Habkostd71b62a2015-12-16 17:06:42 -02001170struct kvm_msrs;
1171
Paolo Bonzini4da6f8d2016-03-15 13:49:25 +01001172/**
1173 * X86CPU:
1174 * @env: #CPUX86State
1175 * @migratable: If set, only migratable flags will be accepted when "enforce"
1176 * mode is used, and only migratable flags will be included in the "host"
1177 * CPU model.
1178 *
1179 * An x86 CPU.
1180 */
1181struct X86CPU {
1182 /*< private >*/
1183 CPUState parent_obj;
1184 /*< public >*/
1185
1186 CPUX86State env;
1187
1188 bool hyperv_vapic;
1189 bool hyperv_relaxed_timing;
1190 int hyperv_spinlock_attempts;
1191 char *hyperv_vendor_id;
1192 bool hyperv_time;
1193 bool hyperv_crash;
1194 bool hyperv_reset;
1195 bool hyperv_vpindex;
1196 bool hyperv_runtime;
1197 bool hyperv_synic;
1198 bool hyperv_stimer;
1199 bool check_cpuid;
1200 bool enforce_cpuid;
1201 bool expose_kvm;
1202 bool migratable;
1203 bool host_features;
Igor Mammedovd9c84f12016-07-06 08:20:37 +02001204 uint32_t apic_id;
Paolo Bonzini4da6f8d2016-03-15 13:49:25 +01001205
1206 /* if true the CPUID code directly forward host cache leaves to the guest */
1207 bool cache_info_passthrough;
1208
1209 /* Features that were filtered out because of missing host capabilities */
1210 uint32_t filtered_features[FEATURE_WORDS];
1211
1212 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1213 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1214 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1215 * capabilities) directly to the guest.
1216 */
1217 bool enable_pmu;
1218
Ashok Raj87f8b622016-06-22 14:56:21 +08001219 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1220 * disabled by default to avoid breaking migration between QEMU with
1221 * different LMCE configurations.
1222 */
1223 bool enable_lmce;
1224
Longpeng(Mike)14c985c2016-09-07 13:21:13 +08001225 /* Compatibility bits for old machine types.
1226 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1227 * socket share an virtual l3 cache.
1228 */
1229 bool enable_l3_cache;
1230
Radim Krčmář5232d002016-05-12 19:24:26 +02001231 /* Compatibility bits for old machine types: */
1232 bool enable_cpuid_0xb;
1233
Eduardo Habkostc39c0ed2016-09-21 13:30:12 -03001234 /* Enable auto level-increase for all CPUID leaves */
1235 bool full_cpuid_auto_level;
1236
Dr. David Alan Gilbertfcc35e72016-07-08 16:01:38 +01001237 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1238 bool fill_mtrr_mask;
1239
Dr. David Alan Gilbert11f6fee2016-07-11 20:28:46 +01001240 /* if true override the phys_bits value with a value read from the host */
1241 bool host_phys_bits;
1242
Dr. David Alan Gilbertaf459072016-07-08 16:01:36 +01001243 /* Number of physical address bits supported */
1244 uint32_t phys_bits;
1245
Paolo Bonzini4da6f8d2016-03-15 13:49:25 +01001246 /* in order to simplify APIC support, we leave this pointer to the
1247 user */
1248 struct DeviceState *apic_state;
1249 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1250 Notifier machine_done;
Eduardo Habkostd71b62a2015-12-16 17:06:42 -02001251
1252 struct kvm_msrs *kvm_msr_buf;
Igor Mammedovd89c2b82016-07-06 08:20:42 +02001253
1254 int32_t socket_id;
1255 int32_t core_id;
1256 int32_t thread_id;
Paolo Bonzini4da6f8d2016-03-15 13:49:25 +01001257};
1258
1259static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1260{
1261 return container_of(env, X86CPU, env);
1262}
1263
1264#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1265
1266#define ENV_OFFSET offsetof(X86CPU, env)
1267
1268#ifndef CONFIG_USER_ONLY
1269extern struct VMStateDescription vmstate_x86_cpu;
1270#endif
1271
1272/**
1273 * x86_cpu_do_interrupt:
1274 * @cpu: vCPU the interrupt is to be handled by.
1275 */
1276void x86_cpu_do_interrupt(CPUState *cpu);
1277bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1278
1279int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1280 int cpuid, void *opaque);
1281int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1282 int cpuid, void *opaque);
1283int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1284 void *opaque);
1285int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1286 void *opaque);
1287
1288void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1289 Error **errp);
1290
1291void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1292 int flags);
1293
1294hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1295
1296int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1297int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1298
1299void x86_cpu_exec_enter(CPUState *cpu);
1300void x86_cpu_exec_exit(CPUState *cpu);
Andreas Färber5fd20872012-04-02 23:20:08 +02001301
Peter Maydell08565792015-03-03 00:29:17 +00001302X86CPU *cpu_x86_init(const char *cpu_model);
Peter Maydelle916cbf2012-09-05 17:41:08 -03001303void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
Andreas Färber317ac622012-03-14 01:38:21 +01001304int cpu_x86_support_mca_broadcast(CPUX86State *env);
john cooperb5ec5ce2010-02-20 11:14:59 -06001305
bellardd720b932004-04-25 17:57:43 +00001306int cpu_get_pic_interrupt(CPUX86State *s);
bellard2ee73ac2004-05-08 21:08:41 +00001307/* MSDOS compatibility mode FPU exception support */
1308void cpu_set_ferr(CPUX86State *s);
bellard2c0262a2003-09-30 20:34:21 +00001309
1310/* this function must always be used to load data in the segment
1311 cache: it synchronizes the hflags with the segment cache values */
ths5fafdf22007-09-16 21:08:06 +00001312static inline void cpu_x86_load_seg_cache(CPUX86State *env,
bellard2c0262a2003-09-30 20:34:21 +00001313 int seg_reg, unsigned int selector,
bellard8988ae82006-09-27 19:54:02 +00001314 target_ulong base,
ths5fafdf22007-09-16 21:08:06 +00001315 unsigned int limit,
bellard2c0262a2003-09-30 20:34:21 +00001316 unsigned int flags)
1317{
1318 SegmentCache *sc;
1319 unsigned int new_hflags;
ths3b46e622007-09-17 08:09:54 +00001320
bellard2c0262a2003-09-30 20:34:21 +00001321 sc = &env->segs[seg_reg];
1322 sc->selector = selector;
1323 sc->base = base;
1324 sc->limit = limit;
1325 sc->flags = flags;
1326
1327 /* update the hidden flags */
bellard14ce26e2005-01-03 23:50:08 +00001328 {
1329 if (seg_reg == R_CS) {
1330#ifdef TARGET_X86_64
1331 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1332 /* long mode */
1333 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1334 env->hflags &= ~(HF_ADDSEG_MASK);
ths5fafdf22007-09-16 21:08:06 +00001335 } else
bellard14ce26e2005-01-03 23:50:08 +00001336#endif
1337 {
1338 /* legacy / compatibility case */
1339 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1340 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1341 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1342 new_hflags;
1343 }
Paolo Bonzini7125c932014-05-14 10:38:18 +02001344 }
1345 if (seg_reg == R_SS) {
1346 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
Kevin O'Connor7848c8d2014-04-29 16:38:59 -04001347#if HF_CPL_MASK != 3
1348#error HF_CPL_MASK is hardcoded
1349#endif
1350 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
bellard14ce26e2005-01-03 23:50:08 +00001351 }
1352 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1353 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1354 if (env->hflags & HF_CS64_MASK) {
1355 /* zero base assumed for DS, ES and SS in long mode */
ths5fafdf22007-09-16 21:08:06 +00001356 } else if (!(env->cr[0] & CR0_PE_MASK) ||
bellard735a8fd2005-01-12 22:36:43 +00001357 (env->eflags & VM_MASK) ||
1358 !(env->hflags & HF_CS32_MASK)) {
bellard14ce26e2005-01-03 23:50:08 +00001359 /* XXX: try to avoid this test. The problem comes from the
1360 fact that is real mode or vm86 mode we only modify the
1361 'base' and 'selector' fields of the segment cache to go
1362 faster. A solution may be to force addseg to one in
1363 translate-i386.c. */
1364 new_hflags |= HF_ADDSEG_MASK;
1365 } else {
ths5fafdf22007-09-16 21:08:06 +00001366 new_hflags |= ((env->segs[R_DS].base |
bellard735a8fd2005-01-12 22:36:43 +00001367 env->segs[R_ES].base |
ths5fafdf22007-09-16 21:08:06 +00001368 env->segs[R_SS].base) != 0) <<
bellard14ce26e2005-01-03 23:50:08 +00001369 HF_ADDSEG_SHIFT;
1370 }
ths5fafdf22007-09-16 21:08:06 +00001371 env->hflags = (env->hflags &
bellard14ce26e2005-01-03 23:50:08 +00001372 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
bellard2c0262a2003-09-30 20:34:21 +00001373 }
bellard2c0262a2003-09-30 20:34:21 +00001374}
1375
Andreas Färbere9f9d6b2012-05-03 15:37:01 +02001376static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
Paolo Bonzinie6a33e42014-11-12 12:16:58 +01001377 uint8_t sipi_vector)
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001378{
Andreas Färber259186a2013-01-17 18:51:17 +01001379 CPUState *cs = CPU(cpu);
Andreas Färbere9f9d6b2012-05-03 15:37:01 +02001380 CPUX86State *env = &cpu->env;
1381
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001382 env->eip = 0;
1383 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1384 sipi_vector << 12,
1385 env->segs[R_CS].limit,
1386 env->segs[R_CS].flags);
Andreas Färber259186a2013-01-17 18:51:17 +01001387 cs->halted = 0;
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001388}
1389
Jan Kiszka84273172009-06-27 09:53:51 +02001390int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1391 target_ulong *base, unsigned int *limit,
1392 unsigned int *flags);
1393
blueswir1d9957a82008-12-13 11:49:17 +00001394/* op_helper.c */
bellard1f1af9f2004-03-31 18:56:43 +00001395/* used for debug or cpu save/restore */
Aurelien Jarnoc31da132011-05-15 14:09:18 +02001396void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1397floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
bellard1f1af9f2004-03-31 18:56:43 +00001398
blueswir1d9957a82008-12-13 11:49:17 +00001399/* cpu-exec.c */
bellard2c0262a2003-09-30 20:34:21 +00001400/* the following helpers are only usable in user mode simulation as
1401 they can trigger unexpected exceptions */
1402void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
bellard6f12a2a2007-11-11 22:16:56 +00001403void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1404void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
bellard2c0262a2003-09-30 20:34:21 +00001405
1406/* you can call this signal handler from your SIGBUS and SIGSEGV
1407 signal handlers to inform the virtual CPU of exceptions. non zero
1408 is returned if the signal was handled by the virtual CPU. */
ths5fafdf22007-09-16 21:08:06 +00001409int cpu_x86_signal_handler(int host_signum, void *pinfo,
bellard2c0262a2003-09-30 20:34:21 +00001410 void *puc);
blueswir1d9957a82008-12-13 11:49:17 +00001411
Richard Hendersonf4f11102015-07-02 15:57:14 +01001412/* cpu.c */
Andre Przywarac6dc6f62010-03-11 14:38:55 +01001413void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1414 uint32_t *eax, uint32_t *ebx,
1415 uint32_t *ecx, uint32_t *edx);
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001416void cpu_clear_apic_feature(CPUX86State *env);
Jan Kiszkabb44e0d2011-01-21 21:48:07 +01001417void host_cpuid(uint32_t function, uint32_t count,
1418 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
Andre Przywarac6dc6f62010-03-11 14:38:55 +01001419
blueswir1d9957a82008-12-13 11:49:17 +00001420/* helper.c */
Andreas Färber75104542013-08-26 03:01:33 +02001421int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
Blue Swirl97b348e2011-08-01 16:12:17 +00001422 int is_write, int mmu_idx);
Andreas Färbercc36a7a2013-01-18 15:19:06 +01001423void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
bellard2c0262a2003-09-30 20:34:21 +00001424
Paolo Bonzinib216aa62015-04-08 13:39:37 +02001425#ifndef CONFIG_USER_ONLY
1426uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1427uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1428uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1429uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1430void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1431void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1432void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1433void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1434void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1435#endif
1436
Peter Maydell86025ee2014-09-12 14:06:48 +01001437void breakpoint_handler(CPUState *cs);
blueswir1d9957a82008-12-13 11:49:17 +00001438
1439/* will be suppressed */
1440void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1441void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1442void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
Richard Henderson93d00d02015-09-15 11:45:08 -07001443void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
blueswir1d9957a82008-12-13 11:49:17 +00001444
blueswir1d9957a82008-12-13 11:49:17 +00001445/* hw/pc.c */
blueswir1d9957a82008-12-13 11:49:17 +00001446uint64_t cpu_get_tsc(CPUX86State *env);
aliguori6fd805e2008-11-05 15:34:06 +00001447
bellard2c0262a2003-09-30 20:34:21 +00001448#define TARGET_PAGE_BITS 12
ths9467d442007-06-03 21:02:38 +00001449
Richard Henderson52705892010-03-10 14:33:23 -08001450#ifdef TARGET_X86_64
1451#define TARGET_PHYS_ADDR_SPACE_BITS 52
1452/* ??? This is really 48 bits, sign-extended, but the only thing
1453 accessible to userland with bit 48 set is the VSYSCALL, and that
1454 is handled via other mechanisms. */
1455#define TARGET_VIRT_ADDR_SPACE_BITS 47
1456#else
1457#define TARGET_PHYS_ADDR_SPACE_BITS 36
1458#define TARGET_VIRT_ADDR_SPACE_BITS 32
1459#endif
1460
Paolo Bonzinie8f6d002014-05-27 12:58:36 +02001461/* XXX: This value should match the one returned by CPUID
1462 * and in exec.c */
1463# if defined(TARGET_X86_64)
Dr. David Alan Gilbert709787e2016-07-08 16:01:35 +01001464# define TCG_PHYS_ADDR_BITS 40
Paolo Bonzinie8f6d002014-05-27 12:58:36 +02001465# else
Dr. David Alan Gilbert709787e2016-07-08 16:01:35 +01001466# define TCG_PHYS_ADDR_BITS 36
Paolo Bonzinie8f6d002014-05-27 12:58:36 +02001467# endif
1468
Dr. David Alan Gilbert709787e2016-07-08 16:01:35 +01001469#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1470
Eduardo Habkost2994fd92015-02-26 17:37:49 -03001471#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
Andreas Färberb47ed992012-05-02 18:42:46 +02001472
ths9467d442007-06-03 21:02:38 +00001473#define cpu_signal_handler cpu_x86_signal_handler
Peter Maydelle916cbf2012-09-05 17:41:08 -03001474#define cpu_list x86_cpu_list
ths9467d442007-06-03 21:02:38 +00001475
j_mayer6ebbf392007-10-14 07:07:08 +00001476/* MMU modes definitions */
Paolo Bonzini8a201bd2014-03-28 11:43:45 +01001477#define MMU_MODE0_SUFFIX _ksmap
j_mayer6ebbf392007-10-14 07:07:08 +00001478#define MMU_MODE1_SUFFIX _user
Paolo Bonzini43773ed2014-03-28 11:28:38 +01001479#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
Paolo Bonzini8a201bd2014-03-28 11:43:45 +01001480#define MMU_KSMAP_IDX 0
H. Peter Anvina9321a42012-09-26 13:18:43 -07001481#define MMU_USER_IDX 1
Paolo Bonzini43773ed2014-03-28 11:28:38 +01001482#define MMU_KNOSMAP_IDX 2
Benjamin Herrenschmidt97ed5cc2015-08-17 17:34:10 +10001483static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
j_mayer6ebbf392007-10-14 07:07:08 +00001484{
H. Peter Anvina9321a42012-09-26 13:18:43 -07001485 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
Paolo Bonzinif57584d2014-03-28 11:49:20 +01001486 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
Paolo Bonzini8a201bd2014-03-28 11:43:45 +01001487 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1488}
1489
1490static inline int cpu_mmu_index_kernel(CPUX86State *env)
1491{
1492 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1493 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1494 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
j_mayer6ebbf392007-10-14 07:07:08 +00001495}
1496
Richard Henderson988c3eb2013-01-23 16:03:16 -08001497#define CC_DST (env->cc_dst)
1498#define CC_SRC (env->cc_src)
1499#define CC_SRC2 (env->cc_src2)
1500#define CC_OP (env->cc_op)
Blue Swirlf081c762011-05-21 07:10:23 +00001501
Blue Swirl5918fff2012-04-29 12:21:21 +00001502/* n must be a constant to be efficient */
1503static inline target_long lshift(target_long x, int n)
1504{
1505 if (n >= 0) {
1506 return x << n;
1507 } else {
1508 return x >> (-n);
1509 }
1510}
1511
Blue Swirlf081c762011-05-21 07:10:23 +00001512/* float macros */
1513#define FT0 (env->ft0)
1514#define ST0 (env->fpregs[env->fpstt].d)
1515#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1516#define ST1 ST(1)
1517
blueswir1d9957a82008-12-13 11:49:17 +00001518/* translate.c */
Eduardo Habkost63618b42015-03-05 12:38:48 -03001519void tcg_x86_init(void);
bellard26a5f132008-05-28 12:30:31 +00001520
Paolo Bonzini022c62c2012-12-17 18:19:49 +01001521#include "exec/cpu-all.h"
ths0573fbf2007-09-23 15:28:04 +00001522#include "svm.h"
1523
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001524#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini0d09e412013-02-05 17:06:20 +01001525#include "hw/i386/apic.h"
Blue Swirl0e26b7b2010-06-19 10:42:34 +03001526#endif
1527
Andreas Färber317ac622012-03-14 01:38:21 +01001528static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
Emilio G. Cota89fee742016-04-07 13:19:22 -04001529 target_ulong *cs_base, uint32_t *flags)
aliguori6b917542008-11-18 19:46:41 +00001530{
1531 *cs_base = env->segs[R_CS].base;
1532 *pc = *cs_base + env->eip;
Jan Kiszkaa2397802009-05-10 22:30:53 +02001533 *flags = env->hflags |
H. Peter Anvina9321a42012-09-26 13:18:43 -07001534 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
aliguori6b917542008-11-18 19:46:41 +00001535}
1536
Andreas Färber232fc232012-05-05 01:14:41 +02001537void do_cpu_init(X86CPU *cpu);
1538void do_cpu_sipi(X86CPU *cpu);
Jan Kiszka2fa11da2011-03-02 08:56:08 +01001539
Jan Kiszka747461c2011-03-02 08:56:10 +01001540#define MCE_INJECT_BROADCAST 1
1541#define MCE_INJECT_UNCOND_AO 2
1542
Andreas Färber8c5cf3b2012-05-03 15:22:54 +02001543void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
Jan Kiszka316378e2011-03-02 08:56:09 +01001544 uint64_t status, uint64_t mcg_status, uint64_t addr,
Jan Kiszka747461c2011-03-02 08:56:10 +01001545 uint64_t misc, int flags);
Jan Kiszka2fa11da2011-03-02 08:56:08 +01001546
Blue Swirl599b9a52012-04-28 19:53:52 +00001547/* excp_helper.c */
Blue Swirl77b2bc22012-04-28 19:35:10 +00001548void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
Pavel Dovgalyuk91980092015-07-10 12:57:13 +03001549void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1550 uintptr_t retaddr);
Blue Swirl77b2bc22012-04-28 19:35:10 +00001551void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1552 int error_code);
Pavel Dovgalyuk91980092015-07-10 12:57:13 +03001553void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1554 int error_code, uintptr_t retaddr);
Blue Swirl599b9a52012-04-28 19:53:52 +00001555void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1556 int error_code, int next_eip_addend);
1557
Blue Swirl5918fff2012-04-29 12:21:21 +00001558/* cc_helper.c */
1559extern const uint8_t parity_table[256];
1560uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
Pavel Dovgalyuk5bde1402014-09-17 12:05:19 +04001561void update_fp_status(CPUX86State *env);
Blue Swirl5918fff2012-04-29 12:21:21 +00001562
1563static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1564{
liguang80cf2c82013-05-28 16:21:08 +08001565 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
Blue Swirl5918fff2012-04-29 12:21:21 +00001566}
1567
Paolo Bonzini28fb26f2014-05-14 16:47:48 +02001568/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1569 * after generating a call to a helper that uses this.
1570 */
Blue Swirl5918fff2012-04-29 12:21:21 +00001571static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1572 int update_mask)
1573{
1574 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
Paolo Bonzini28fb26f2014-05-14 16:47:48 +02001575 CC_OP = CC_OP_EFLAGS;
liguang80cf2c82013-05-28 16:21:08 +08001576 env->df = 1 - (2 * ((eflags >> 10) & 1));
Blue Swirl5918fff2012-04-29 12:21:21 +00001577 env->eflags = (env->eflags & ~update_mask) |
1578 (eflags & update_mask) | 0x2;
1579}
1580
1581/* load efer and update the corresponding hflags. XXX: do consistency
1582 checks with cpuid bits? */
1583static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1584{
1585 env->efer = val;
1586 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1587 if (env->efer & MSR_EFER_LMA) {
1588 env->hflags |= HF_LMA_MASK;
1589 }
1590 if (env->efer & MSR_EFER_SVME) {
1591 env->hflags |= HF_SVME_MASK;
1592 }
1593}
1594
Paolo Bonzinif794aa42015-04-08 14:52:04 +02001595static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1596{
1597 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1598}
1599
Richard Henderson4e47e392014-02-24 14:59:54 -08001600/* fpu_helper.c */
1601void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
Pavel Dovgalyuk5bde1402014-09-17 12:05:19 +04001602void cpu_set_fpuc(CPUX86State *env, uint16_t val);
Richard Henderson4e47e392014-02-24 14:59:54 -08001603
KONRAD Frederic677ef622015-08-10 17:27:02 +02001604/* mem_helper.c */
1605void helper_lock_init(void);
1606
Blue Swirl6bada5e2012-04-29 14:42:35 +00001607/* svm_helper.c */
1608void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1609 uint64_t param);
1610void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1611
Andreas Färber97a8ea52013-02-02 10:57:51 +01001612/* seg_helper.c */
Blue Swirl599b9a52012-04-28 19:53:52 +00001613void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
Blue Swirle694d4e2011-05-16 19:38:48 +00001614
Paolo Bonzinif809c602015-03-31 14:12:25 +02001615/* smm_helper.c */
Andreas Färber518e9d72013-07-03 02:45:17 +02001616void do_smm_enter(X86CPU *cpu);
Paolo Bonzinif809c602015-03-31 14:12:25 +02001617void cpu_smm_update(X86CPU *cpu);
Blue Swirle694d4e2011-05-16 19:38:48 +00001618
Paolo Bonzinid613f8c2015-12-04 11:04:13 +01001619/* apic.c */
Andreas Färber317ac622012-03-14 01:38:21 +01001620void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
Paolo Bonzinid613f8c2015-12-04 11:04:13 +01001621void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1622 TPRAccess access);
1623
Jan Kiszkad362e752012-02-17 18:31:17 +01001624
Eduardo Habkost5114e842015-09-11 12:40:27 -03001625/* Change the value of a KVM-specific default
1626 *
1627 * If value is NULL, no default will be set and the original
1628 * value from the CPU model table will be kept.
1629 *
Stefan Weilcb8d4c82016-03-23 15:59:57 +01001630 * It is valid to call this function only for properties that
Eduardo Habkost5114e842015-09-11 12:40:27 -03001631 * are already present in the kvm_default_props table.
1632 */
1633void x86_cpu_change_kvm_default(const char *prop, const char *value);
Eduardo Habkost8fb4f822014-02-19 11:58:11 -03001634
Richard Hendersonf4f11102015-07-02 15:57:14 +01001635/* mpx_helper.c */
1636void cpu_sync_bndcs_hflags(CPUX86State *env);
Eduardo Habkost0668af52013-04-25 15:43:00 -03001637
Eduardo Habkost8b4bedd2013-01-04 20:01:06 -02001638/* Return name of 32-bit register, from a R_* constant */
1639const char *get_register_name_32(unsigned int reg);
1640
Eduardo Habkost8932cfd2013-01-22 18:25:09 -02001641void enable_compat_apic_id_mode(void);
Eduardo Habkostcb41bad2013-01-22 18:25:04 -02001642
Laszlo Ersekdab86232013-03-21 00:23:20 +01001643#define APIC_DEFAULT_ADDRESS 0xfee00000
Igor Mammedovbaaeda02013-04-25 16:05:29 +02001644#define APIC_SPACE_SIZE 0x100000
Laszlo Ersekdab86232013-03-21 00:23:20 +01001645
Pavel Butsykin1f871d42015-09-22 16:18:18 +03001646void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1647 fprintf_function cpu_fprintf, int flags);
1648
Paolo Bonzinid613f8c2015-12-04 11:04:13 +01001649/* cpu.c */
1650bool cpu_is_bsp(X86CPU *cpu);
1651
Markus Armbruster07f5a252016-06-29 11:05:55 +02001652#endif /* I386_CPU_H */