blob: 4722e521d490147556d046daee89edb398bc2c08 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
bellard54936002003-05-13 00:25:15 +000021
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020022#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000023#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "exec/exec-all.h"
Juan Quintela51180422017-04-24 20:50:19 +020025#include "exec/target_page.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020027#include "hw/qdev-core.h"
Fam Zhengc7e002c2017-07-14 10:15:08 +080028#include "hw/qdev-properties.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +110045#include "sysemu/numa.h"
Christian Borntraeger79ca7a12017-03-07 15:19:08 +010046#include "sysemu/hw_accel.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020047#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010048#include "sysemu/xen-mapcache.h"
Daniel P. Berrange0ab8ed12017-01-25 16:14:15 +000049#include "trace-root.h"
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +000050
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000051#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +000052#include <linux/falloc.h>
53#endif
54
pbrook53a59602006-03-25 19:31:22 +000055#endif
Mike Day0dc3f442013-09-05 14:41:35 -040056#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020057#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000058#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030059#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000060
Paolo Bonzini022c62c2012-12-17 18:19:49 +010061#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020062#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030063#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020064
Bharata B Rao9dfeca72016-05-12 09:18:12 +053065#include "migration/vmstate.h"
66
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020067#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030068#ifndef _WIN32
69#include "qemu/mmap-alloc.h"
70#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020071
Peter Xube9b23c2017-05-12 12:17:41 +080072#include "monitor/monitor.h"
73
blueswir1db7b5422007-05-26 17:36:03 +000074//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000075
pbrook99773bd2006-04-16 15:14:59 +000076#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040077/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
78 * are protected by the ramlist lock.
79 */
Mike Day0d53d9f2015-01-21 13:45:24 +010080RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030081
82static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030083static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030084
Avi Kivityf6790af2012-10-02 20:13:51 +020085AddressSpace address_space_io;
86AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020087
Paolo Bonzini0844e002013-05-24 14:37:28 +020088MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020089static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020090
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080091/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
92#define RAM_PREALLOC (1 << 0)
93
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080094/* RAM is mmap-ed with MAP_SHARED */
95#define RAM_SHARED (1 << 1)
96
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020097/* Only a portion of RAM (used_length) is actually used, and migrated.
98 * This used_length size can change across reboots.
99 */
100#define RAM_RESIZEABLE (1 << 2)
101
pbrooke2eef172008-06-08 01:09:01 +0000102#endif
bellard9fa3e852004-01-04 18:06:42 +0000103
Peter Maydell20bccb82016-10-24 16:26:49 +0100104#ifdef TARGET_PAGE_BITS_VARY
105int target_page_bits;
106bool target_page_bits_decided;
107#endif
108
Andreas Färberbdc44642013-06-24 23:50:24 +0200109struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +0000110/* current CPU in the current thread. It is only valid inside
111 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +0200112__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000113/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000114 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000115 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100116int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000117
Yang Zhonga0be0c52017-07-03 18:12:13 +0800118uintptr_t qemu_host_page_size;
119intptr_t qemu_host_page_mask;
Yang Zhonga0be0c52017-07-03 18:12:13 +0800120
Peter Maydell20bccb82016-10-24 16:26:49 +0100121bool set_preferred_target_page_bits(int bits)
122{
123 /* The target page size is the lowest common denominator for all
124 * the CPUs in the system, so we can only make it smaller, never
125 * larger. And we can't make it smaller once we've committed to
126 * a particular size.
127 */
128#ifdef TARGET_PAGE_BITS_VARY
129 assert(bits >= TARGET_PAGE_BITS_MIN);
130 if (target_page_bits == 0 || target_page_bits > bits) {
131 if (target_page_bits_decided) {
132 return false;
133 }
134 target_page_bits = bits;
135 }
136#endif
137 return true;
138}
139
pbrooke2eef172008-06-08 01:09:01 +0000140#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200141
Peter Maydell20bccb82016-10-24 16:26:49 +0100142static void finalize_target_page_bits(void)
143{
144#ifdef TARGET_PAGE_BITS_VARY
145 if (target_page_bits == 0) {
146 target_page_bits = TARGET_PAGE_BITS_MIN;
147 }
148 target_page_bits_decided = true;
149#endif
150}
151
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200152typedef struct PhysPageEntry PhysPageEntry;
153
154struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200155 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200156 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200157 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200158 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200159};
160
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200161#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
162
Paolo Bonzini03f49952013-11-07 17:14:36 +0100163/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100164#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100165
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200166#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100167#define P_L2_SIZE (1 << P_L2_BITS)
168
169#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
170
171typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200172
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200173typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100174 struct rcu_head rcu;
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176 unsigned sections_nb;
177 unsigned sections_nb_alloc;
178 unsigned nodes_nb;
179 unsigned nodes_nb_alloc;
180 Node *nodes;
181 MemoryRegionSection *sections;
182} PhysPageMap;
183
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200184struct AddressSpaceDispatch {
Fam Zheng729633c2016-03-01 14:18:24 +0800185 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200186 /* This is a multi-level map on the physical address space.
187 * The bottom level has pointers to MemoryRegionSections.
188 */
189 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200190 PhysPageMap map;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200191};
192
Jan Kiszka90260c62013-05-26 21:46:51 +0200193#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
194typedef struct subpage_t {
195 MemoryRegion iomem;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000196 FlatView *fv;
Jan Kiszka90260c62013-05-26 21:46:51 +0200197 hwaddr base;
Vijaya Kumar K2615fab2016-10-24 16:26:49 +0100198 uint16_t sub_section[];
Jan Kiszka90260c62013-05-26 21:46:51 +0200199} subpage_t;
200
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200201#define PHYS_SECTION_UNASSIGNED 0
202#define PHYS_SECTION_NOTDIRTY 1
203#define PHYS_SECTION_ROM 2
204#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200205
pbrooke2eef172008-06-08 01:09:01 +0000206static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300207static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000208static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000209
Avi Kivity1ec9b902012-01-02 12:47:48 +0200210static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100211
212/**
213 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
214 * @cpu: the CPU whose AddressSpace this is
215 * @as: the AddressSpace itself
216 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
217 * @tcg_as_listener: listener for tracking changes to the AddressSpace
218 */
219struct CPUAddressSpace {
220 CPUState *cpu;
221 AddressSpace *as;
222 struct AddressSpaceDispatch *memory_dispatch;
223 MemoryListener tcg_as_listener;
224};
225
Gerd Hoffmann8deaf122017-04-21 11:16:25 +0200226struct DirtyBitmapSnapshot {
227 ram_addr_t start;
228 ram_addr_t end;
229 unsigned long dirty[];
230};
231
pbrook6658ffb2007-03-16 23:58:11 +0000232#endif
bellard54936002003-05-13 00:25:15 +0000233
Paul Brook6d9a1302010-02-28 23:55:53 +0000234#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200235
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200236static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200237{
Peter Lieven101420b2016-07-15 12:03:50 +0200238 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200239 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200240 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200241 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
242 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200243 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200244 }
245}
246
Paolo Bonzinidb946042015-05-21 15:12:29 +0200247static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200248{
249 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200250 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200251 PhysPageEntry e;
252 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200253
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200254 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200255 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200256 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200257 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200258
259 e.skip = leaf ? 0 : 1;
260 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100261 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200262 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200263 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200264 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200265}
266
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200267static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
268 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200269 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200270{
271 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100272 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200273
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200274 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200275 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200276 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200277 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100278 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200279
Paolo Bonzini03f49952013-11-07 17:14:36 +0100280 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200281 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200282 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200283 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200284 *index += step;
285 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200286 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200287 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200288 }
289 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200290 }
291}
292
Avi Kivityac1970f2012-10-03 16:22:53 +0200293static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200294 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200295 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000296{
Avi Kivity29990972012-02-13 20:21:20 +0200297 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200298 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000299
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200300 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000301}
302
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200303/* Compact a non leaf page entry. Simply detect that the entry has a single child,
304 * and update our entry so we can skip it and go directly to the destination.
305 */
Marc-André Lureauefee6782016-09-28 16:37:20 +0400306static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200307{
308 unsigned valid_ptr = P_L2_SIZE;
309 int valid = 0;
310 PhysPageEntry *p;
311 int i;
312
313 if (lp->ptr == PHYS_MAP_NODE_NIL) {
314 return;
315 }
316
317 p = nodes[lp->ptr];
318 for (i = 0; i < P_L2_SIZE; i++) {
319 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
320 continue;
321 }
322
323 valid_ptr = i;
324 valid++;
325 if (p[i].skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400326 phys_page_compact(&p[i], nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200327 }
328 }
329
330 /* We can only compress if there's only one child. */
331 if (valid != 1) {
332 return;
333 }
334
335 assert(valid_ptr < P_L2_SIZE);
336
337 /* Don't compress if it won't fit in the # of bits we have. */
338 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
339 return;
340 }
341
342 lp->ptr = p[valid_ptr].ptr;
343 if (!p[valid_ptr].skip) {
344 /* If our only child is a leaf, make this a leaf. */
345 /* By design, we should have made this node a leaf to begin with so we
346 * should never reach here.
347 * But since it's so simple to handle this, let's do it just in case we
348 * change this rule.
349 */
350 lp->skip = 0;
351 } else {
352 lp->skip += p[valid_ptr].skip;
353 }
354}
355
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +1000356void address_space_dispatch_compact(AddressSpaceDispatch *d)
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200357{
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200358 if (d->phys_map.skip) {
Marc-André Lureauefee6782016-09-28 16:37:20 +0400359 phys_page_compact(&d->phys_map, d->map.nodes);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200360 }
361}
362
Fam Zheng29cb5332016-03-01 14:18:23 +0800363static inline bool section_covers_addr(const MemoryRegionSection *section,
364 hwaddr addr)
365{
366 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
367 * the section must cover the entire address space.
368 */
Richard Henderson258dfaa2016-06-29 15:48:03 -0700369 return int128_gethi(section->size) ||
Fam Zheng29cb5332016-03-01 14:18:23 +0800370 range_covers_byte(section->offset_within_address_space,
Richard Henderson258dfaa2016-06-29 15:48:03 -0700371 int128_getlo(section->size), addr);
Fam Zheng29cb5332016-03-01 14:18:23 +0800372}
373
Peter Xu003a0cf2017-05-15 16:50:57 +0800374static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr addr)
bellard92e873b2004-05-21 14:52:29 +0000375{
Peter Xu003a0cf2017-05-15 16:50:57 +0800376 PhysPageEntry lp = d->phys_map, *p;
377 Node *nodes = d->map.nodes;
378 MemoryRegionSection *sections = d->map.sections;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200379 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200380 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200381
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200382 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200383 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200384 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200385 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200386 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100387 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200388 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200389
Fam Zheng29cb5332016-03-01 14:18:23 +0800390 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200391 return &sections[lp.ptr];
392 } else {
393 return &sections[PHYS_SECTION_UNASSIGNED];
394 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200395}
396
Blue Swirle5548612012-04-21 13:08:33 +0000397bool memory_region_is_unassigned(MemoryRegion *mr)
398{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200399 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000400 && mr != &io_mem_watch;
401}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200402
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100403/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200404static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200405 hwaddr addr,
406 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200407{
Fam Zheng729633c2016-03-01 14:18:24 +0800408 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200409 subpage_t *subpage;
410
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100411 if (!section || section == &d->map.sections[PHYS_SECTION_UNASSIGNED] ||
412 !section_covers_addr(section, addr)) {
Peter Xu003a0cf2017-05-15 16:50:57 +0800413 section = phys_page_find(d, addr);
Paolo Bonzini07c114b2017-11-15 15:11:03 +0100414 atomic_set(&d->mru_section, section);
Fam Zheng729633c2016-03-01 14:18:24 +0800415 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200416 if (resolve_subpage && section->mr->subpage) {
417 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200418 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200419 }
420 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200421}
422
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100423/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200424static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200425address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200426 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200427{
428 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200429 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100430 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200431
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200432 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200433 /* Compute offset within MemoryRegionSection */
434 addr -= section->offset_within_address_space;
435
436 /* Compute offset within MemoryRegion */
437 *xlat = addr + section->offset_within_region;
438
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200439 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200440
441 /* MMIO registers can be expected to perform full-width accesses based only
442 * on their address, without considering adjacent registers that could
443 * decode to completely different MemoryRegions. When such registers
444 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
445 * regions overlap wildly. For this reason we cannot clamp the accesses
446 * here.
447 *
448 * If the length is small (as is the case for address_space_ldl/stl),
449 * everything works fine. If the incoming length is large, however,
450 * the caller really has to do the clamping through memory_access_size.
451 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200452 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200453 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200454 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
455 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200456 return section;
457}
Jan Kiszka90260c62013-05-26 21:46:51 +0200458
Peter Xud5e5faf2017-10-10 11:42:45 +0200459/**
460 * flatview_do_translate - translate an address in FlatView
461 *
462 * @fv: the flat view that we want to translate on
463 * @addr: the address to be translated in above address space
464 * @xlat: the translated address offset within memory region. It
465 * cannot be @NULL.
466 * @plen_out: valid read/write length of the translated address. It
467 * can be @NULL when we don't care about it.
468 * @page_mask_out: page mask for the translated address. This
469 * should only be meaningful for IOMMU translated
470 * addresses, since there may be huge pages that this bit
471 * would tell. It can be @NULL if we don't care about it.
472 * @is_write: whether the translation operation is for write
473 * @is_mmio: whether this can be MMIO, set true if it can
474 *
475 * This function is called from RCU critical section
476 */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000477static MemoryRegionSection flatview_do_translate(FlatView *fv,
478 hwaddr addr,
479 hwaddr *xlat,
Peter Xud5e5faf2017-10-10 11:42:45 +0200480 hwaddr *plen_out,
481 hwaddr *page_mask_out,
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000482 bool is_write,
483 bool is_mmio,
484 AddressSpace **target_as)
Jan Kiszka90260c62013-05-26 21:46:51 +0200485{
Avi Kivity30951152012-10-30 13:47:46 +0200486 IOMMUTLBEntry iotlb;
487 MemoryRegionSection *section;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000488 IOMMUMemoryRegion *iommu_mr;
Alexey Kardashevskiy1221a472017-07-11 13:56:20 +1000489 IOMMUMemoryRegionClass *imrc;
Peter Xud5e5faf2017-10-10 11:42:45 +0200490 hwaddr page_mask = (hwaddr)(-1);
491 hwaddr plen = (hwaddr)(-1);
492
493 if (plen_out) {
494 plen = *plen_out;
495 }
Avi Kivity30951152012-10-30 13:47:46 +0200496
497 for (;;) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000498 section = address_space_translate_internal(
499 flatview_to_dispatch(fv), addr, &addr,
Peter Xud5e5faf2017-10-10 11:42:45 +0200500 &plen, is_mmio);
Avi Kivity30951152012-10-30 13:47:46 +0200501
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000502 iommu_mr = memory_region_get_iommu(section->mr);
503 if (!iommu_mr) {
Avi Kivity30951152012-10-30 13:47:46 +0200504 break;
505 }
Alexey Kardashevskiy1221a472017-07-11 13:56:20 +1000506 imrc = memory_region_get_iommu_class_nocheck(iommu_mr);
Avi Kivity30951152012-10-30 13:47:46 +0200507
Alexey Kardashevskiy1221a472017-07-11 13:56:20 +1000508 iotlb = imrc->translate(iommu_mr, addr, is_write ?
509 IOMMU_WO : IOMMU_RO);
Avi Kivity30951152012-10-30 13:47:46 +0200510 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
511 | (addr & iotlb.addr_mask));
Peter Xud5e5faf2017-10-10 11:42:45 +0200512 page_mask &= iotlb.addr_mask;
513 plen = MIN(plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200514 if (!(iotlb.perm & (1 << is_write))) {
Peter Xua7640402017-05-17 16:57:42 +0800515 goto translate_fail;
Avi Kivity30951152012-10-30 13:47:46 +0200516 }
517
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000518 fv = address_space_to_flatview(iotlb.target_as);
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000519 *target_as = iotlb.target_as;
Avi Kivity30951152012-10-30 13:47:46 +0200520 }
521
Peter Xua7640402017-05-17 16:57:42 +0800522 *xlat = addr;
523
Peter Xud5e5faf2017-10-10 11:42:45 +0200524 if (page_mask == (hwaddr)(-1)) {
525 /* Not behind an IOMMU, use default page size. */
526 page_mask = ~TARGET_PAGE_MASK;
527 }
528
529 if (page_mask_out) {
530 *page_mask_out = page_mask;
531 }
532
533 if (plen_out) {
534 *plen_out = plen;
535 }
536
Peter Xua7640402017-05-17 16:57:42 +0800537 return *section;
538
539translate_fail:
540 return (MemoryRegionSection) { .mr = &io_mem_unassigned };
541}
542
543/* Called from RCU critical section */
544IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
545 bool is_write)
546{
547 MemoryRegionSection section;
Peter Xu076a93d2017-10-10 11:42:46 +0200548 hwaddr xlat, page_mask;
Peter Xua7640402017-05-17 16:57:42 +0800549
Peter Xu076a93d2017-10-10 11:42:46 +0200550 /*
551 * This can never be MMIO, and we don't really care about plen,
552 * but page mask.
553 */
554 section = flatview_do_translate(address_space_to_flatview(as), addr, &xlat,
555 NULL, &page_mask, is_write, false, &as);
Peter Xua7640402017-05-17 16:57:42 +0800556
557 /* Illegal translation */
558 if (section.mr == &io_mem_unassigned) {
559 goto iotlb_fail;
560 }
561
562 /* Convert memory region offset into address space offset */
563 xlat += section.offset_within_address_space -
564 section.offset_within_region;
565
Peter Xua7640402017-05-17 16:57:42 +0800566 return (IOMMUTLBEntry) {
Alexey Kardashevskiye76bb182017-09-21 18:50:53 +1000567 .target_as = as,
Peter Xu076a93d2017-10-10 11:42:46 +0200568 .iova = addr & ~page_mask,
569 .translated_addr = xlat & ~page_mask,
570 .addr_mask = page_mask,
Peter Xua7640402017-05-17 16:57:42 +0800571 /* IOTLBs are for DMAs, and DMA only allows on RAMs. */
572 .perm = IOMMU_RW,
573 };
574
575iotlb_fail:
576 return (IOMMUTLBEntry) {0};
577}
578
579/* Called from RCU critical section */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000580MemoryRegion *flatview_translate(FlatView *fv, hwaddr addr, hwaddr *xlat,
581 hwaddr *plen, bool is_write)
Peter Xua7640402017-05-17 16:57:42 +0800582{
583 MemoryRegion *mr;
584 MemoryRegionSection section;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +1000585 AddressSpace *as = NULL;
Peter Xua7640402017-05-17 16:57:42 +0800586
587 /* This can be MMIO, so setup MMIO bit. */
Peter Xud5e5faf2017-10-10 11:42:45 +0200588 section = flatview_do_translate(fv, addr, xlat, plen, NULL,
589 is_write, true, &as);
Peter Xua7640402017-05-17 16:57:42 +0800590 mr = section.mr;
591
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000592 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100593 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700594 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100595 }
596
Avi Kivity30951152012-10-30 13:47:46 +0200597 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200598}
599
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100600/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200601MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000602address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200603 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200604{
Avi Kivity30951152012-10-30 13:47:46 +0200605 MemoryRegionSection *section;
Alex Bennéef35e44e2016-10-21 16:34:18 +0100606 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
Peter Maydelld7898cd2016-01-21 14:15:05 +0000607
608 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200609
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000610 assert(!memory_region_is_iommu(section->mr));
Avi Kivity30951152012-10-30 13:47:46 +0200611 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200612}
bellard9fa3e852004-01-04 18:06:42 +0000613#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000614
Andreas Färberb170fce2013-01-20 20:23:22 +0100615#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000616
Juan Quintelae59fb372009-09-29 22:48:21 +0200617static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200618{
Andreas Färber259186a2013-01-17 18:51:17 +0100619 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200620
aurel323098dba2009-03-07 21:28:24 +0000621 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
622 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100623 cpu->interrupt_request &= ~0x01;
Alex Bennéed10eb082016-11-14 14:17:28 +0000624 tlb_flush(cpu);
pbrook9656f322008-07-01 20:01:19 +0000625
626 return 0;
627}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200628
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400629static int cpu_common_pre_load(void *opaque)
630{
631 CPUState *cpu = opaque;
632
Paolo Bonziniadee6422014-12-19 12:53:14 +0100633 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400634
635 return 0;
636}
637
638static bool cpu_common_exception_index_needed(void *opaque)
639{
640 CPUState *cpu = opaque;
641
Paolo Bonziniadee6422014-12-19 12:53:14 +0100642 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400643}
644
645static const VMStateDescription vmstate_cpu_common_exception_index = {
646 .name = "cpu_common/exception_index",
647 .version_id = 1,
648 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200649 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400650 .fields = (VMStateField[]) {
651 VMSTATE_INT32(exception_index, CPUState),
652 VMSTATE_END_OF_LIST()
653 }
654};
655
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300656static bool cpu_common_crash_occurred_needed(void *opaque)
657{
658 CPUState *cpu = opaque;
659
660 return cpu->crash_occurred;
661}
662
663static const VMStateDescription vmstate_cpu_common_crash_occurred = {
664 .name = "cpu_common/crash_occurred",
665 .version_id = 1,
666 .minimum_version_id = 1,
667 .needed = cpu_common_crash_occurred_needed,
668 .fields = (VMStateField[]) {
669 VMSTATE_BOOL(crash_occurred, CPUState),
670 VMSTATE_END_OF_LIST()
671 }
672};
673
Andreas Färber1a1562f2013-06-17 04:09:11 +0200674const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200675 .name = "cpu_common",
676 .version_id = 1,
677 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400678 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200679 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200680 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100681 VMSTATE_UINT32(halted, CPUState),
682 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200683 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400684 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200685 .subsections = (const VMStateDescription*[]) {
686 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300687 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200688 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200689 }
690};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200691
pbrook9656f322008-07-01 20:01:19 +0000692#endif
693
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100694CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400695{
Andreas Färberbdc44642013-06-24 23:50:24 +0200696 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400697
Andreas Färberbdc44642013-06-24 23:50:24 +0200698 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100699 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200700 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100701 }
Glauber Costa950f1472009-06-09 12:15:18 -0400702 }
703
Andreas Färberbdc44642013-06-24 23:50:24 +0200704 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400705}
706
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000707#if !defined(CONFIG_USER_ONLY)
Peter Xu80ceb072017-11-23 17:23:32 +0800708void cpu_address_space_init(CPUState *cpu, int asidx,
709 const char *prefix, MemoryRegion *mr)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000710{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000711 CPUAddressSpace *newas;
Peter Xu80ceb072017-11-23 17:23:32 +0800712 AddressSpace *as = g_new0(AddressSpace, 1);
Peter Xu87a621d2017-11-23 17:23:33 +0800713 char *as_name;
Peter Xu80ceb072017-11-23 17:23:32 +0800714
715 assert(mr);
Peter Xu87a621d2017-11-23 17:23:33 +0800716 as_name = g_strdup_printf("%s-%d", prefix, cpu->cpu_index);
717 address_space_init(as, mr, as_name);
718 g_free(as_name);
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000719
720 /* Target code should have set num_ases before calling us */
721 assert(asidx < cpu->num_ases);
722
Peter Maydell56943e82016-01-21 14:15:04 +0000723 if (asidx == 0) {
724 /* address space 0 gets the convenience alias */
725 cpu->as = as;
726 }
727
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000728 /* KVM cannot currently support multiple address spaces. */
729 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000730
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000731 if (!cpu->cpu_ases) {
732 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000733 }
Peter Maydell32857f42015-10-01 15:29:50 +0100734
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000735 newas = &cpu->cpu_ases[asidx];
736 newas->cpu = cpu;
737 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000738 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000739 newas->tcg_as_listener.commit = tcg_commit;
740 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000741 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000742}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000743
744AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
745{
746 /* Return the AddressSpace corresponding to the specified index */
747 return cpu->cpu_ases[asidx].as;
748}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000749#endif
750
Laurent Vivier7bbc1242016-10-20 13:26:04 +0200751void cpu_exec_unrealizefn(CPUState *cpu)
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530752{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530753 CPUClass *cc = CPU_GET_CLASS(cpu);
754
Paolo Bonzini267f6852016-08-28 03:45:14 +0200755 cpu_list_remove(cpu);
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530756
757 if (cc->vmsd != NULL) {
758 vmstate_unregister(NULL, cc->vmsd, cpu);
759 }
760 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
761 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
762 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530763}
764
Fam Zhengc7e002c2017-07-14 10:15:08 +0800765Property cpu_common_props[] = {
766#ifndef CONFIG_USER_ONLY
767 /* Create a memory property for softmmu CPU object,
768 * so users can wire up its memory. (This can't go in qom/cpu.c
769 * because that file is compiled only once for both user-mode
770 * and system builds.) The default if no link is set up is to use
771 * the system address space.
772 */
773 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
774 MemoryRegion *),
775#endif
776 DEFINE_PROP_END_OF_LIST(),
777};
778
Laurent Vivier39e329e2016-10-20 13:26:02 +0200779void cpu_exec_initfn(CPUState *cpu)
bellardfd6ce8f2003-05-14 19:00:11 +0000780{
Peter Maydell56943e82016-01-21 14:15:04 +0000781 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000782 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000783
Eduardo Habkost291135b2015-04-27 17:00:33 -0300784#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300785 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000786 cpu->memory = system_memory;
787 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300788#endif
Laurent Vivier39e329e2016-10-20 13:26:02 +0200789}
790
Laurent Vivierce5b1bb2016-10-20 13:26:03 +0200791void cpu_exec_realizefn(CPUState *cpu, Error **errp)
Laurent Vivier39e329e2016-10-20 13:26:02 +0200792{
Richard Henderson55c3cee2017-10-15 19:02:42 -0700793 CPUClass *cc = CPU_GET_CLASS(cpu);
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000794 static bool tcg_target_initialized;
Eduardo Habkost291135b2015-04-27 17:00:33 -0300795
Paolo Bonzini267f6852016-08-28 03:45:14 +0200796 cpu_list_add(cpu);
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200797
Emilio G. Cota2dda6352017-11-13 13:55:25 +0000798 if (tcg_enabled() && !tcg_target_initialized) {
799 tcg_target_initialized = true;
Richard Henderson55c3cee2017-10-15 19:02:42 -0700800 cc->tcg_initialize();
801 }
802
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200803#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200804 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200805 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200806 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100807 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200808 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100809 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200810#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000811}
812
Pranith Kumar406bc332017-07-12 17:51:42 -0400813#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200814static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000815{
Pranith Kumar406bc332017-07-12 17:51:42 -0400816 mmap_lock();
817 tb_lock();
818 tb_invalidate_phys_page_range(pc, pc + 1, 0);
819 tb_unlock();
820 mmap_unlock();
Paul Brook94df27f2010-02-28 23:47:45 +0000821}
Pranith Kumar406bc332017-07-12 17:51:42 -0400822#else
823static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
824{
825 MemTxAttrs attrs;
826 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
827 int asidx = cpu_asidx_from_attrs(cpu, attrs);
828 if (phys != -1) {
829 /* Locks grabbed by tb_invalidate_phys_addr */
830 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
831 phys | (pc & ~TARGET_PAGE_MASK));
832 }
833}
834#endif
bellardd720b932004-04-25 17:57:43 +0000835
Paul Brookc527ee82010-03-01 03:31:14 +0000836#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200837void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000838
839{
840}
841
Peter Maydell3ee887e2014-09-12 14:06:48 +0100842int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
843 int flags)
844{
845 return -ENOSYS;
846}
847
848void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
849{
850}
851
Andreas Färber75a34032013-09-02 16:57:02 +0200852int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000853 int flags, CPUWatchpoint **watchpoint)
854{
855 return -ENOSYS;
856}
857#else
pbrook6658ffb2007-03-16 23:58:11 +0000858/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200859int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000860 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000861{
aliguoric0ce9982008-11-25 22:13:57 +0000862 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000863
Peter Maydell05068c02014-09-12 14:06:48 +0100864 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700865 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200866 error_report("tried to set invalid watchpoint at %"
867 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000868 return -EINVAL;
869 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500870 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000871
aliguoria1d1bb32008-11-18 20:07:32 +0000872 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100873 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000874 wp->flags = flags;
875
aliguori2dc9f412008-11-18 20:56:59 +0000876 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200877 if (flags & BP_GDB) {
878 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
879 } else {
880 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
881 }
aliguoria1d1bb32008-11-18 20:07:32 +0000882
Andreas Färber31b030d2013-09-04 01:29:02 +0200883 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000884
885 if (watchpoint)
886 *watchpoint = wp;
887 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000888}
889
aliguoria1d1bb32008-11-18 20:07:32 +0000890/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200891int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000892 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000893{
aliguoria1d1bb32008-11-18 20:07:32 +0000894 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000895
Andreas Färberff4700b2013-08-26 18:23:18 +0200896 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100897 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000898 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200899 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000900 return 0;
901 }
902 }
aliguoria1d1bb32008-11-18 20:07:32 +0000903 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000904}
905
aliguoria1d1bb32008-11-18 20:07:32 +0000906/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200907void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000908{
Andreas Färberff4700b2013-08-26 18:23:18 +0200909 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000910
Andreas Färber31b030d2013-09-04 01:29:02 +0200911 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000912
Anthony Liguori7267c092011-08-20 22:09:37 -0500913 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000914}
915
aliguoria1d1bb32008-11-18 20:07:32 +0000916/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200917void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000918{
aliguoric0ce9982008-11-25 22:13:57 +0000919 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000920
Andreas Färberff4700b2013-08-26 18:23:18 +0200921 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200922 if (wp->flags & mask) {
923 cpu_watchpoint_remove_by_ref(cpu, wp);
924 }
aliguoric0ce9982008-11-25 22:13:57 +0000925 }
aliguoria1d1bb32008-11-18 20:07:32 +0000926}
Peter Maydell05068c02014-09-12 14:06:48 +0100927
928/* Return true if this watchpoint address matches the specified
929 * access (ie the address range covered by the watchpoint overlaps
930 * partially or completely with the address range covered by the
931 * access).
932 */
933static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
934 vaddr addr,
935 vaddr len)
936{
937 /* We know the lengths are non-zero, but a little caution is
938 * required to avoid errors in the case where the range ends
939 * exactly at the top of the address space and so addr + len
940 * wraps round to zero.
941 */
942 vaddr wpend = wp->vaddr + wp->len - 1;
943 vaddr addrend = addr + len - 1;
944
945 return !(addr > wpend || wp->vaddr > addrend);
946}
947
Paul Brookc527ee82010-03-01 03:31:14 +0000948#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000949
950/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200951int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000952 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000953{
aliguoric0ce9982008-11-25 22:13:57 +0000954 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000955
Anthony Liguori7267c092011-08-20 22:09:37 -0500956 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000957
958 bp->pc = pc;
959 bp->flags = flags;
960
aliguori2dc9f412008-11-18 20:56:59 +0000961 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200962 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200963 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200964 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200965 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200966 }
aliguoria1d1bb32008-11-18 20:07:32 +0000967
Andreas Färberf0c3c502013-08-26 21:22:53 +0200968 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000969
Andreas Färber00b941e2013-06-29 18:55:54 +0200970 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000971 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200972 }
aliguoria1d1bb32008-11-18 20:07:32 +0000973 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000974}
975
976/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200977int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000978{
aliguoria1d1bb32008-11-18 20:07:32 +0000979 CPUBreakpoint *bp;
980
Andreas Färberf0c3c502013-08-26 21:22:53 +0200981 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000982 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200983 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000984 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000985 }
bellard4c3a88a2003-07-26 12:06:08 +0000986 }
aliguoria1d1bb32008-11-18 20:07:32 +0000987 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000988}
989
aliguoria1d1bb32008-11-18 20:07:32 +0000990/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200991void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000992{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200993 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
994
995 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000996
Anthony Liguori7267c092011-08-20 22:09:37 -0500997 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000998}
999
1000/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +02001001void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001002{
aliguoric0ce9982008-11-25 22:13:57 +00001003 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001004
Andreas Färberf0c3c502013-08-26 21:22:53 +02001005 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +02001006 if (bp->flags & mask) {
1007 cpu_breakpoint_remove_by_ref(cpu, bp);
1008 }
aliguoric0ce9982008-11-25 22:13:57 +00001009 }
bellard4c3a88a2003-07-26 12:06:08 +00001010}
1011
bellardc33a3462003-07-29 20:50:33 +00001012/* enable or disable single step mode. EXCP_DEBUG is returned by the
1013 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +02001014void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001015{
Andreas Färbered2803d2013-06-21 20:20:45 +02001016 if (cpu->singlestep_enabled != enabled) {
1017 cpu->singlestep_enabled = enabled;
1018 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001019 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +02001020 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001021 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001022 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -07001023 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +00001024 }
bellardc33a3462003-07-29 20:50:33 +00001025 }
bellardc33a3462003-07-29 20:50:33 +00001026}
1027
Andreas Färbera47dddd2013-09-03 17:38:47 +02001028void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001029{
1030 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001031 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001032
1033 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001034 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001035 fprintf(stderr, "qemu: fatal: ");
1036 vfprintf(stderr, fmt, ap);
1037 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +02001038 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +01001039 if (qemu_log_separate()) {
Richard Henderson1ee73212016-09-22 15:17:10 -07001040 qemu_log_lock();
aliguori93fcfe32009-01-15 22:34:14 +00001041 qemu_log("qemu: fatal: ");
1042 qemu_log_vprintf(fmt, ap2);
1043 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +02001044 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001045 qemu_log_flush();
Richard Henderson1ee73212016-09-22 15:17:10 -07001046 qemu_log_unlock();
aliguori93fcfe32009-01-15 22:34:14 +00001047 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001048 }
pbrook493ae1f2007-11-23 16:53:59 +00001049 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001050 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +03001051 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +02001052#if defined(CONFIG_USER_ONLY)
1053 {
1054 struct sigaction act;
1055 sigfillset(&act.sa_mask);
1056 act.sa_handler = SIG_DFL;
1057 sigaction(SIGABRT, &act, NULL);
1058 }
1059#endif
bellard75012672003-06-21 13:11:07 +00001060 abort();
1061}
1062
bellard01243112004-01-04 15:48:17 +00001063#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -04001064/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001065static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
1066{
1067 RAMBlock *block;
1068
Paolo Bonzini43771532013-09-09 17:58:40 +02001069 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001070 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +02001071 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001072 }
Peter Xu99e15582017-05-12 12:17:39 +08001073 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001074 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +02001075 goto found;
1076 }
1077 }
1078
1079 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1080 abort();
1081
1082found:
Paolo Bonzini43771532013-09-09 17:58:40 +02001083 /* It is safe to write mru_block outside the iothread lock. This
1084 * is what happens:
1085 *
1086 * mru_block = xxx
1087 * rcu_read_unlock()
1088 * xxx removed from list
1089 * rcu_read_lock()
1090 * read mru_block
1091 * mru_block = NULL;
1092 * call_rcu(reclaim_ramblock, xxx);
1093 * rcu_read_unlock()
1094 *
1095 * atomic_rcu_set is not needed here. The block was already published
1096 * when it was placed into the list. Here we're just making an extra
1097 * copy of the pointer.
1098 */
Paolo Bonzini041603f2013-09-09 17:49:45 +02001099 ram_list.mru_block = block;
1100 return block;
1101}
1102
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001103static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001104{
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001105 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +02001106 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001107 RAMBlock *block;
1108 ram_addr_t end;
1109
1110 end = TARGET_PAGE_ALIGN(start + length);
1111 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +00001112
Mike Day0dc3f442013-09-05 14:41:35 -04001113 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +02001114 block = qemu_get_ram_block(start);
1115 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001116 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -07001117 CPU_FOREACH(cpu) {
1118 tlb_reset_dirty(cpu, start1, length);
1119 }
Mike Day0dc3f442013-09-05 14:41:35 -04001120 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +02001121}
1122
1123/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001124bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1125 ram_addr_t length,
1126 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +02001127{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001128 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001129 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001130 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001131
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001132 if (length == 0) {
1133 return false;
1134 }
1135
1136 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1137 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001138
1139 rcu_read_lock();
1140
1141 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1142
1143 while (page < end) {
1144 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1145 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1146 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1147
1148 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1149 offset, num);
1150 page += num;
1151 }
1152
1153 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001154
1155 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001156 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001157 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001158
1159 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001160}
1161
Gerd Hoffmann8deaf122017-04-21 11:16:25 +02001162DirtyBitmapSnapshot *cpu_physical_memory_snapshot_and_clear_dirty
1163 (ram_addr_t start, ram_addr_t length, unsigned client)
1164{
1165 DirtyMemoryBlocks *blocks;
1166 unsigned long align = 1UL << (TARGET_PAGE_BITS + BITS_PER_LEVEL);
1167 ram_addr_t first = QEMU_ALIGN_DOWN(start, align);
1168 ram_addr_t last = QEMU_ALIGN_UP(start + length, align);
1169 DirtyBitmapSnapshot *snap;
1170 unsigned long page, end, dest;
1171
1172 snap = g_malloc0(sizeof(*snap) +
1173 ((last - first) >> (TARGET_PAGE_BITS + 3)));
1174 snap->start = first;
1175 snap->end = last;
1176
1177 page = first >> TARGET_PAGE_BITS;
1178 end = last >> TARGET_PAGE_BITS;
1179 dest = 0;
1180
1181 rcu_read_lock();
1182
1183 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1184
1185 while (page < end) {
1186 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1187 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1188 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1189
1190 assert(QEMU_IS_ALIGNED(offset, (1 << BITS_PER_LEVEL)));
1191 assert(QEMU_IS_ALIGNED(num, (1 << BITS_PER_LEVEL)));
1192 offset >>= BITS_PER_LEVEL;
1193
1194 bitmap_copy_and_clear_atomic(snap->dirty + dest,
1195 blocks->blocks[idx] + offset,
1196 num);
1197 page += num;
1198 dest += num >> BITS_PER_LEVEL;
1199 }
1200
1201 rcu_read_unlock();
1202
1203 if (tcg_enabled()) {
1204 tlb_reset_dirty_range_all(start, length);
1205 }
1206
1207 return snap;
1208}
1209
1210bool cpu_physical_memory_snapshot_get_dirty(DirtyBitmapSnapshot *snap,
1211 ram_addr_t start,
1212 ram_addr_t length)
1213{
1214 unsigned long page, end;
1215
1216 assert(start >= snap->start);
1217 assert(start + length <= snap->end);
1218
1219 end = TARGET_PAGE_ALIGN(start + length - snap->start) >> TARGET_PAGE_BITS;
1220 page = (start - snap->start) >> TARGET_PAGE_BITS;
1221
1222 while (page < end) {
1223 if (test_bit(page, snap->dirty)) {
1224 return true;
1225 }
1226 page++;
1227 }
1228 return false;
1229}
1230
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001231/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001232hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001233 MemoryRegionSection *section,
1234 target_ulong vaddr,
1235 hwaddr paddr, hwaddr xlat,
1236 int prot,
1237 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001238{
Avi Kivitya8170e52012-10-23 12:30:10 +02001239 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001240 CPUWatchpoint *wp;
1241
Blue Swirlcc5bea62012-04-14 14:56:48 +00001242 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001243 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001244 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001245 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001246 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001247 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001248 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001249 }
1250 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001251 AddressSpaceDispatch *d;
1252
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001253 d = flatview_to_dispatch(section->fv);
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001254 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001255 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001256 }
1257
1258 /* Make accesses to pages with watchpoints go via the
1259 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001260 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001261 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001262 /* Avoid trapping reads of pages with a write breakpoint. */
1263 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001264 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001265 *address |= TLB_MMIO;
1266 break;
1267 }
1268 }
1269 }
1270
1271 return iotlb;
1272}
bellard9fa3e852004-01-04 18:06:42 +00001273#endif /* defined(CONFIG_USER_ONLY) */
1274
pbrooke2eef172008-06-08 01:09:01 +00001275#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001276
Anthony Liguoric227f092009-10-01 16:12:16 -05001277static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001278 uint16_t section);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001279static subpage_t *subpage_init(FlatView *fv, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001280
Igor Mammedova2b257d2014-10-31 16:38:37 +00001281static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1282 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001283
1284/*
1285 * Set a custom physical guest memory alloator.
1286 * Accelerators with unusual needs may need this. Hopefully, we can
1287 * get rid of it eventually.
1288 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001289void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001290{
1291 phys_mem_alloc = alloc;
1292}
1293
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001294static uint16_t phys_section_add(PhysPageMap *map,
1295 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001296{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001297 /* The physical section number is ORed with a page-aligned
1298 * pointer to produce the iotlb entries. Thus it should
1299 * never overflow into the page-aligned value.
1300 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001301 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001302
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001303 if (map->sections_nb == map->sections_nb_alloc) {
1304 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1305 map->sections = g_renew(MemoryRegionSection, map->sections,
1306 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001307 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001308 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001309 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001310 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001311}
1312
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001313static void phys_section_destroy(MemoryRegion *mr)
1314{
Don Slutz55b4e802015-11-30 17:11:04 -05001315 bool have_sub_page = mr->subpage;
1316
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001317 memory_region_unref(mr);
1318
Don Slutz55b4e802015-11-30 17:11:04 -05001319 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001320 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001321 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001322 g_free(subpage);
1323 }
1324}
1325
Paolo Bonzini60926662013-05-29 12:30:26 +02001326static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001327{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001328 while (map->sections_nb > 0) {
1329 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001330 phys_section_destroy(section->mr);
1331 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001332 g_free(map->sections);
1333 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001334}
1335
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001336static void register_subpage(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001337{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001338 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001339 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001340 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001341 & TARGET_PAGE_MASK;
Peter Xu003a0cf2017-05-15 16:50:57 +08001342 MemoryRegionSection *existing = phys_page_find(d, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001343 MemoryRegionSection subsection = {
1344 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001345 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001346 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001347 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001348
Avi Kivityf3705d52012-03-08 16:16:34 +02001349 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001350
Avi Kivityf3705d52012-03-08 16:16:34 +02001351 if (!(existing->mr->subpage)) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10001352 subpage = subpage_init(fv, base);
1353 subsection.fv = fv;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001354 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001355 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001356 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001357 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001358 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001359 }
1360 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001361 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001362 subpage_register(subpage, start, end,
1363 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001364}
1365
1366
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001367static void register_multipage(FlatView *fv,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001368 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001369{
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001370 AddressSpaceDispatch *d = flatview_to_dispatch(fv);
Avi Kivitya8170e52012-10-23 12:30:10 +02001371 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001372 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001373 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1374 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001375
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001376 assert(num_pages);
1377 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001378}
1379
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10001380void flatview_add_to_dispatch(FlatView *fv, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001381{
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001382 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001383 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001384
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001385 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1386 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1387 - now.offset_within_address_space;
1388
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001389 now.size = int128_min(int128_make64(left), now.size);
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001390 register_subpage(fv, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001391 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001392 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001393 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001394 while (int128_ne(remain.size, now.size)) {
1395 remain.size = int128_sub(remain.size, now.size);
1396 remain.offset_within_address_space += int128_get64(now.size);
1397 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001398 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001399 if (int128_lt(remain.size, page_size)) {
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001400 register_subpage(fv, &now);
Hu Tao88266242013-08-29 18:21:16 +08001401 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001402 now.size = page_size;
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001403 register_subpage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001404 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001405 now.size = int128_and(now.size, int128_neg(page_size));
Alexey Kardashevskiy99503222017-09-21 18:50:59 +10001406 register_multipage(fv, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001407 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001408 }
1409}
1410
Sheng Yang62a27442010-01-26 19:21:16 +08001411void qemu_flush_coalesced_mmio_buffer(void)
1412{
1413 if (kvm_enabled())
1414 kvm_flush_coalesced_mmio_buffer();
1415}
1416
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001417void qemu_mutex_lock_ramlist(void)
1418{
1419 qemu_mutex_lock(&ram_list.mutex);
1420}
1421
1422void qemu_mutex_unlock_ramlist(void)
1423{
1424 qemu_mutex_unlock(&ram_list.mutex);
1425}
1426
Peter Xube9b23c2017-05-12 12:17:41 +08001427void ram_block_dump(Monitor *mon)
1428{
1429 RAMBlock *block;
1430 char *psize;
1431
1432 rcu_read_lock();
1433 monitor_printf(mon, "%24s %8s %18s %18s %18s\n",
1434 "Block Name", "PSize", "Offset", "Used", "Total");
1435 RAMBLOCK_FOREACH(block) {
1436 psize = size_to_str(block->page_size);
1437 monitor_printf(mon, "%24s %8s 0x%016" PRIx64 " 0x%016" PRIx64
1438 " 0x%016" PRIx64 "\n", block->idstr, psize,
1439 (uint64_t)block->offset,
1440 (uint64_t)block->used_length,
1441 (uint64_t)block->max_length);
1442 g_free(psize);
1443 }
1444 rcu_read_unlock();
1445}
1446
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001447#ifdef __linux__
Alexey Kardashevskiy9c607662017-03-02 13:36:11 +11001448/*
1449 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1450 * may or may not name the same files / on the same filesystem now as
1451 * when we actually open and map them. Iterate over the file
1452 * descriptors instead, and use qemu_fd_getpagesize().
1453 */
1454static int find_max_supported_pagesize(Object *obj, void *opaque)
1455{
1456 char *mem_path;
1457 long *hpsize_min = opaque;
1458
1459 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1460 mem_path = object_property_get_str(obj, "mem-path", NULL);
1461 if (mem_path) {
1462 long hpsize = qemu_mempath_getpagesize(mem_path);
1463 if (hpsize < *hpsize_min) {
1464 *hpsize_min = hpsize;
1465 }
1466 } else {
1467 *hpsize_min = getpagesize();
1468 }
1469 }
1470
1471 return 0;
1472}
1473
1474long qemu_getrampagesize(void)
1475{
1476 long hpsize = LONG_MAX;
1477 long mainrampagesize;
1478 Object *memdev_root;
1479
1480 if (mem_path) {
1481 mainrampagesize = qemu_mempath_getpagesize(mem_path);
1482 } else {
1483 mainrampagesize = getpagesize();
1484 }
1485
1486 /* it's possible we have memory-backend objects with
1487 * hugepage-backed RAM. these may get mapped into system
1488 * address space via -numa parameters or memory hotplug
1489 * hooks. we want to take these into account, but we
1490 * also want to make sure these supported hugepage
1491 * sizes are applicable across the entire range of memory
1492 * we may boot from, so we take the min across all
1493 * backends, and assume normal pages in cases where a
1494 * backend isn't backed by hugepages.
1495 */
1496 memdev_root = object_resolve_path("/objects", NULL);
1497 if (memdev_root) {
1498 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1499 }
1500 if (hpsize == LONG_MAX) {
1501 /* No additional memory regions found ==> Report main RAM page size */
1502 return mainrampagesize;
1503 }
1504
1505 /* If NUMA is disabled or the NUMA nodes are not backed with a
1506 * memory-backend, then there is at least one node using "normal" RAM,
1507 * so if its page size is smaller we have got to report that size instead.
1508 */
1509 if (hpsize > mainrampagesize &&
1510 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1511 static bool warned;
1512 if (!warned) {
1513 error_report("Huge page support disabled (n/a for main memory).");
1514 warned = true;
1515 }
1516 return mainrampagesize;
1517 }
1518
1519 return hpsize;
1520}
1521#else
1522long qemu_getrampagesize(void)
1523{
1524 return getpagesize();
1525}
1526#endif
1527
1528#ifdef __linux__
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001529static int64_t get_file_size(int fd)
1530{
1531 int64_t size = lseek(fd, 0, SEEK_END);
1532 if (size < 0) {
1533 return -errno;
1534 }
1535 return size;
1536}
1537
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001538static int file_ram_open(const char *path,
1539 const char *region_name,
1540 bool *created,
1541 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001542{
1543 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001544 char *sanitized_name;
1545 char *c;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001546 int fd = -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001547
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001548 *created = false;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001549 for (;;) {
1550 fd = open(path, O_RDWR);
1551 if (fd >= 0) {
1552 /* @path names an existing file, use it */
1553 break;
1554 }
1555 if (errno == ENOENT) {
1556 /* @path names a file that doesn't exist, create it */
1557 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1558 if (fd >= 0) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001559 *created = true;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001560 break;
1561 }
1562 } else if (errno == EISDIR) {
1563 /* @path names a directory, create a file there */
1564 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001565 sanitized_name = g_strdup(region_name);
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001566 for (c = sanitized_name; *c != '\0'; c++) {
1567 if (*c == '/') {
1568 *c = '_';
1569 }
1570 }
1571
1572 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1573 sanitized_name);
1574 g_free(sanitized_name);
1575
1576 fd = mkstemp(filename);
1577 if (fd >= 0) {
1578 unlink(filename);
1579 g_free(filename);
1580 break;
1581 }
1582 g_free(filename);
1583 }
1584 if (errno != EEXIST && errno != EINTR) {
1585 error_setg_errno(errp, errno,
1586 "can't open backing store %s for guest RAM",
1587 path);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001588 return -1;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001589 }
1590 /*
1591 * Try again on EINTR and EEXIST. The latter happens when
1592 * something else creates the file between our two open().
1593 */
1594 }
1595
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001596 return fd;
1597}
1598
1599static void *file_ram_alloc(RAMBlock *block,
1600 ram_addr_t memory,
1601 int fd,
1602 bool truncate,
1603 Error **errp)
1604{
1605 void *area;
1606
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001607 block->page_size = qemu_fd_getpagesize(fd);
Haozhong Zhang83606682016-10-24 20:49:37 +08001608 block->mr->align = block->page_size;
1609#if defined(__s390x__)
1610 if (kvm_enabled()) {
1611 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1612 }
1613#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03001614
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001615 if (memory < block->page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001616 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001617 "or larger than page size 0x%zx",
1618 memory, block->page_size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001619 return NULL;
Haozhong Zhang1775f112016-11-02 09:05:51 +08001620 }
1621
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001622 memory = ROUND_UP(memory, block->page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001623
1624 /*
1625 * ftruncate is not supported by hugetlbfs in older
1626 * hosts, so don't bother bailing out on errors.
1627 * If anything goes wrong with it under other filesystems,
1628 * mmap will fail.
Haozhong Zhangd6af99c2016-10-27 12:22:58 +08001629 *
1630 * Do not truncate the non-empty backend file to avoid corrupting
1631 * the existing data in the file. Disabling shrinking is not
1632 * enough. For example, the current vNVDIMM implementation stores
1633 * the guest NVDIMM labels at the end of the backend file. If the
1634 * backend file is later extended, QEMU will not be able to find
1635 * those labels. Therefore, extending the non-empty backend file
1636 * is disabled as well.
Marcelo Tosattic9027602010-03-01 20:25:08 -03001637 */
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001638 if (truncate && ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001639 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001640 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001641
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001642 area = qemu_ram_mmap(fd, memory, block->mr->align,
1643 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001644 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001645 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001646 "unable to map backing store for guest RAM");
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001647 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001648 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001649
1650 if (mem_prealloc) {
Jitendra Kolhe1e356fc2017-02-24 09:01:43 +05301651 os_mem_prealloc(fd, area, memory, smp_cpus, errp);
Igor Mammedov056b68a2016-07-20 11:54:03 +02001652 if (errp && *errp) {
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001653 qemu_ram_munmap(area, memory);
1654 return NULL;
Igor Mammedov056b68a2016-07-20 11:54:03 +02001655 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001656 }
1657
Alex Williamson04b16652010-07-02 11:13:17 -06001658 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001659 return area;
1660}
1661#endif
1662
Mike Day0dc3f442013-09-05 14:41:35 -04001663/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001664static ram_addr_t find_ram_offset(ram_addr_t size)
1665{
Alex Williamson04b16652010-07-02 11:13:17 -06001666 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001667 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001668
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001669 assert(size != 0); /* it would hand out same offset multiple times */
1670
Mike Day0dc3f442013-09-05 14:41:35 -04001671 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001672 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001673 }
Alex Williamson04b16652010-07-02 11:13:17 -06001674
Peter Xu99e15582017-05-12 12:17:39 +08001675 RAMBLOCK_FOREACH(block) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001676 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001677
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001678 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001679
Peter Xu99e15582017-05-12 12:17:39 +08001680 RAMBLOCK_FOREACH(next_block) {
Alex Williamson04b16652010-07-02 11:13:17 -06001681 if (next_block->offset >= end) {
1682 next = MIN(next, next_block->offset);
1683 }
1684 }
1685 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001686 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001687 mingap = next - end;
1688 }
1689 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001690
1691 if (offset == RAM_ADDR_MAX) {
1692 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1693 (uint64_t)size);
1694 abort();
1695 }
1696
Alex Williamson04b16652010-07-02 11:13:17 -06001697 return offset;
1698}
1699
Juan Quintelab8c48992017-03-21 17:44:30 +01001700unsigned long last_ram_page(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001701{
Alex Williamsond17b5282010-06-25 11:08:38 -06001702 RAMBlock *block;
1703 ram_addr_t last = 0;
1704
Mike Day0dc3f442013-09-05 14:41:35 -04001705 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001706 RAMBLOCK_FOREACH(block) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001707 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001708 }
Mike Day0dc3f442013-09-05 14:41:35 -04001709 rcu_read_unlock();
Juan Quintelab8c48992017-03-21 17:44:30 +01001710 return last >> TARGET_PAGE_BITS;
Alex Williamsond17b5282010-06-25 11:08:38 -06001711}
1712
Jason Baronddb97f12012-08-02 15:44:16 -04001713static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1714{
1715 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001716
1717 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001718 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001719 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1720 if (ret) {
1721 perror("qemu_madvise");
1722 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1723 "but dump_guest_core=off specified\n");
1724 }
1725 }
1726}
1727
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001728const char *qemu_ram_get_idstr(RAMBlock *rb)
1729{
1730 return rb->idstr;
1731}
1732
Dr. David Alan Gilbert463a4ac2017-03-07 18:36:36 +00001733bool qemu_ram_is_shared(RAMBlock *rb)
1734{
1735 return rb->flags & RAM_SHARED;
1736}
1737
Mike Dayae3a7042013-09-05 14:41:35 -04001738/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001739void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001740{
Gongleifa53a0e2016-05-10 10:04:59 +08001741 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001742
Avi Kivityc5705a72011-12-20 15:59:12 +02001743 assert(new_block);
1744 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001745
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001746 if (dev) {
1747 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001748 if (id) {
1749 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001750 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001751 }
1752 }
1753 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1754
Gongleiab0a9952016-05-10 10:05:00 +08001755 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08001756 RAMBLOCK_FOREACH(block) {
Gongleifa53a0e2016-05-10 10:04:59 +08001757 if (block != new_block &&
1758 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001759 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1760 new_block->idstr);
1761 abort();
1762 }
1763 }
Mike Day0dc3f442013-09-05 14:41:35 -04001764 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001765}
1766
Mike Dayae3a7042013-09-05 14:41:35 -04001767/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001768void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001769{
Mike Dayae3a7042013-09-05 14:41:35 -04001770 /* FIXME: arch_init.c assumes that this is not called throughout
1771 * migration. Ignore the problem since hot-unplug during migration
1772 * does not work anyway.
1773 */
Hu Tao20cfe882014-04-02 15:13:26 +08001774 if (block) {
1775 memset(block->idstr, 0, sizeof(block->idstr));
1776 }
1777}
1778
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01001779size_t qemu_ram_pagesize(RAMBlock *rb)
1780{
1781 return rb->page_size;
1782}
1783
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001784/* Returns the largest size of page in use */
1785size_t qemu_ram_pagesize_largest(void)
1786{
1787 RAMBlock *block;
1788 size_t largest = 0;
1789
Peter Xu99e15582017-05-12 12:17:39 +08001790 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilbert67f11b52017-02-24 18:28:34 +00001791 largest = MAX(largest, qemu_ram_pagesize(block));
1792 }
1793
1794 return largest;
1795}
1796
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001797static int memory_try_enable_merging(void *addr, size_t len)
1798{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001799 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001800 /* disabled by the user */
1801 return 0;
1802 }
1803
1804 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1805}
1806
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001807/* Only legal before guest might have detected the memory size: e.g. on
1808 * incoming migration, or right after reset.
1809 *
1810 * As memory core doesn't know how is memory accessed, it is up to
1811 * resize callback to update device state and/or add assertions to detect
1812 * misuse, if necessary.
1813 */
Gongleifa53a0e2016-05-10 10:04:59 +08001814int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001815{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001816 assert(block);
1817
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001818 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001819
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001820 if (block->used_length == newsize) {
1821 return 0;
1822 }
1823
1824 if (!(block->flags & RAM_RESIZEABLE)) {
1825 error_setg_errno(errp, EINVAL,
1826 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1827 " in != 0x" RAM_ADDR_FMT, block->idstr,
1828 newsize, block->used_length);
1829 return -EINVAL;
1830 }
1831
1832 if (block->max_length < newsize) {
1833 error_setg_errno(errp, EINVAL,
1834 "Length too large: %s: 0x" RAM_ADDR_FMT
1835 " > 0x" RAM_ADDR_FMT, block->idstr,
1836 newsize, block->max_length);
1837 return -EINVAL;
1838 }
1839
1840 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1841 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001842 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1843 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001844 memory_region_set_size(block->mr, newsize);
1845 if (block->resized) {
1846 block->resized(block->idstr, newsize, block->host);
1847 }
1848 return 0;
1849}
1850
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001851/* Called with ram_list.mutex held */
1852static void dirty_memory_extend(ram_addr_t old_ram_size,
1853 ram_addr_t new_ram_size)
1854{
1855 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1856 DIRTY_MEMORY_BLOCK_SIZE);
1857 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1858 DIRTY_MEMORY_BLOCK_SIZE);
1859 int i;
1860
1861 /* Only need to extend if block count increased */
1862 if (new_num_blocks <= old_num_blocks) {
1863 return;
1864 }
1865
1866 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1867 DirtyMemoryBlocks *old_blocks;
1868 DirtyMemoryBlocks *new_blocks;
1869 int j;
1870
1871 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1872 new_blocks = g_malloc(sizeof(*new_blocks) +
1873 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1874
1875 if (old_num_blocks) {
1876 memcpy(new_blocks->blocks, old_blocks->blocks,
1877 old_num_blocks * sizeof(old_blocks->blocks[0]));
1878 }
1879
1880 for (j = old_num_blocks; j < new_num_blocks; j++) {
1881 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1882 }
1883
1884 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1885
1886 if (old_blocks) {
1887 g_free_rcu(old_blocks, rcu);
1888 }
1889 }
1890}
1891
Fam Zheng528f46a2016-03-01 14:18:18 +08001892static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001893{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001894 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001895 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001896 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001897 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001898
Juan Quintelab8c48992017-03-21 17:44:30 +01001899 old_ram_size = last_ram_page();
Avi Kivityc5705a72011-12-20 15:59:12 +02001900
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001901 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001902 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001903
1904 if (!new_block->host) {
1905 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001906 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001907 new_block->mr, &err);
1908 if (err) {
1909 error_propagate(errp, err);
1910 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001911 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001912 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001913 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001914 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001915 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001916 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001917 error_setg_errno(errp, errno,
1918 "cannot set up guest memory '%s'",
1919 memory_region_name(new_block->mr));
1920 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001921 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001922 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001923 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001924 }
1925 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001926
Li Zhijiandd631692015-07-02 20:18:06 +08001927 new_ram_size = MAX(old_ram_size,
1928 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1929 if (new_ram_size > old_ram_size) {
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001930 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001931 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001932 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1933 * QLIST (which has an RCU-friendly variant) does not have insertion at
1934 * tail, so save the last element in last_block.
1935 */
Peter Xu99e15582017-05-12 12:17:39 +08001936 RAMBLOCK_FOREACH(block) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001937 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001938 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001939 break;
1940 }
1941 }
1942 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001943 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001944 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001945 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001946 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001947 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001948 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001949 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001950
Mike Day0dc3f442013-09-05 14:41:35 -04001951 /* Write list before version */
1952 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001953 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001954 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001955
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001956 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001957 new_block->used_length,
1958 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001959
Paolo Bonzinia904c912015-01-21 16:18:35 +01001960 if (new_block->host) {
1961 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1962 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
Cao jinc2cd6272016-09-12 14:34:56 +08001963 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
Paolo Bonzinia904c912015-01-21 16:18:35 +01001964 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Paolo Bonzini0987d732016-12-21 00:31:36 +08001965 ram_block_notify_add(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001966 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001967}
1968
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001969#ifdef __linux__
Marc-André Lureau38b33622017-06-02 18:12:23 +04001970RAMBlock *qemu_ram_alloc_from_fd(ram_addr_t size, MemoryRegion *mr,
1971 bool share, int fd,
1972 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001973{
1974 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001975 Error *local_err = NULL;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04001976 int64_t file_size;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001977
1978 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001979 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001980 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001981 }
1982
Marc-André Lureaue45e7ae2017-06-02 18:12:21 +04001983 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1984 error_setg(errp,
1985 "host lacks kvm mmu notifiers, -mem-path unsupported");
1986 return NULL;
1987 }
1988
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001989 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1990 /*
1991 * file_ram_alloc() needs to allocate just like
1992 * phys_mem_alloc, but we haven't bothered to provide
1993 * a hook there.
1994 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001995 error_setg(errp,
1996 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001997 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001998 }
1999
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002000 size = HOST_PAGE_ALIGN(size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002001 file_size = get_file_size(fd);
2002 if (file_size > 0 && file_size < size) {
2003 error_setg(errp, "backing store %s size 0x%" PRIx64
2004 " does not match 'size' option 0x" RAM_ADDR_FMT,
2005 mem_path, file_size, size);
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002006 return NULL;
2007 }
2008
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002009 new_block = g_malloc0(sizeof(*new_block));
2010 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002011 new_block->used_length = size;
2012 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002013 new_block->flags = share ? RAM_SHARED : 0;
Marc-André Lureau8d37b032017-06-02 18:12:22 +04002014 new_block->host = file_ram_alloc(new_block, size, fd, !file_size, errp);
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002015 if (!new_block->host) {
2016 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08002017 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08002018 }
2019
Fam Zheng528f46a2016-03-01 14:18:18 +08002020 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08002021 if (local_err) {
2022 g_free(new_block);
2023 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002024 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002025 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002026 return new_block;
Marc-André Lureau38b33622017-06-02 18:12:23 +04002027
2028}
2029
2030
2031RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
2032 bool share, const char *mem_path,
2033 Error **errp)
2034{
2035 int fd;
2036 bool created;
2037 RAMBlock *block;
2038
2039 fd = file_ram_open(mem_path, memory_region_name(mr), &created, errp);
2040 if (fd < 0) {
2041 return NULL;
2042 }
2043
2044 block = qemu_ram_alloc_from_fd(size, mr, share, fd, errp);
2045 if (!block) {
2046 if (created) {
2047 unlink(mem_path);
2048 }
2049 close(fd);
2050 return NULL;
2051 }
2052
2053 return block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002054}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08002055#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002056
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002057static
Fam Zheng528f46a2016-03-01 14:18:18 +08002058RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
2059 void (*resized)(const char*,
2060 uint64_t length,
2061 void *host),
2062 void *host, bool resizeable,
2063 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002064{
2065 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08002066 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002067
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00002068 size = HOST_PAGE_ALIGN(size);
2069 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002070 new_block = g_malloc0(sizeof(*new_block));
2071 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002072 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002073 new_block->used_length = size;
2074 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002075 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002076 new_block->fd = -1;
Dr. David Alan Gilbert863e9622016-09-29 20:09:37 +01002077 new_block->page_size = getpagesize();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002078 new_block->host = host;
2079 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002080 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002081 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002082 if (resizeable) {
2083 new_block->flags |= RAM_RESIZEABLE;
2084 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002085 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08002086 if (local_err) {
2087 g_free(new_block);
2088 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08002089 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08002090 }
Fam Zheng528f46a2016-03-01 14:18:18 +08002091 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08002092}
2093
Fam Zheng528f46a2016-03-01 14:18:18 +08002094RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002095 MemoryRegion *mr, Error **errp)
2096{
2097 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
2098}
2099
Fam Zheng528f46a2016-03-01 14:18:18 +08002100RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00002101{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002102 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
2103}
2104
Fam Zheng528f46a2016-03-01 14:18:18 +08002105RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02002106 void (*resized)(const char*,
2107 uint64_t length,
2108 void *host),
2109 MemoryRegion *mr, Error **errp)
2110{
2111 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00002112}
bellarde9a1ab12007-02-08 23:08:38 +00002113
Paolo Bonzini43771532013-09-09 17:58:40 +02002114static void reclaim_ramblock(RAMBlock *block)
2115{
2116 if (block->flags & RAM_PREALLOC) {
2117 ;
2118 } else if (xen_enabled()) {
2119 xen_invalidate_map_cache_entry(block->host);
2120#ifndef _WIN32
2121 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02002122 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02002123 close(block->fd);
2124#endif
2125 } else {
2126 qemu_anon_ram_free(block->host, block->max_length);
2127 }
2128 g_free(block);
2129}
2130
Fam Zhengf1060c52016-03-01 14:18:22 +08002131void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00002132{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02002133 if (!block) {
2134 return;
2135 }
2136
Paolo Bonzini0987d732016-12-21 00:31:36 +08002137 if (block->host) {
2138 ram_block_notify_remove(block->host, block->max_length);
2139 }
2140
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002141 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08002142 QLIST_REMOVE_RCU(block, next);
2143 ram_list.mru_block = NULL;
2144 /* Write list before version */
2145 smp_wmb();
2146 ram_list.version++;
2147 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07002148 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00002149}
2150
Huang Yingcd19cfa2011-03-02 08:56:19 +01002151#ifndef _WIN32
2152void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2153{
2154 RAMBlock *block;
2155 ram_addr_t offset;
2156 int flags;
2157 void *area, *vaddr;
2158
Peter Xu99e15582017-05-12 12:17:39 +08002159 RAMBLOCK_FOREACH(block) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002160 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002161 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02002162 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08002163 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01002164 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02002165 } else if (xen_enabled()) {
2166 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002167 } else {
2168 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02002169 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08002170 flags |= (block->flags & RAM_SHARED ?
2171 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02002172 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2173 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002174 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02002175 /*
2176 * Remap needs to match alloc. Accelerators that
2177 * set phys_mem_alloc never remap. If they did,
2178 * we'd need a remap hook here.
2179 */
2180 assert(phys_mem_alloc == qemu_anon_ram_alloc);
2181
Huang Yingcd19cfa2011-03-02 08:56:19 +01002182 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2183 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2184 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002185 }
2186 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002187 fprintf(stderr, "Could not remap addr: "
2188 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01002189 length, addr);
2190 exit(1);
2191 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002192 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002193 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002194 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01002195 }
2196 }
2197}
2198#endif /* !_WIN32 */
2199
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002200/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04002201 * This should not be used for general purpose DMA. Use address_space_map
2202 * or address_space_rw instead. For local memory (e.g. video ram) that the
2203 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04002204 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002205 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002206 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002207void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002208{
Gonglei3655cb92016-02-20 10:35:20 +08002209 RAMBlock *block = ram_block;
2210
2211 if (block == NULL) {
2212 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002213 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002214 }
Mike Dayae3a7042013-09-05 14:41:35 -04002215
2216 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002217 /* We need to check if the requested address is in the RAM
2218 * because we don't want to map the entire memory in QEMU.
2219 * In that case just map until the end of the page.
2220 */
2221 if (block->offset == 0) {
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002222 return xen_map_cache(addr, 0, 0, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002223 }
Mike Dayae3a7042013-09-05 14:41:35 -04002224
Stefano Stabellini1ff7c592017-05-03 14:00:35 -07002225 block->host = xen_map_cache(block->offset, block->max_length, 1, false);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01002226 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002227 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00002228}
2229
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002230/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04002231 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04002232 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002233 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04002234 */
Gonglei3655cb92016-02-20 10:35:20 +08002235static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002236 hwaddr *size, bool lock)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002237{
Gonglei3655cb92016-02-20 10:35:20 +08002238 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002239 if (*size == 0) {
2240 return NULL;
2241 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002242
Gonglei3655cb92016-02-20 10:35:20 +08002243 if (block == NULL) {
2244 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002245 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08002246 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002247 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002248
2249 if (xen_enabled() && block->host == NULL) {
2250 /* We need to check if the requested address is in the RAM
2251 * because we don't want to map the entire memory in QEMU.
2252 * In that case just map the requested area.
2253 */
2254 if (block->offset == 0) {
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002255 return xen_map_cache(addr, *size, lock, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002256 }
2257
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01002258 block->host = xen_map_cache(block->offset, block->max_length, 1, lock);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002259 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002260
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002261 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002262}
2263
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002264/*
2265 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2266 * in that RAMBlock.
2267 *
2268 * ptr: Host pointer to look up
2269 * round_offset: If true round the result offset down to a page boundary
2270 * *ram_addr: set to result ram_addr
2271 * *offset: set to result offset within the RAMBlock
2272 *
2273 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04002274 *
2275 * By the time this function returns, the returned pointer is not protected
2276 * by RCU anymore. If the caller is not within an RCU critical section and
2277 * does not hold the iothread lock, it must have other means of protecting the
2278 * pointer, such as a reference to the region that includes the incoming
2279 * ram_addr_t.
2280 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002281RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002282 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00002283{
pbrook94a6b542009-04-11 17:15:54 +00002284 RAMBlock *block;
2285 uint8_t *host = ptr;
2286
Jan Kiszka868bb332011-06-21 22:59:09 +02002287 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02002288 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04002289 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02002290 ram_addr = xen_ram_addr_from_mapcache(ptr);
2291 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002292 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01002293 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002294 }
Mike Day0dc3f442013-09-05 14:41:35 -04002295 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002296 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002297 }
2298
Mike Day0dc3f442013-09-05 14:41:35 -04002299 rcu_read_lock();
2300 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002301 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002302 goto found;
2303 }
2304
Peter Xu99e15582017-05-12 12:17:39 +08002305 RAMBLOCK_FOREACH(block) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002306 /* This case append when the block is not mapped. */
2307 if (block->host == NULL) {
2308 continue;
2309 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002310 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002311 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002312 }
pbrook94a6b542009-04-11 17:15:54 +00002313 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002314
Mike Day0dc3f442013-09-05 14:41:35 -04002315 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002316 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002317
2318found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002319 *offset = (host - block->host);
2320 if (round_offset) {
2321 *offset &= TARGET_PAGE_MASK;
2322 }
Mike Day0dc3f442013-09-05 14:41:35 -04002323 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002324 return block;
2325}
2326
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002327/*
2328 * Finds the named RAMBlock
2329 *
2330 * name: The name of RAMBlock to find
2331 *
2332 * Returns: RAMBlock (or NULL if not found)
2333 */
2334RAMBlock *qemu_ram_block_by_name(const char *name)
2335{
2336 RAMBlock *block;
2337
Peter Xu99e15582017-05-12 12:17:39 +08002338 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002339 if (!strcmp(name, block->idstr)) {
2340 return block;
2341 }
2342 }
2343
2344 return NULL;
2345}
2346
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002347/* Some of the softmmu routines need to translate from a host pointer
2348 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002349ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002350{
2351 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02002352 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002353
Paolo Bonzinif615f392016-05-26 10:07:50 +02002354 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002355 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002356 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002357 }
2358
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002359 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002360}
Alex Williamsonf471a172010-06-11 11:11:42 -06002361
Peter Maydell27266272017-11-20 18:08:27 +00002362/* Called within RCU critical section. */
2363void memory_notdirty_write_prepare(NotDirtyInfo *ndi,
2364 CPUState *cpu,
2365 vaddr mem_vaddr,
2366 ram_addr_t ram_addr,
2367 unsigned size)
2368{
2369 ndi->cpu = cpu;
2370 ndi->ram_addr = ram_addr;
2371 ndi->mem_vaddr = mem_vaddr;
2372 ndi->size = size;
2373 ndi->locked = false;
2374
2375 assert(tcg_enabled());
2376 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2377 ndi->locked = true;
2378 tb_lock();
2379 tb_invalidate_phys_page_fast(ram_addr, size);
2380 }
2381}
2382
2383/* Called within RCU critical section. */
2384void memory_notdirty_write_complete(NotDirtyInfo *ndi)
2385{
2386 if (ndi->locked) {
2387 tb_unlock();
2388 }
2389
2390 /* Set both VGA and migration bits for simplicity and to remove
2391 * the notdirty callback faster.
2392 */
2393 cpu_physical_memory_set_dirty_range(ndi->ram_addr, ndi->size,
2394 DIRTY_CLIENTS_NOCODE);
2395 /* we remove the notdirty callback only if the code has been
2396 flushed */
2397 if (!cpu_physical_memory_is_clean(ndi->ram_addr)) {
2398 tlb_set_dirty(ndi->cpu, ndi->mem_vaddr);
2399 }
2400}
2401
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002402/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002403static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002404 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002405{
Peter Maydell27266272017-11-20 18:08:27 +00002406 NotDirtyInfo ndi;
Alex Bennéeba051fb2016-10-27 16:10:16 +01002407
Peter Maydell27266272017-11-20 18:08:27 +00002408 memory_notdirty_write_prepare(&ndi, current_cpu, current_cpu->mem_io_vaddr,
2409 ram_addr, size);
2410
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002411 switch (size) {
2412 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002413 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002414 break;
2415 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002416 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002417 break;
2418 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002419 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002420 break;
Andrew Baumannad528782017-10-13 11:19:13 -07002421 case 8:
2422 stq_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2423 break;
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002424 default:
2425 abort();
2426 }
Peter Maydell27266272017-11-20 18:08:27 +00002427 memory_notdirty_write_complete(&ndi);
bellard1ccde1c2004-02-06 19:46:14 +00002428}
2429
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002430static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2431 unsigned size, bool is_write)
2432{
2433 return is_write;
2434}
2435
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002436static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002437 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002438 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002439 .endianness = DEVICE_NATIVE_ENDIAN,
Andrew Baumannad528782017-10-13 11:19:13 -07002440 .valid = {
2441 .min_access_size = 1,
2442 .max_access_size = 8,
2443 .unaligned = false,
2444 },
2445 .impl = {
2446 .min_access_size = 1,
2447 .max_access_size = 8,
2448 .unaligned = false,
2449 },
bellard1ccde1c2004-02-06 19:46:14 +00002450};
2451
pbrook0f459d12008-06-09 00:20:13 +00002452/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002453static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002454{
Andreas Färber93afead2013-08-26 03:41:01 +02002455 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002456 CPUClass *cc = CPU_GET_CLASS(cpu);
pbrook0f459d12008-06-09 00:20:13 +00002457 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002458 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002459
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002460 assert(tcg_enabled());
Andreas Färberff4700b2013-08-26 18:23:18 +02002461 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002462 /* We re-entered the check after replacing the TB. Now raise
2463 * the debug interrupt so that is will trigger after the
2464 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002465 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002466 return;
2467 }
Andreas Färber93afead2013-08-26 03:41:01 +02002468 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Julian Brown40612002017-02-07 18:29:59 +00002469 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
Andreas Färberff4700b2013-08-26 18:23:18 +02002470 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002471 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2472 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002473 if (flags == BP_MEM_READ) {
2474 wp->flags |= BP_WATCHPOINT_HIT_READ;
2475 } else {
2476 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2477 }
2478 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002479 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002480 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002481 if (wp->flags & BP_CPU &&
2482 !cc->debug_check_watchpoint(cpu, wp)) {
2483 wp->flags &= ~BP_WATCHPOINT_HIT;
2484 continue;
2485 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002486 cpu->watchpoint_hit = wp;
KONRAD Frederica5e99822016-10-27 16:10:06 +01002487
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002488 /* Both tb_lock and iothread_mutex will be reset when
2489 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2490 * back into the cpu_exec main loop.
KONRAD Frederica5e99822016-10-27 16:10:06 +01002491 */
2492 tb_lock();
Andreas Färber239c51a2013-09-01 17:12:23 +02002493 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002494 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002495 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002496 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002497 } else {
Richard Henderson9b990ee2017-10-13 10:50:02 -07002498 /* Force execution of one insn next time. */
2499 cpu->cflags_next_tb = 1 | curr_cflags();
Peter Maydell6886b982016-05-17 15:18:04 +01002500 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002501 }
aliguori06d55cc2008-11-18 20:24:06 +00002502 }
aliguori6e140f22008-11-18 20:37:55 +00002503 } else {
2504 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002505 }
2506 }
2507}
2508
pbrook6658ffb2007-03-16 23:58:11 +00002509/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2510 so these check for a hit then pass through to the normal out-of-line
2511 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002512static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2513 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002514{
Peter Maydell66b9b432015-04-26 16:49:24 +01002515 MemTxResult res;
2516 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002517 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2518 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002519
Peter Maydell66b9b432015-04-26 16:49:24 +01002520 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002521 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002522 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002523 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002524 break;
2525 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002526 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002527 break;
2528 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002529 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002530 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002531 case 8:
2532 data = address_space_ldq(as, addr, attrs, &res);
2533 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002534 default: abort();
2535 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002536 *pdata = data;
2537 return res;
2538}
2539
2540static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2541 uint64_t val, unsigned size,
2542 MemTxAttrs attrs)
2543{
2544 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002545 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2546 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002547
2548 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2549 switch (size) {
2550 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002551 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002552 break;
2553 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002554 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002555 break;
2556 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002557 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002558 break;
Paolo Bonzini306526b2017-10-17 14:16:05 +02002559 case 8:
2560 address_space_stq(as, addr, val, attrs, &res);
2561 break;
Peter Maydell66b9b432015-04-26 16:49:24 +01002562 default: abort();
2563 }
2564 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002565}
2566
Avi Kivity1ec9b902012-01-02 12:47:48 +02002567static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002568 .read_with_attrs = watch_mem_read,
2569 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002570 .endianness = DEVICE_NATIVE_ENDIAN,
Paolo Bonzini306526b2017-10-17 14:16:05 +02002571 .valid = {
2572 .min_access_size = 1,
2573 .max_access_size = 8,
2574 .unaligned = false,
2575 },
2576 .impl = {
2577 .min_access_size = 1,
2578 .max_access_size = 8,
2579 .unaligned = false,
2580 },
pbrook6658ffb2007-03-16 23:58:11 +00002581};
pbrook6658ffb2007-03-16 23:58:11 +00002582
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002583static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
2584 const uint8_t *buf, int len);
2585static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
2586 bool is_write);
2587
Peter Maydellf25a49e2015-04-26 16:49:24 +01002588static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2589 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002590{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002591 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002592 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002593 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002594
blueswir1db7b5422007-05-26 17:36:03 +00002595#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002596 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002597 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002598#endif
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002599 res = flatview_read(subpage->fv, addr + subpage->base, attrs, buf, len);
Peter Maydell5c9eb022015-04-26 16:49:24 +01002600 if (res) {
2601 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002602 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002603 switch (len) {
2604 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002605 *data = ldub_p(buf);
2606 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002607 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002608 *data = lduw_p(buf);
2609 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002610 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002611 *data = ldl_p(buf);
2612 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002613 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002614 *data = ldq_p(buf);
2615 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002616 default:
2617 abort();
2618 }
blueswir1db7b5422007-05-26 17:36:03 +00002619}
2620
Peter Maydellf25a49e2015-04-26 16:49:24 +01002621static MemTxResult subpage_write(void *opaque, hwaddr addr,
2622 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002623{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002624 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002625 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002626
blueswir1db7b5422007-05-26 17:36:03 +00002627#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002628 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002629 " value %"PRIx64"\n",
2630 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002631#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002632 switch (len) {
2633 case 1:
2634 stb_p(buf, value);
2635 break;
2636 case 2:
2637 stw_p(buf, value);
2638 break;
2639 case 4:
2640 stl_p(buf, value);
2641 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002642 case 8:
2643 stq_p(buf, value);
2644 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002645 default:
2646 abort();
2647 }
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002648 return flatview_write(subpage->fv, addr + subpage->base, attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002649}
2650
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002651static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002652 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002653{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002654 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002655#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002656 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002657 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002658#endif
2659
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002660 return flatview_access_valid(subpage->fv, addr + subpage->base,
2661 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002662}
2663
Avi Kivity70c68e42012-01-02 12:32:48 +02002664static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002665 .read_with_attrs = subpage_read,
2666 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002667 .impl.min_access_size = 1,
2668 .impl.max_access_size = 8,
2669 .valid.min_access_size = 1,
2670 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002671 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002672 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002673};
2674
Anthony Liguoric227f092009-10-01 16:12:16 -05002675static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002676 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002677{
2678 int idx, eidx;
2679
2680 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2681 return -1;
2682 idx = SUBPAGE_IDX(start);
2683 eidx = SUBPAGE_IDX(end);
2684#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002685 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2686 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002687#endif
blueswir1db7b5422007-05-26 17:36:03 +00002688 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002689 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002690 }
2691
2692 return 0;
2693}
2694
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002695static subpage_t *subpage_init(FlatView *fv, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002696{
Anthony Liguoric227f092009-10-01 16:12:16 -05002697 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002698
Vijaya Kumar K2615fab2016-10-24 16:26:49 +01002699 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002700 mmio->fv = fv;
aliguori1eec6142009-02-05 22:06:18 +00002701 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002702 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002703 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002704 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002705#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002706 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2707 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002708#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002709 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002710
2711 return mmio;
2712}
2713
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002714static uint16_t dummy_section(PhysPageMap *map, FlatView *fv, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002715{
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002716 assert(fv);
Avi Kivity5312bd82012-02-12 18:32:55 +02002717 MemoryRegionSection section = {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002718 .fv = fv,
Avi Kivity5312bd82012-02-12 18:32:55 +02002719 .mr = mr,
2720 .offset_within_address_space = 0,
2721 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002722 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002723 };
2724
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002725 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002726}
2727
Peter Maydell8af36742017-12-13 17:52:28 +00002728static void readonly_mem_write(void *opaque, hwaddr addr,
2729 uint64_t val, unsigned size)
2730{
2731 /* Ignore any write to ROM. */
2732}
2733
2734static bool readonly_mem_accepts(void *opaque, hwaddr addr,
2735 unsigned size, bool is_write)
2736{
2737 return is_write;
2738}
2739
2740/* This will only be used for writes, because reads are special cased
2741 * to directly access the underlying host ram.
2742 */
2743static const MemoryRegionOps readonly_mem_ops = {
2744 .write = readonly_mem_write,
2745 .valid.accepts = readonly_mem_accepts,
2746 .endianness = DEVICE_NATIVE_ENDIAN,
2747 .valid = {
2748 .min_access_size = 1,
2749 .max_access_size = 8,
2750 .unaligned = false,
2751 },
2752 .impl = {
2753 .min_access_size = 1,
2754 .max_access_size = 8,
2755 .unaligned = false,
2756 },
2757};
2758
Peter Maydella54c87b2016-01-21 14:15:05 +00002759MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002760{
Peter Maydella54c87b2016-01-21 14:15:05 +00002761 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2762 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002763 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002764 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002765
2766 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002767}
2768
Avi Kivitye9179ce2009-06-14 11:38:52 +03002769static void io_mem_init(void)
2770{
Peter Maydell8af36742017-12-13 17:52:28 +00002771 memory_region_init_io(&io_mem_rom, NULL, &readonly_mem_ops,
2772 NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002773 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002774 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002775
2776 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2777 * which can be called without the iothread mutex.
2778 */
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002779 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002780 NULL, UINT64_MAX);
Jan Kiszka8d04fb52017-02-23 18:29:11 +00002781 memory_region_clear_global_locking(&io_mem_notdirty);
2782
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002783 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002784 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002785}
2786
Alexey Kardashevskiy8629d3f2017-09-21 18:51:00 +10002787AddressSpaceDispatch *address_space_dispatch_new(FlatView *fv)
Avi Kivityac1970f2012-10-03 16:22:53 +02002788{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002789 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2790 uint16_t n;
2791
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002792 n = dummy_section(&d->map, fv, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002793 assert(n == PHYS_SECTION_UNASSIGNED);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002794 n = dummy_section(&d->map, fv, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002795 assert(n == PHYS_SECTION_NOTDIRTY);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002796 n = dummy_section(&d->map, fv, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002797 assert(n == PHYS_SECTION_ROM);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002798 n = dummy_section(&d->map, fv, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002799 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002800
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002801 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002802
2803 return d;
Paolo Bonzini00752702013-05-29 12:13:54 +02002804}
2805
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002806void address_space_dispatch_free(AddressSpaceDispatch *d)
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002807{
2808 phys_sections_free(&d->map);
2809 g_free(d);
2810}
2811
Avi Kivity1d711482012-10-02 18:54:45 +02002812static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002813{
Peter Maydell32857f42015-10-01 15:29:50 +01002814 CPUAddressSpace *cpuas;
2815 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002816
2817 /* since each CPU stores ram addresses in its TLB cache, we must
2818 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002819 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2820 cpu_reloading_memory_map();
2821 /* The CPU and TLB are protected by the iothread lock.
2822 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2823 * may have split the RCU critical section.
2824 */
Alexey Kardashevskiy66a6df12017-09-21 18:50:56 +10002825 d = address_space_to_dispatch(cpuas->as);
Alex Bennéef35e44e2016-10-21 16:34:18 +01002826 atomic_rcu_set(&cpuas->memory_dispatch, d);
Alex Bennéed10eb082016-11-14 14:17:28 +00002827 tlb_flush(cpuas->cpu);
Avi Kivity50c1e142012-02-08 21:36:02 +02002828}
2829
Avi Kivity62152b82011-07-26 14:26:14 +03002830static void memory_map_init(void)
2831{
Anthony Liguori7267c092011-08-20 22:09:37 -05002832 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002833
Paolo Bonzini57271d62013-11-07 17:14:37 +01002834 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002835 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002836
Anthony Liguori7267c092011-08-20 22:09:37 -05002837 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002838 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2839 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002840 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002841}
2842
2843MemoryRegion *get_system_memory(void)
2844{
2845 return system_memory;
2846}
2847
Avi Kivity309cb472011-08-08 16:09:03 +03002848MemoryRegion *get_system_io(void)
2849{
2850 return system_io;
2851}
2852
pbrooke2eef172008-06-08 01:09:01 +00002853#endif /* !defined(CONFIG_USER_ONLY) */
2854
bellard13eb76e2004-01-24 15:23:36 +00002855/* physical memory access (slow version, mainly for debug) */
2856#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002857int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002858 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002859{
2860 int l, flags;
2861 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002862 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002863
2864 while (len > 0) {
2865 page = addr & TARGET_PAGE_MASK;
2866 l = (page + TARGET_PAGE_SIZE) - addr;
2867 if (l > len)
2868 l = len;
2869 flags = page_get_flags(page);
2870 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002871 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002872 if (is_write) {
2873 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002874 return -1;
bellard579a97f2007-11-11 14:26:47 +00002875 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002876 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002877 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002878 memcpy(p, buf, l);
2879 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002880 } else {
2881 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002882 return -1;
bellard579a97f2007-11-11 14:26:47 +00002883 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002884 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002885 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002886 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002887 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002888 }
2889 len -= l;
2890 buf += l;
2891 addr += l;
2892 }
Paul Brooka68fe892010-03-01 00:08:59 +00002893 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002894}
bellard8df1cd02005-01-28 22:37:22 +00002895
bellard13eb76e2004-01-24 15:23:36 +00002896#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002897
Paolo Bonzini845b6212015-03-23 11:45:53 +01002898static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002899 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002900{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002901 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002902 addr += memory_region_get_ram_addr(mr);
2903
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002904 /* No early return if dirty_log_mask is or becomes 0, because
2905 * cpu_physical_memory_set_dirty_range will still call
2906 * xen_modified_memory.
2907 */
2908 if (dirty_log_mask) {
2909 dirty_log_mask =
2910 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002911 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002912 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
Paolo Bonzini5aa1ef72017-07-03 17:50:40 +02002913 assert(tcg_enabled());
Alex Bennéeba051fb2016-10-27 16:10:16 +01002914 tb_lock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002915 tb_invalidate_phys_range(addr, addr + length);
Alex Bennéeba051fb2016-10-27 16:10:16 +01002916 tb_unlock();
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002917 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2918 }
2919 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002920}
2921
Richard Henderson23326162013-07-08 14:55:59 -07002922static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002923{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002924 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002925
2926 /* Regions are assumed to support 1-4 byte accesses unless
2927 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002928 if (access_size_max == 0) {
2929 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002930 }
Richard Henderson23326162013-07-08 14:55:59 -07002931
2932 /* Bound the maximum access by the alignment of the address. */
2933 if (!mr->ops->impl.unaligned) {
2934 unsigned align_size_max = addr & -addr;
2935 if (align_size_max != 0 && align_size_max < access_size_max) {
2936 access_size_max = align_size_max;
2937 }
2938 }
2939
2940 /* Don't attempt accesses larger than the maximum. */
2941 if (l > access_size_max) {
2942 l = access_size_max;
2943 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002944 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002945
2946 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002947}
2948
Jan Kiszka4840f102015-06-18 18:47:22 +02002949static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002950{
Jan Kiszka4840f102015-06-18 18:47:22 +02002951 bool unlocked = !qemu_mutex_iothread_locked();
2952 bool release_lock = false;
2953
2954 if (unlocked && mr->global_locking) {
2955 qemu_mutex_lock_iothread();
2956 unlocked = false;
2957 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002958 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002959 if (mr->flush_coalesced_mmio) {
2960 if (unlocked) {
2961 qemu_mutex_lock_iothread();
2962 }
2963 qemu_flush_coalesced_mmio_buffer();
2964 if (unlocked) {
2965 qemu_mutex_unlock_iothread();
2966 }
2967 }
2968
2969 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002970}
2971
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002972/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10002973static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr,
2974 MemTxAttrs attrs,
2975 const uint8_t *buf,
2976 int len, hwaddr addr1,
2977 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002978{
bellard13eb76e2004-01-24 15:23:36 +00002979 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002980 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002981 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002982 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002983
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002984 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002985 if (!memory_access_is_direct(mr, true)) {
2986 release_lock |= prepare_mmio_access(mr);
2987 l = memory_access_size(mr, l, addr1);
2988 /* XXX: could force current_cpu to NULL to avoid
2989 potential bugs */
2990 switch (l) {
2991 case 8:
2992 /* 64 bit write access */
2993 val = ldq_p(buf);
2994 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2995 attrs);
2996 break;
2997 case 4:
2998 /* 32 bit write access */
Ladi Prosek6da67de2017-01-26 15:22:37 +01002999 val = (uint32_t)ldl_p(buf);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003000 result |= memory_region_dispatch_write(mr, addr1, val, 4,
3001 attrs);
3002 break;
3003 case 2:
3004 /* 16 bit write access */
3005 val = lduw_p(buf);
3006 result |= memory_region_dispatch_write(mr, addr1, val, 2,
3007 attrs);
3008 break;
3009 case 1:
3010 /* 8 bit write access */
3011 val = ldub_p(buf);
3012 result |= memory_region_dispatch_write(mr, addr1, val, 1,
3013 attrs);
3014 break;
3015 default:
3016 abort();
bellard13eb76e2004-01-24 15:23:36 +00003017 }
3018 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003019 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003020 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003021 memcpy(ptr, buf, l);
3022 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00003023 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003024
3025 if (release_lock) {
3026 qemu_mutex_unlock_iothread();
3027 release_lock = false;
3028 }
3029
bellard13eb76e2004-01-24 15:23:36 +00003030 len -= l;
3031 buf += l;
3032 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003033
3034 if (!len) {
3035 break;
3036 }
3037
3038 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003039 mr = flatview_translate(fv, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00003040 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02003041
Peter Maydell3b643492015-04-26 16:49:23 +01003042 return result;
bellard13eb76e2004-01-24 15:23:36 +00003043}
bellard8df1cd02005-01-28 22:37:22 +00003044
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003045static MemTxResult flatview_write(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3046 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003047{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003048 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003049 hwaddr addr1;
3050 MemoryRegion *mr;
3051 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003052
3053 if (len > 0) {
3054 rcu_read_lock();
3055 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003056 mr = flatview_translate(fv, addr, &addr1, &l, true);
3057 result = flatview_write_continue(fv, addr, attrs, buf, len,
3058 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003059 rcu_read_unlock();
3060 }
3061
3062 return result;
3063}
3064
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003065MemTxResult address_space_write(AddressSpace *as, hwaddr addr,
3066 MemTxAttrs attrs,
3067 const uint8_t *buf, int len)
3068{
3069 return flatview_write(address_space_to_flatview(as), addr, attrs, buf, len);
3070}
3071
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003072/* Called within RCU critical section. */
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003073MemTxResult flatview_read_continue(FlatView *fv, hwaddr addr,
3074 MemTxAttrs attrs, uint8_t *buf,
3075 int len, hwaddr addr1, hwaddr l,
3076 MemoryRegion *mr)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003077{
3078 uint8_t *ptr;
3079 uint64_t val;
3080 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003081 bool release_lock = false;
3082
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003083 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003084 if (!memory_access_is_direct(mr, false)) {
3085 /* I/O case */
3086 release_lock |= prepare_mmio_access(mr);
3087 l = memory_access_size(mr, l, addr1);
3088 switch (l) {
3089 case 8:
3090 /* 64 bit read access */
3091 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
3092 attrs);
3093 stq_p(buf, val);
3094 break;
3095 case 4:
3096 /* 32 bit read access */
3097 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
3098 attrs);
3099 stl_p(buf, val);
3100 break;
3101 case 2:
3102 /* 16 bit read access */
3103 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
3104 attrs);
3105 stw_p(buf, val);
3106 break;
3107 case 1:
3108 /* 8 bit read access */
3109 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
3110 attrs);
3111 stb_p(buf, val);
3112 break;
3113 default:
3114 abort();
3115 }
3116 } else {
3117 /* RAM case */
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003118 ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003119 memcpy(buf, ptr, l);
3120 }
3121
3122 if (release_lock) {
3123 qemu_mutex_unlock_iothread();
3124 release_lock = false;
3125 }
3126
3127 len -= l;
3128 buf += l;
3129 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003130
3131 if (!len) {
3132 break;
3133 }
3134
3135 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003136 mr = flatview_translate(fv, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003137 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003138
3139 return result;
3140}
3141
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003142MemTxResult flatview_read_full(FlatView *fv, hwaddr addr,
3143 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003144{
3145 hwaddr l;
3146 hwaddr addr1;
3147 MemoryRegion *mr;
3148 MemTxResult result = MEMTX_OK;
3149
3150 if (len > 0) {
3151 rcu_read_lock();
3152 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003153 mr = flatview_translate(fv, addr, &addr1, &l, false);
3154 result = flatview_read_continue(fv, addr, attrs, buf, len,
3155 addr1, l, mr);
Paolo Bonzinia203ac72015-12-09 10:18:57 +01003156 rcu_read_unlock();
3157 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003158
3159 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02003160}
3161
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003162static MemTxResult flatview_rw(FlatView *fv, hwaddr addr, MemTxAttrs attrs,
3163 uint8_t *buf, int len, bool is_write)
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003164{
3165 if (is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003166 return flatview_write(fv, addr, attrs, (uint8_t *)buf, len);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003167 } else {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003168 return flatview_read(fv, addr, attrs, (uint8_t *)buf, len);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01003169 }
3170}
Avi Kivityac1970f2012-10-03 16:22:53 +02003171
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003172MemTxResult address_space_rw(AddressSpace *as, hwaddr addr,
3173 MemTxAttrs attrs, uint8_t *buf,
3174 int len, bool is_write)
3175{
3176 return flatview_rw(address_space_to_flatview(as),
3177 addr, attrs, buf, len, is_write);
3178}
3179
Avi Kivitya8170e52012-10-23 12:30:10 +02003180void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02003181 int len, int is_write)
3182{
Peter Maydell5c9eb022015-04-26 16:49:24 +01003183 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
3184 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02003185}
3186
Alexander Graf582b55a2013-12-11 14:17:44 +01003187enum write_rom_type {
3188 WRITE_DATA,
3189 FLUSH_CACHE,
3190};
3191
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003192static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01003193 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00003194{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003195 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00003196 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003197 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003198 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00003199
Paolo Bonzini41063e12015-03-18 14:21:43 +01003200 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00003201 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003202 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003203 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00003204
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003205 if (!(memory_region_is_ram(mr) ||
3206 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02003207 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003208 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00003209 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003210 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01003211 switch (type) {
3212 case WRITE_DATA:
3213 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01003214 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01003215 break;
3216 case FLUSH_CACHE:
3217 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
3218 break;
3219 }
bellardd0ecd2a2006-04-23 17:14:48 +00003220 }
3221 len -= l;
3222 buf += l;
3223 addr += l;
3224 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003225 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00003226}
3227
Alexander Graf582b55a2013-12-11 14:17:44 +01003228/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003229void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01003230 const uint8_t *buf, int len)
3231{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003232 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01003233}
3234
3235void cpu_flush_icache_range(hwaddr start, int len)
3236{
3237 /*
3238 * This function should do the same thing as an icache flush that was
3239 * triggered from within the guest. For TCG we are always cache coherent,
3240 * so there is no need to flush anything. For KVM / Xen we need to flush
3241 * the host's instruction cache at least.
3242 */
3243 if (tcg_enabled()) {
3244 return;
3245 }
3246
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10003247 cpu_physical_memory_write_rom_internal(&address_space_memory,
3248 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01003249}
3250
aliguori6d16c2f2009-01-22 16:59:11 +00003251typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003252 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00003253 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02003254 hwaddr addr;
3255 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003256 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00003257} BounceBuffer;
3258
3259static BounceBuffer bounce;
3260
aliguoriba223c22009-01-22 16:59:16 +00003261typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08003262 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003263 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003264} MapClient;
3265
Fam Zheng38e047b2015-03-16 17:03:35 +08003266QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003267static QLIST_HEAD(map_client_list, MapClient) map_client_list
3268 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003269
Fam Zhenge95205e2015-03-16 17:03:37 +08003270static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00003271{
Blue Swirl72cf2d42009-09-12 07:36:22 +00003272 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003273 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003274}
3275
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003276static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00003277{
3278 MapClient *client;
3279
Blue Swirl72cf2d42009-09-12 07:36:22 +00003280 while (!QLIST_EMPTY(&map_client_list)) {
3281 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08003282 qemu_bh_schedule(client->bh);
3283 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00003284 }
3285}
3286
Fam Zhenge95205e2015-03-16 17:03:37 +08003287void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003288{
3289 MapClient *client = g_malloc(sizeof(*client));
3290
Fam Zheng38e047b2015-03-16 17:03:35 +08003291 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08003292 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00003293 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003294 if (!atomic_read(&bounce.in_use)) {
3295 cpu_notify_map_clients_locked();
3296 }
Fam Zheng38e047b2015-03-16 17:03:35 +08003297 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003298}
3299
Fam Zheng38e047b2015-03-16 17:03:35 +08003300void cpu_exec_init_all(void)
3301{
3302 qemu_mutex_init(&ram_list.mutex);
Peter Maydell20bccb82016-10-24 16:26:49 +01003303 /* The data structures we set up here depend on knowing the page size,
3304 * so no more changes can be made after this point.
3305 * In an ideal world, nothing we did before we had finished the
3306 * machine setup would care about the target page size, and we could
3307 * do this much later, rather than requiring board models to state
3308 * up front what their requirements are.
3309 */
3310 finalize_target_page_bits();
Fam Zheng38e047b2015-03-16 17:03:35 +08003311 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01003312 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08003313 qemu_mutex_init(&map_client_list_lock);
3314}
3315
Fam Zhenge95205e2015-03-16 17:03:37 +08003316void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00003317{
Fam Zhenge95205e2015-03-16 17:03:37 +08003318 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00003319
Fam Zhenge95205e2015-03-16 17:03:37 +08003320 qemu_mutex_lock(&map_client_list_lock);
3321 QLIST_FOREACH(client, &map_client_list, link) {
3322 if (client->bh == bh) {
3323 cpu_unregister_map_client_do(client);
3324 break;
3325 }
3326 }
3327 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00003328}
3329
3330static void cpu_notify_map_clients(void)
3331{
Fam Zheng38e047b2015-03-16 17:03:35 +08003332 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08003333 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08003334 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00003335}
3336
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003337static bool flatview_access_valid(FlatView *fv, hwaddr addr, int len,
3338 bool is_write)
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003339{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003340 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003341 hwaddr l, xlat;
3342
Paolo Bonzini41063e12015-03-18 14:21:43 +01003343 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003344 while (len > 0) {
3345 l = len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003346 mr = flatview_translate(fv, addr, &xlat, &l, is_write);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003347 if (!memory_access_is_direct(mr, is_write)) {
3348 l = memory_access_size(mr, l, addr);
3349 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Roman Kapl5ad4a2b2017-01-09 12:09:21 +01003350 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003351 return false;
3352 }
3353 }
3354
3355 len -= l;
3356 addr += l;
3357 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003358 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02003359 return true;
3360}
3361
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003362bool address_space_access_valid(AddressSpace *as, hwaddr addr,
3363 int len, bool is_write)
3364{
3365 return flatview_access_valid(address_space_to_flatview(as),
3366 addr, len, is_write);
3367}
3368
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003369static hwaddr
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003370flatview_extend_translation(FlatView *fv, hwaddr addr,
3371 hwaddr target_len,
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003372 MemoryRegion *mr, hwaddr base, hwaddr len,
3373 bool is_write)
3374{
3375 hwaddr done = 0;
3376 hwaddr xlat;
3377 MemoryRegion *this_mr;
3378
3379 for (;;) {
3380 target_len -= len;
3381 addr += len;
3382 done += len;
3383 if (target_len == 0) {
3384 return done;
3385 }
3386
3387 len = target_len;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003388 this_mr = flatview_translate(fv, addr, &xlat,
3389 &len, is_write);
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003390 if (this_mr != mr || xlat != base + done) {
3391 return done;
3392 }
3393 }
3394}
3395
aliguori6d16c2f2009-01-22 16:59:11 +00003396/* Map a physical memory region into a host virtual address.
3397 * May map a subset of the requested range, given by and returned in *plen.
3398 * May return NULL if resources needed to perform the mapping are exhausted.
3399 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003400 * Use cpu_register_map_client() to know when retrying the map operation is
3401 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003402 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003403void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02003404 hwaddr addr,
3405 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003406 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00003407{
Avi Kivitya8170e52012-10-23 12:30:10 +02003408 hwaddr len = *plen;
Paolo Bonzini715c31e2016-11-22 12:04:31 +01003409 hwaddr l, xlat;
3410 MemoryRegion *mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003411 void *ptr;
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003412 FlatView *fv = address_space_to_flatview(as);
aliguori6d16c2f2009-01-22 16:59:11 +00003413
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003414 if (len == 0) {
3415 return NULL;
3416 }
aliguori6d16c2f2009-01-22 16:59:11 +00003417
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003418 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003419 rcu_read_lock();
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003420 mr = flatview_translate(fv, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01003421
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003422 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003423 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01003424 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003425 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00003426 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02003427 /* Avoid unbounded allocations */
3428 l = MIN(l, TARGET_PAGE_SIZE);
3429 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003430 bounce.addr = addr;
3431 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003432
3433 memory_region_ref(mr);
3434 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003435 if (!is_write) {
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003436 flatview_read(fv, addr, MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003437 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003438 }
aliguori6d16c2f2009-01-22 16:59:11 +00003439
Paolo Bonzini41063e12015-03-18 14:21:43 +01003440 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003441 *plen = l;
3442 return bounce.buffer;
3443 }
3444
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003445
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003446 memory_region_ref(mr);
Alexey Kardashevskiy16620682017-09-21 18:50:58 +10003447 *plen = flatview_extend_translation(fv, addr, len, mr, xlat,
3448 l, is_write);
Anthony PERARDf5aa69b2017-07-26 17:53:26 +01003449 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen, true);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003450 rcu_read_unlock();
3451
3452 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003453}
3454
Avi Kivityac1970f2012-10-03 16:22:53 +02003455/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003456 * Will also mark the memory as dirty if is_write == 1. access_len gives
3457 * the amount of memory that was actually read or written by the caller.
3458 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003459void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3460 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003461{
3462 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003463 MemoryRegion *mr;
3464 ram_addr_t addr1;
3465
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01003466 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003467 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003468 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003469 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003470 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003471 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003472 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003473 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003474 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003475 return;
3476 }
3477 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003478 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3479 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003480 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003481 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003482 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003483 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003484 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003485 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003486}
bellardd0ecd2a2006-04-23 17:14:48 +00003487
Avi Kivitya8170e52012-10-23 12:30:10 +02003488void *cpu_physical_memory_map(hwaddr addr,
3489 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003490 int is_write)
3491{
3492 return address_space_map(&address_space_memory, addr, plen, is_write);
3493}
3494
Avi Kivitya8170e52012-10-23 12:30:10 +02003495void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3496 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003497{
3498 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3499}
3500
Paolo Bonzini0ce265f2016-11-22 11:34:02 +01003501#define ARG1_DECL AddressSpace *as
3502#define ARG1 as
3503#define SUFFIX
3504#define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3505#define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3506#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3507#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3508#define RCU_READ_LOCK(...) rcu_read_lock()
3509#define RCU_READ_UNLOCK(...) rcu_read_unlock()
3510#include "memory_ldst.inc.c"
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003511
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003512int64_t address_space_cache_init(MemoryRegionCache *cache,
3513 AddressSpace *as,
3514 hwaddr addr,
3515 hwaddr len,
3516 bool is_write)
3517{
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003518 cache->len = len;
3519 cache->as = as;
3520 cache->xlat = addr;
3521 return len;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003522}
3523
3524void address_space_cache_invalidate(MemoryRegionCache *cache,
3525 hwaddr addr,
3526 hwaddr access_len)
3527{
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003528}
3529
3530void address_space_cache_destroy(MemoryRegionCache *cache)
3531{
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003532 cache->as = NULL;
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003533}
3534
3535#define ARG1_DECL MemoryRegionCache *cache
3536#define ARG1 cache
3537#define SUFFIX _cached
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003538#define TRANSLATE(addr, ...) \
3539 address_space_translate(cache->as, cache->xlat + (addr), __VA_ARGS__)
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003540#define IS_DIRECT(mr, is_write) true
Paolo Bonzini90c4fe52017-04-03 13:41:28 +02003541#define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3542#define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3543#define RCU_READ_LOCK() rcu_read_lock()
3544#define RCU_READ_UNLOCK() rcu_read_unlock()
Paolo Bonzini1f4e4962016-11-22 12:04:52 +01003545#include "memory_ldst.inc.c"
3546
aliguori5e2972f2009-03-28 17:51:36 +00003547/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003548int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003549 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003550{
3551 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003552 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003553 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003554
Christian Borntraeger79ca7a12017-03-07 15:19:08 +01003555 cpu_synchronize_state(cpu);
bellard13eb76e2004-01-24 15:23:36 +00003556 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003557 int asidx;
3558 MemTxAttrs attrs;
3559
bellard13eb76e2004-01-24 15:23:36 +00003560 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003561 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3562 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003563 /* if no physical page mapped, return an error */
3564 if (phys_addr == -1)
3565 return -1;
3566 l = (page + TARGET_PAGE_SIZE) - addr;
3567 if (l > len)
3568 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003569 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003570 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003571 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3572 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003573 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003574 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3575 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003576 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003577 }
bellard13eb76e2004-01-24 15:23:36 +00003578 len -= l;
3579 buf += l;
3580 addr += l;
3581 }
3582 return 0;
3583}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003584
3585/*
3586 * Allows code that needs to deal with migration bitmaps etc to still be built
3587 * target independent.
3588 */
Juan Quintela20afaed2017-03-21 09:09:14 +01003589size_t qemu_target_page_size(void)
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003590{
Juan Quintela20afaed2017-03-21 09:09:14 +01003591 return TARGET_PAGE_SIZE;
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003592}
3593
Juan Quintela46d702b2017-04-24 21:03:48 +02003594int qemu_target_page_bits(void)
3595{
3596 return TARGET_PAGE_BITS;
3597}
3598
3599int qemu_target_page_bits_min(void)
3600{
3601 return TARGET_PAGE_BITS_MIN;
3602}
Paul Brooka68fe892010-03-01 00:08:59 +00003603#endif
bellard13eb76e2004-01-24 15:23:36 +00003604
Blue Swirl8e4a4242013-01-06 18:30:17 +00003605/*
3606 * A helper function for the _utterly broken_ virtio device model to find out if
3607 * it's running on a big endian machine. Don't do this at home kids!
3608 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003609bool target_words_bigendian(void);
3610bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003611{
3612#if defined(TARGET_WORDS_BIGENDIAN)
3613 return true;
3614#else
3615 return false;
3616#endif
3617}
3618
Wen Congyang76f35532012-05-07 12:04:18 +08003619#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003620bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003621{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003622 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003623 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003624 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003625
Paolo Bonzini41063e12015-03-18 14:21:43 +01003626 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003627 mr = address_space_translate(&address_space_memory,
3628 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003629
Paolo Bonzini41063e12015-03-18 14:21:43 +01003630 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3631 rcu_read_unlock();
3632 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003633}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003634
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003635int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003636{
3637 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003638 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003639
Mike Day0dc3f442013-09-05 14:41:35 -04003640 rcu_read_lock();
Peter Xu99e15582017-05-12 12:17:39 +08003641 RAMBLOCK_FOREACH(block) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003642 ret = func(block->idstr, block->host, block->offset,
3643 block->used_length, opaque);
3644 if (ret) {
3645 break;
3646 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003647 }
Mike Day0dc3f442013-09-05 14:41:35 -04003648 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003649 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003650}
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003651
3652/*
3653 * Unmap pages of memory from start to start+length such that
3654 * they a) read as 0, b) Trigger whatever fault mechanism
3655 * the OS provides for postcopy.
3656 * The pages must be unmapped by the end of the function.
3657 * Returns: 0 on success, none-0 on failure
3658 *
3659 */
3660int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3661{
3662 int ret = -1;
3663
3664 uint8_t *host_startaddr = rb->host + start;
3665
3666 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3667 error_report("ram_block_discard_range: Unaligned start address: %p",
3668 host_startaddr);
3669 goto err;
3670 }
3671
3672 if ((start + length) <= rb->used_length) {
3673 uint8_t *host_endaddr = host_startaddr + length;
3674 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3675 error_report("ram_block_discard_range: Unaligned end address: %p",
3676 host_endaddr);
3677 goto err;
3678 }
3679
3680 errno = ENOTSUP; /* If we are missing MADVISE etc */
3681
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003682 if (rb->page_size == qemu_host_page_size) {
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003683#if defined(CONFIG_MADVISE)
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003684 /* Note: We need the madvise MADV_DONTNEED behaviour of definitely
3685 * freeing the page.
3686 */
3687 ret = madvise(host_startaddr, length, MADV_DONTNEED);
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003688#endif
Dr. David Alan Gilberte2fa71f2017-02-24 18:28:33 +00003689 } else {
3690 /* Huge page case - unfortunately it can't do DONTNEED, but
3691 * it can do the equivalent by FALLOC_FL_PUNCH_HOLE in the
3692 * huge page file.
3693 */
3694#ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3695 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3696 start, length);
3697#endif
3698 }
Dr. David Alan Gilbertd3a50382017-02-24 18:28:32 +00003699 if (ret) {
3700 ret = -errno;
3701 error_report("ram_block_discard_range: Failed to discard range "
3702 "%s:%" PRIx64 " +%zx (%d)",
3703 rb->idstr, start, length, ret);
3704 }
3705 } else {
3706 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3707 "/%zx/" RAM_ADDR_FMT")",
3708 rb->idstr, start, length, rb->used_length);
3709 }
3710
3711err:
3712 return ret;
3713}
3714
Peter Maydellec3f8c92013-06-27 20:53:38 +01003715#endif
Yang Zhonga0be0c52017-07-03 18:12:13 +08003716
3717void page_size_init(void)
3718{
3719 /* NOTE: we can always suppose that qemu_host_page_size >=
3720 TARGET_PAGE_SIZE */
Yang Zhonga0be0c52017-07-03 18:12:13 +08003721 if (qemu_host_page_size == 0) {
3722 qemu_host_page_size = qemu_real_host_page_size;
3723 }
3724 if (qemu_host_page_size < TARGET_PAGE_SIZE) {
3725 qemu_host_page_size = TARGET_PAGE_SIZE;
3726 }
3727 qemu_host_page_mask = -(intptr_t)qemu_host_page_size;
3728}
Alexey Kardashevskiy5e8fd942017-09-21 18:51:06 +10003729
3730#if !defined(CONFIG_USER_ONLY)
3731
3732static void mtree_print_phys_entries(fprintf_function mon, void *f,
3733 int start, int end, int skip, int ptr)
3734{
3735 if (start == end - 1) {
3736 mon(f, "\t%3d ", start);
3737 } else {
3738 mon(f, "\t%3d..%-3d ", start, end - 1);
3739 }
3740 mon(f, " skip=%d ", skip);
3741 if (ptr == PHYS_MAP_NODE_NIL) {
3742 mon(f, " ptr=NIL");
3743 } else if (!skip) {
3744 mon(f, " ptr=#%d", ptr);
3745 } else {
3746 mon(f, " ptr=[%d]", ptr);
3747 }
3748 mon(f, "\n");
3749}
3750
3751#define MR_SIZE(size) (int128_nz(size) ? (hwaddr)int128_get64( \
3752 int128_sub((size), int128_one())) : 0)
3753
3754void mtree_print_dispatch(fprintf_function mon, void *f,
3755 AddressSpaceDispatch *d, MemoryRegion *root)
3756{
3757 int i;
3758
3759 mon(f, " Dispatch\n");
3760 mon(f, " Physical sections\n");
3761
3762 for (i = 0; i < d->map.sections_nb; ++i) {
3763 MemoryRegionSection *s = d->map.sections + i;
3764 const char *names[] = { " [unassigned]", " [not dirty]",
3765 " [ROM]", " [watch]" };
3766
3767 mon(f, " #%d @" TARGET_FMT_plx ".." TARGET_FMT_plx " %s%s%s%s%s",
3768 i,
3769 s->offset_within_address_space,
3770 s->offset_within_address_space + MR_SIZE(s->mr->size),
3771 s->mr->name ? s->mr->name : "(noname)",
3772 i < ARRAY_SIZE(names) ? names[i] : "",
3773 s->mr == root ? " [ROOT]" : "",
3774 s == d->mru_section ? " [MRU]" : "",
3775 s->mr->is_iommu ? " [iommu]" : "");
3776
3777 if (s->mr->alias) {
3778 mon(f, " alias=%s", s->mr->alias->name ?
3779 s->mr->alias->name : "noname");
3780 }
3781 mon(f, "\n");
3782 }
3783
3784 mon(f, " Nodes (%d bits per level, %d levels) ptr=[%d] skip=%d\n",
3785 P_L2_BITS, P_L2_LEVELS, d->phys_map.ptr, d->phys_map.skip);
3786 for (i = 0; i < d->map.nodes_nb; ++i) {
3787 int j, jprev;
3788 PhysPageEntry prev;
3789 Node *n = d->map.nodes + i;
3790
3791 mon(f, " [%d]\n", i);
3792
3793 for (j = 0, jprev = 0, prev = *n[0]; j < ARRAY_SIZE(*n); ++j) {
3794 PhysPageEntry *pe = *n + j;
3795
3796 if (pe->ptr == prev.ptr && pe->skip == prev.skip) {
3797 continue;
3798 }
3799
3800 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
3801
3802 jprev = j;
3803 prev = *pe;
3804 }
3805
3806 if (jprev != ARRAY_SIZE(*n)) {
3807 mtree_print_phys_entries(mon, f, jprev, j, prev.skip, prev.ptr);
3808 }
3809 }
3810}
3811
3812#endif