blob: 50e3ee237cf1fff42dbd00ab53f5ca7152fc2ede [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010020#include "qapi/error.h"
Stefan Weil777872e2014-02-23 18:02:08 +010021#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000022#endif
bellard54936002003-05-13 00:25:15 +000023
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020024#include "qemu/cutils.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010026#include "exec/exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020028#include "hw/qdev-core.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010031#include "hw/xen/xen.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010032#endif
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
Markus Armbrustera9c94272016-06-22 19:11:19 +020039#include "qemu.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010040#else /* !CONFIG_USER_ONLY */
Paolo Bonzini741da0d2014-06-27 08:40:04 +020041#include "hw/hw.h"
42#include "exec/memory.h"
Paolo Bonzinidf43d492016-03-16 10:24:54 +010043#include "exec/ioport.h"
Paolo Bonzini741da0d2014-06-27 08:40:04 +020044#include "sysemu/dma.h"
45#include "exec/address-spaces.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020051#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030053#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000054
Paolo Bonzini022c62c2012-12-17 18:19:49 +010055#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020056#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030057#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020058
Bharata B Rao9dfeca72016-05-12 09:18:12 +053059#include "migration/vmstate.h"
60
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030062#ifndef _WIN32
63#include "qemu/mmap-alloc.h"
64#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020065
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040069/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
70 * are protected by the ramlist lock.
71 */
Mike Day0d53d9f2015-01-21 13:45:24 +010072RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030073
74static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030075static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030076
Avi Kivityf6790af2012-10-02 20:13:51 +020077AddressSpace address_space_io;
78AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020079
Paolo Bonzini0844e002013-05-24 14:37:28 +020080MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020081static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020082
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080083/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
84#define RAM_PREALLOC (1 << 0)
85
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080086/* RAM is mmap-ed with MAP_SHARED */
87#define RAM_SHARED (1 << 1)
88
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020089/* Only a portion of RAM (used_length) is actually used, and migrated.
90 * This used_length size can change across reboots.
91 */
92#define RAM_RESIZEABLE (1 << 2)
93
pbrooke2eef172008-06-08 01:09:01 +000094#endif
bellard9fa3e852004-01-04 18:06:42 +000095
Andreas Färberbdc44642013-06-24 23:50:24 +020096struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000097/* current CPU in the current thread. It is only valid inside
98 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020099__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +0000100/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000101 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000102 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +0100103int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000104
pbrooke2eef172008-06-08 01:09:01 +0000105#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200106
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200107typedef struct PhysPageEntry PhysPageEntry;
108
109struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200110 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200111 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200112 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200113 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200114};
115
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200116#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
117
Paolo Bonzini03f49952013-11-07 17:14:36 +0100118/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100119#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100120
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200121#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100122#define P_L2_SIZE (1 << P_L2_BITS)
123
124#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
125
126typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200127
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200128typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100129 struct rcu_head rcu;
130
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200131 unsigned sections_nb;
132 unsigned sections_nb_alloc;
133 unsigned nodes_nb;
134 unsigned nodes_nb_alloc;
135 Node *nodes;
136 MemoryRegionSection *sections;
137} PhysPageMap;
138
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100140 struct rcu_head rcu;
141
Fam Zheng729633c2016-03-01 14:18:24 +0800142 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200143 /* This is a multi-level map on the physical address space.
144 * The bottom level has pointers to MemoryRegionSections.
145 */
146 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200147 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200148 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200149};
150
Jan Kiszka90260c62013-05-26 21:46:51 +0200151#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
152typedef struct subpage_t {
153 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200154 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200155 hwaddr base;
156 uint16_t sub_section[TARGET_PAGE_SIZE];
157} subpage_t;
158
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200159#define PHYS_SECTION_UNASSIGNED 0
160#define PHYS_SECTION_NOTDIRTY 1
161#define PHYS_SECTION_ROM 2
162#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200163
pbrooke2eef172008-06-08 01:09:01 +0000164static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300165static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000166static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000167
Avi Kivity1ec9b902012-01-02 12:47:48 +0200168static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100169
170/**
171 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
172 * @cpu: the CPU whose AddressSpace this is
173 * @as: the AddressSpace itself
174 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
175 * @tcg_as_listener: listener for tracking changes to the AddressSpace
176 */
177struct CPUAddressSpace {
178 CPUState *cpu;
179 AddressSpace *as;
180 struct AddressSpaceDispatch *memory_dispatch;
181 MemoryListener tcg_as_listener;
182};
183
pbrook6658ffb2007-03-16 23:58:11 +0000184#endif
bellard54936002003-05-13 00:25:15 +0000185
Paul Brook6d9a1302010-02-28 23:55:53 +0000186#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200187
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200188static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189{
Peter Lieven101420b2016-07-15 12:03:50 +0200190 static unsigned alloc_hint = 16;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200191 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
Peter Lieven101420b2016-07-15 12:03:50 +0200192 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200193 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
194 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Peter Lieven101420b2016-07-15 12:03:50 +0200195 alloc_hint = map->nodes_nb_alloc;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197}
198
Paolo Bonzinidb946042015-05-21 15:12:29 +0200199static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200200{
201 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200202 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200203 PhysPageEntry e;
204 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200205
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200206 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200207 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200208 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200209 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200210
211 e.skip = leaf ? 0 : 1;
212 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100213 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200214 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200215 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200217}
218
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200219static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
220 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200221 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222{
223 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200226 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200227 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200228 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200229 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100230 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200231
Paolo Bonzini03f49952013-11-07 17:14:36 +0100232 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200233 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200234 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200235 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200236 *index += step;
237 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200238 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200239 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200240 }
241 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200242 }
243}
244
Avi Kivityac1970f2012-10-03 16:22:53 +0200245static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200246 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200247 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000248{
Avi Kivity29990972012-02-13 20:21:20 +0200249 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200250 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000251
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200252 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000253}
254
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200255/* Compact a non leaf page entry. Simply detect that the entry has a single child,
256 * and update our entry so we can skip it and go directly to the destination.
257 */
258static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
259{
260 unsigned valid_ptr = P_L2_SIZE;
261 int valid = 0;
262 PhysPageEntry *p;
263 int i;
264
265 if (lp->ptr == PHYS_MAP_NODE_NIL) {
266 return;
267 }
268
269 p = nodes[lp->ptr];
270 for (i = 0; i < P_L2_SIZE; i++) {
271 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
272 continue;
273 }
274
275 valid_ptr = i;
276 valid++;
277 if (p[i].skip) {
278 phys_page_compact(&p[i], nodes, compacted);
279 }
280 }
281
282 /* We can only compress if there's only one child. */
283 if (valid != 1) {
284 return;
285 }
286
287 assert(valid_ptr < P_L2_SIZE);
288
289 /* Don't compress if it won't fit in the # of bits we have. */
290 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
291 return;
292 }
293
294 lp->ptr = p[valid_ptr].ptr;
295 if (!p[valid_ptr].skip) {
296 /* If our only child is a leaf, make this a leaf. */
297 /* By design, we should have made this node a leaf to begin with so we
298 * should never reach here.
299 * But since it's so simple to handle this, let's do it just in case we
300 * change this rule.
301 */
302 lp->skip = 0;
303 } else {
304 lp->skip += p[valid_ptr].skip;
305 }
306}
307
308static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
309{
310 DECLARE_BITMAP(compacted, nodes_nb);
311
312 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200313 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200314 }
315}
316
Fam Zheng29cb5332016-03-01 14:18:23 +0800317static inline bool section_covers_addr(const MemoryRegionSection *section,
318 hwaddr addr)
319{
320 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
321 * the section must cover the entire address space.
322 */
323 return section->size.hi ||
324 range_covers_byte(section->offset_within_address_space,
325 section->size.lo, addr);
326}
327
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200328static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200329 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000330{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200331 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200332 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200333 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200334
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200335 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200336 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200337 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200338 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200339 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100340 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200341 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200342
Fam Zheng29cb5332016-03-01 14:18:23 +0800343 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200344 return &sections[lp.ptr];
345 } else {
346 return &sections[PHYS_SECTION_UNASSIGNED];
347 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200348}
349
Blue Swirle5548612012-04-21 13:08:33 +0000350bool memory_region_is_unassigned(MemoryRegion *mr)
351{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200352 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000353 && mr != &io_mem_watch;
354}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200355
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100356/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200357static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200358 hwaddr addr,
359 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200360{
Fam Zheng729633c2016-03-01 14:18:24 +0800361 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200362 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800363 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200364
Fam Zheng729633c2016-03-01 14:18:24 +0800365 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
366 section_covers_addr(section, addr)) {
367 update = false;
368 } else {
369 section = phys_page_find(d->phys_map, addr, d->map.nodes,
370 d->map.sections);
371 update = true;
372 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200373 if (resolve_subpage && section->mr->subpage) {
374 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200375 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200376 }
Fam Zheng729633c2016-03-01 14:18:24 +0800377 if (update) {
378 atomic_set(&d->mru_section, section);
379 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200380 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200381}
382
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100383/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200384static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200385address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200386 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200387{
388 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200389 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100390 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200391
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200392 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200393 /* Compute offset within MemoryRegionSection */
394 addr -= section->offset_within_address_space;
395
396 /* Compute offset within MemoryRegion */
397 *xlat = addr + section->offset_within_region;
398
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200399 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200400
401 /* MMIO registers can be expected to perform full-width accesses based only
402 * on their address, without considering adjacent registers that could
403 * decode to completely different MemoryRegions. When such registers
404 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
405 * regions overlap wildly. For this reason we cannot clamp the accesses
406 * here.
407 *
408 * If the length is small (as is the case for address_space_ldl/stl),
409 * everything works fine. If the incoming length is large, however,
410 * the caller really has to do the clamping through memory_access_size.
411 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200412 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200413 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200414 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
415 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200416 return section;
417}
Jan Kiszka90260c62013-05-26 21:46:51 +0200418
Paolo Bonzini41063e12015-03-18 14:21:43 +0100419/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200420MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
421 hwaddr *xlat, hwaddr *plen,
422 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200423{
Avi Kivity30951152012-10-30 13:47:46 +0200424 IOMMUTLBEntry iotlb;
425 MemoryRegionSection *section;
426 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200427
428 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100429 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
430 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200431 mr = section->mr;
432
433 if (!mr->iommu_ops) {
434 break;
435 }
436
Le Tan8d7b8cb2014-08-16 13:55:37 +0800437 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200438 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
439 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700440 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200441 if (!(iotlb.perm & (1 << is_write))) {
442 mr = &io_mem_unassigned;
443 break;
444 }
445
446 as = iotlb.target_as;
447 }
448
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000449 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100450 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700451 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100452 }
453
Avi Kivity30951152012-10-30 13:47:46 +0200454 *xlat = addr;
455 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200456}
457
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100458/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200459MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000460address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200461 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200462{
Avi Kivity30951152012-10-30 13:47:46 +0200463 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000464 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
465
466 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200467
468 assert(!section->mr->iommu_ops);
469 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200470}
bellard9fa3e852004-01-04 18:06:42 +0000471#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000472
Andreas Färberb170fce2013-01-20 20:23:22 +0100473#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000474
Juan Quintelae59fb372009-09-29 22:48:21 +0200475static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200476{
Andreas Färber259186a2013-01-17 18:51:17 +0100477 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200478
aurel323098dba2009-03-07 21:28:24 +0000479 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
480 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100481 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100482 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000483
484 return 0;
485}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200486
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400487static int cpu_common_pre_load(void *opaque)
488{
489 CPUState *cpu = opaque;
490
Paolo Bonziniadee6422014-12-19 12:53:14 +0100491 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400492
493 return 0;
494}
495
496static bool cpu_common_exception_index_needed(void *opaque)
497{
498 CPUState *cpu = opaque;
499
Paolo Bonziniadee6422014-12-19 12:53:14 +0100500 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400501}
502
503static const VMStateDescription vmstate_cpu_common_exception_index = {
504 .name = "cpu_common/exception_index",
505 .version_id = 1,
506 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200507 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400508 .fields = (VMStateField[]) {
509 VMSTATE_INT32(exception_index, CPUState),
510 VMSTATE_END_OF_LIST()
511 }
512};
513
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300514static bool cpu_common_crash_occurred_needed(void *opaque)
515{
516 CPUState *cpu = opaque;
517
518 return cpu->crash_occurred;
519}
520
521static const VMStateDescription vmstate_cpu_common_crash_occurred = {
522 .name = "cpu_common/crash_occurred",
523 .version_id = 1,
524 .minimum_version_id = 1,
525 .needed = cpu_common_crash_occurred_needed,
526 .fields = (VMStateField[]) {
527 VMSTATE_BOOL(crash_occurred, CPUState),
528 VMSTATE_END_OF_LIST()
529 }
530};
531
Andreas Färber1a1562f2013-06-17 04:09:11 +0200532const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200533 .name = "cpu_common",
534 .version_id = 1,
535 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400536 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200537 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200538 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100539 VMSTATE_UINT32(halted, CPUState),
540 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200541 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400542 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200543 .subsections = (const VMStateDescription*[]) {
544 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300545 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200546 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200547 }
548};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200549
pbrook9656f322008-07-01 20:01:19 +0000550#endif
551
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100552CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400553{
Andreas Färberbdc44642013-06-24 23:50:24 +0200554 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400555
Andreas Färberbdc44642013-06-24 23:50:24 +0200556 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100557 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200558 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100559 }
Glauber Costa950f1472009-06-09 12:15:18 -0400560 }
561
Andreas Färberbdc44642013-06-24 23:50:24 +0200562 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400563}
564
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000565#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000566void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000567{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000568 CPUAddressSpace *newas;
569
570 /* Target code should have set num_ases before calling us */
571 assert(asidx < cpu->num_ases);
572
Peter Maydell56943e82016-01-21 14:15:04 +0000573 if (asidx == 0) {
574 /* address space 0 gets the convenience alias */
575 cpu->as = as;
576 }
577
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000578 /* KVM cannot currently support multiple address spaces. */
579 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000580
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000581 if (!cpu->cpu_ases) {
582 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000583 }
Peter Maydell32857f42015-10-01 15:29:50 +0100584
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000585 newas = &cpu->cpu_ases[asidx];
586 newas->cpu = cpu;
587 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000588 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000589 newas->tcg_as_listener.commit = tcg_commit;
590 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000591 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000592}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000593
594AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
595{
596 /* Return the AddressSpace corresponding to the specified index */
597 return cpu->cpu_ases[asidx].as;
598}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000599#endif
600
Igor Mammedova07f9532016-07-25 11:59:21 +0200601static int cpu_get_free_index(void)
Bharata B Raob7bca732015-06-23 19:31:13 -0700602{
603 CPUState *some_cpu;
604 int cpu_index = 0;
605
606 CPU_FOREACH(some_cpu) {
607 cpu_index++;
608 }
609 return cpu_index;
610}
611
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530612void cpu_exec_exit(CPUState *cpu)
613{
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530614 CPUClass *cc = CPU_GET_CLASS(cpu);
615
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530616 cpu_list_lock();
Igor Mammedov8b1b8352016-07-25 11:59:20 +0200617 if (cpu->node.tqe_prev == NULL) {
618 /* there is nothing to undo since cpu_exec_init() hasn't been called */
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530619 cpu_list_unlock();
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530620 return;
621 }
622
623 QTAILQ_REMOVE(&cpus, cpu, node);
Igor Mammedov8b1b8352016-07-25 11:59:20 +0200624 cpu->node.tqe_prev = NULL;
Igor Mammedova07f9532016-07-25 11:59:21 +0200625 cpu->cpu_index = UNASSIGNED_CPU_INDEX;
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530626 cpu_list_unlock();
Bharata B Rao9dfeca72016-05-12 09:18:12 +0530627
628 if (cc->vmsd != NULL) {
629 vmstate_unregister(NULL, cc->vmsd, cpu);
630 }
631 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
632 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
633 }
Bharata B Rao1c59eb32016-05-12 09:18:11 +0530634}
635
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700636void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000637{
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200638 CPUClass *cc ATTRIBUTE_UNUSED = CPU_GET_CLASS(cpu);
Igor Mammedova07f9532016-07-25 11:59:21 +0200639 Error *local_err ATTRIBUTE_UNUSED = NULL;
bellard6a00d602005-11-21 23:25:50 +0000640
Peter Maydell56943e82016-01-21 14:15:04 +0000641 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000642 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000643
Eduardo Habkost291135b2015-04-27 17:00:33 -0300644#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300645 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000646
647 /* This is a softmmu CPU object, so create a property for it
648 * so users can wire up its memory. (This can't go in qom/cpu.c
649 * because that file is compiled only once for both user-mode
650 * and system builds.) The default if no link is set up is to use
651 * the system address space.
652 */
653 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
654 (Object **)&cpu->memory,
655 qdev_prop_allow_set_link_before_realize,
656 OBJ_PROP_LINK_UNREF_ON_RELEASE,
657 &error_abort);
658 cpu->memory = system_memory;
659 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300660#endif
661
pbrookc2764712009-03-07 15:24:59 +0000662 cpu_list_lock();
Igor Mammedova07f9532016-07-25 11:59:21 +0200663 if (cpu->cpu_index == UNASSIGNED_CPU_INDEX) {
664 cpu->cpu_index = cpu_get_free_index();
665 assert(cpu->cpu_index != UNASSIGNED_CPU_INDEX);
bellard6a00d602005-11-21 23:25:50 +0000666 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200667 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000668 cpu_list_unlock();
Igor Mammedov1bc7e522016-07-25 11:59:19 +0200669
670#ifndef CONFIG_USER_ONLY
Andreas Färbere0d47942013-07-29 04:07:50 +0200671 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200672 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
Andreas Färbere0d47942013-07-29 04:07:50 +0200673 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100674 if (cc->vmsd != NULL) {
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200675 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
Andreas Färberb170fce2013-01-20 20:23:22 +0100676 }
Paolo Bonzini741da0d2014-06-27 08:40:04 +0200677#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000678}
679
Paul Brook94df27f2010-02-28 23:47:45 +0000680#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200681static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000682{
683 tb_invalidate_phys_page_range(pc, pc + 1, 0);
684}
685#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200686static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400687{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000688 MemTxAttrs attrs;
689 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
690 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400691 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000692 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100693 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400694 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400695}
bellardc27004e2005-01-03 23:35:10 +0000696#endif
bellardd720b932004-04-25 17:57:43 +0000697
Paul Brookc527ee82010-03-01 03:31:14 +0000698#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200699void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000700
701{
702}
703
Peter Maydell3ee887e2014-09-12 14:06:48 +0100704int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
705 int flags)
706{
707 return -ENOSYS;
708}
709
710void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
711{
712}
713
Andreas Färber75a34032013-09-02 16:57:02 +0200714int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000715 int flags, CPUWatchpoint **watchpoint)
716{
717 return -ENOSYS;
718}
719#else
pbrook6658ffb2007-03-16 23:58:11 +0000720/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200721int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000722 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000723{
aliguoric0ce9982008-11-25 22:13:57 +0000724 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000725
Peter Maydell05068c02014-09-12 14:06:48 +0100726 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700727 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200728 error_report("tried to set invalid watchpoint at %"
729 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000730 return -EINVAL;
731 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500732 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000733
aliguoria1d1bb32008-11-18 20:07:32 +0000734 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100735 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000736 wp->flags = flags;
737
aliguori2dc9f412008-11-18 20:56:59 +0000738 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200739 if (flags & BP_GDB) {
740 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
741 } else {
742 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
743 }
aliguoria1d1bb32008-11-18 20:07:32 +0000744
Andreas Färber31b030d2013-09-04 01:29:02 +0200745 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000746
747 if (watchpoint)
748 *watchpoint = wp;
749 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000750}
751
aliguoria1d1bb32008-11-18 20:07:32 +0000752/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200753int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000754 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000755{
aliguoria1d1bb32008-11-18 20:07:32 +0000756 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000757
Andreas Färberff4700b2013-08-26 18:23:18 +0200758 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100759 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000760 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200761 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000762 return 0;
763 }
764 }
aliguoria1d1bb32008-11-18 20:07:32 +0000765 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000766}
767
aliguoria1d1bb32008-11-18 20:07:32 +0000768/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200769void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000770{
Andreas Färberff4700b2013-08-26 18:23:18 +0200771 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000772
Andreas Färber31b030d2013-09-04 01:29:02 +0200773 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000774
Anthony Liguori7267c092011-08-20 22:09:37 -0500775 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000776}
777
aliguoria1d1bb32008-11-18 20:07:32 +0000778/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200779void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000780{
aliguoric0ce9982008-11-25 22:13:57 +0000781 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000782
Andreas Färberff4700b2013-08-26 18:23:18 +0200783 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200784 if (wp->flags & mask) {
785 cpu_watchpoint_remove_by_ref(cpu, wp);
786 }
aliguoric0ce9982008-11-25 22:13:57 +0000787 }
aliguoria1d1bb32008-11-18 20:07:32 +0000788}
Peter Maydell05068c02014-09-12 14:06:48 +0100789
790/* Return true if this watchpoint address matches the specified
791 * access (ie the address range covered by the watchpoint overlaps
792 * partially or completely with the address range covered by the
793 * access).
794 */
795static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
796 vaddr addr,
797 vaddr len)
798{
799 /* We know the lengths are non-zero, but a little caution is
800 * required to avoid errors in the case where the range ends
801 * exactly at the top of the address space and so addr + len
802 * wraps round to zero.
803 */
804 vaddr wpend = wp->vaddr + wp->len - 1;
805 vaddr addrend = addr + len - 1;
806
807 return !(addr > wpend || wp->vaddr > addrend);
808}
809
Paul Brookc527ee82010-03-01 03:31:14 +0000810#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000811
812/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200813int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000814 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000815{
aliguoric0ce9982008-11-25 22:13:57 +0000816 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000817
Anthony Liguori7267c092011-08-20 22:09:37 -0500818 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000819
820 bp->pc = pc;
821 bp->flags = flags;
822
aliguori2dc9f412008-11-18 20:56:59 +0000823 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200824 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200825 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200826 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200827 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200828 }
aliguoria1d1bb32008-11-18 20:07:32 +0000829
Andreas Färberf0c3c502013-08-26 21:22:53 +0200830 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000831
Andreas Färber00b941e2013-06-29 18:55:54 +0200832 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000833 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200834 }
aliguoria1d1bb32008-11-18 20:07:32 +0000835 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000836}
837
838/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200839int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000840{
aliguoria1d1bb32008-11-18 20:07:32 +0000841 CPUBreakpoint *bp;
842
Andreas Färberf0c3c502013-08-26 21:22:53 +0200843 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000844 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200845 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000846 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000847 }
bellard4c3a88a2003-07-26 12:06:08 +0000848 }
aliguoria1d1bb32008-11-18 20:07:32 +0000849 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000850}
851
aliguoria1d1bb32008-11-18 20:07:32 +0000852/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200853void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000854{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200855 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
856
857 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000858
Anthony Liguori7267c092011-08-20 22:09:37 -0500859 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000860}
861
862/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200863void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000864{
aliguoric0ce9982008-11-25 22:13:57 +0000865 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000866
Andreas Färberf0c3c502013-08-26 21:22:53 +0200867 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200868 if (bp->flags & mask) {
869 cpu_breakpoint_remove_by_ref(cpu, bp);
870 }
aliguoric0ce9982008-11-25 22:13:57 +0000871 }
bellard4c3a88a2003-07-26 12:06:08 +0000872}
873
bellardc33a3462003-07-29 20:50:33 +0000874/* enable or disable single step mode. EXCP_DEBUG is returned by the
875 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200876void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000877{
Andreas Färbered2803d2013-06-21 20:20:45 +0200878 if (cpu->singlestep_enabled != enabled) {
879 cpu->singlestep_enabled = enabled;
880 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200881 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200882 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100883 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000884 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700885 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000886 }
bellardc33a3462003-07-29 20:50:33 +0000887 }
bellardc33a3462003-07-29 20:50:33 +0000888}
889
Andreas Färbera47dddd2013-09-03 17:38:47 +0200890void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000891{
892 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000893 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000894
895 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000896 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000897 fprintf(stderr, "qemu: fatal: ");
898 vfprintf(stderr, fmt, ap);
899 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200900 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100901 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000902 qemu_log("qemu: fatal: ");
903 qemu_log_vprintf(fmt, ap2);
904 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200905 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000906 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000907 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000908 }
pbrook493ae1f2007-11-23 16:53:59 +0000909 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000910 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300911 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200912#if defined(CONFIG_USER_ONLY)
913 {
914 struct sigaction act;
915 sigfillset(&act.sa_mask);
916 act.sa_handler = SIG_DFL;
917 sigaction(SIGABRT, &act, NULL);
918 }
919#endif
bellard75012672003-06-21 13:11:07 +0000920 abort();
921}
922
bellard01243112004-01-04 15:48:17 +0000923#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400924/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200925static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
926{
927 RAMBlock *block;
928
Paolo Bonzini43771532013-09-09 17:58:40 +0200929 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200930 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200931 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200932 }
Mike Day0dc3f442013-09-05 14:41:35 -0400933 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200934 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200935 goto found;
936 }
937 }
938
939 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
940 abort();
941
942found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200943 /* It is safe to write mru_block outside the iothread lock. This
944 * is what happens:
945 *
946 * mru_block = xxx
947 * rcu_read_unlock()
948 * xxx removed from list
949 * rcu_read_lock()
950 * read mru_block
951 * mru_block = NULL;
952 * call_rcu(reclaim_ramblock, xxx);
953 * rcu_read_unlock()
954 *
955 * atomic_rcu_set is not needed here. The block was already published
956 * when it was placed into the list. Here we're just making an extra
957 * copy of the pointer.
958 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200959 ram_list.mru_block = block;
960 return block;
961}
962
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200963static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000964{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700965 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200966 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200967 RAMBlock *block;
968 ram_addr_t end;
969
970 end = TARGET_PAGE_ALIGN(start + length);
971 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000972
Mike Day0dc3f442013-09-05 14:41:35 -0400973 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200974 block = qemu_get_ram_block(start);
975 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200976 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700977 CPU_FOREACH(cpu) {
978 tlb_reset_dirty(cpu, start1, length);
979 }
Mike Day0dc3f442013-09-05 14:41:35 -0400980 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200981}
982
983/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000984bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
985 ram_addr_t length,
986 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200987{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000988 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000989 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000990 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +0200991
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000992 if (length == 0) {
993 return false;
994 }
995
996 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
997 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000998
999 rcu_read_lock();
1000
1001 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1002
1003 while (page < end) {
1004 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1005 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1006 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1007
1008 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1009 offset, num);
1010 page += num;
1011 }
1012
1013 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001014
1015 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001016 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001017 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001018
1019 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001020}
1021
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001022/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001023hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001024 MemoryRegionSection *section,
1025 target_ulong vaddr,
1026 hwaddr paddr, hwaddr xlat,
1027 int prot,
1028 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001029{
Avi Kivitya8170e52012-10-23 12:30:10 +02001030 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001031 CPUWatchpoint *wp;
1032
Blue Swirlcc5bea62012-04-14 14:56:48 +00001033 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001034 /* Normal RAM. */
Paolo Bonzinie4e69792016-03-01 10:44:50 +01001035 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001036 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001037 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001038 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001039 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001040 }
1041 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001042 AddressSpaceDispatch *d;
1043
1044 d = atomic_rcu_read(&section->address_space->dispatch);
1045 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001046 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001047 }
1048
1049 /* Make accesses to pages with watchpoints go via the
1050 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001051 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001052 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001053 /* Avoid trapping reads of pages with a write breakpoint. */
1054 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001055 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001056 *address |= TLB_MMIO;
1057 break;
1058 }
1059 }
1060 }
1061
1062 return iotlb;
1063}
bellard9fa3e852004-01-04 18:06:42 +00001064#endif /* defined(CONFIG_USER_ONLY) */
1065
pbrooke2eef172008-06-08 01:09:01 +00001066#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001067
Anthony Liguoric227f092009-10-01 16:12:16 -05001068static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001069 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001070static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001071
Igor Mammedova2b257d2014-10-31 16:38:37 +00001072static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1073 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001074
1075/*
1076 * Set a custom physical guest memory alloator.
1077 * Accelerators with unusual needs may need this. Hopefully, we can
1078 * get rid of it eventually.
1079 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001080void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001081{
1082 phys_mem_alloc = alloc;
1083}
1084
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001085static uint16_t phys_section_add(PhysPageMap *map,
1086 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001087{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001088 /* The physical section number is ORed with a page-aligned
1089 * pointer to produce the iotlb entries. Thus it should
1090 * never overflow into the page-aligned value.
1091 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001092 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001093
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001094 if (map->sections_nb == map->sections_nb_alloc) {
1095 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1096 map->sections = g_renew(MemoryRegionSection, map->sections,
1097 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001098 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001099 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001100 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001101 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001102}
1103
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001104static void phys_section_destroy(MemoryRegion *mr)
1105{
Don Slutz55b4e802015-11-30 17:11:04 -05001106 bool have_sub_page = mr->subpage;
1107
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001108 memory_region_unref(mr);
1109
Don Slutz55b4e802015-11-30 17:11:04 -05001110 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001111 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001112 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001113 g_free(subpage);
1114 }
1115}
1116
Paolo Bonzini60926662013-05-29 12:30:26 +02001117static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001118{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001119 while (map->sections_nb > 0) {
1120 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001121 phys_section_destroy(section->mr);
1122 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001123 g_free(map->sections);
1124 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001125}
1126
Avi Kivityac1970f2012-10-03 16:22:53 +02001127static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001128{
1129 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001130 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001131 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001132 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001133 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001134 MemoryRegionSection subsection = {
1135 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001136 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001137 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001138 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001139
Avi Kivityf3705d52012-03-08 16:16:34 +02001140 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001141
Avi Kivityf3705d52012-03-08 16:16:34 +02001142 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001143 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001144 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001145 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001146 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001147 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001148 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001149 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001150 }
1151 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001152 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001153 subpage_register(subpage, start, end,
1154 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001155}
1156
1157
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001158static void register_multipage(AddressSpaceDispatch *d,
1159 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001160{
Avi Kivitya8170e52012-10-23 12:30:10 +02001161 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001162 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001163 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1164 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001165
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001166 assert(num_pages);
1167 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001168}
1169
Avi Kivityac1970f2012-10-03 16:22:53 +02001170static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001171{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001172 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001173 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001174 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001175 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001176
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001177 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1178 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1179 - now.offset_within_address_space;
1180
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001181 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001182 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001183 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001184 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001185 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001186 while (int128_ne(remain.size, now.size)) {
1187 remain.size = int128_sub(remain.size, now.size);
1188 remain.offset_within_address_space += int128_get64(now.size);
1189 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001190 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001191 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001192 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001193 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001194 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001195 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001196 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001197 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001198 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001199 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001200 }
1201}
1202
Sheng Yang62a27442010-01-26 19:21:16 +08001203void qemu_flush_coalesced_mmio_buffer(void)
1204{
1205 if (kvm_enabled())
1206 kvm_flush_coalesced_mmio_buffer();
1207}
1208
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001209void qemu_mutex_lock_ramlist(void)
1210{
1211 qemu_mutex_lock(&ram_list.mutex);
1212}
1213
1214void qemu_mutex_unlock_ramlist(void)
1215{
1216 qemu_mutex_unlock(&ram_list.mutex);
1217}
1218
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001219#ifdef __linux__
Alex Williamson04b16652010-07-02 11:13:17 -06001220static void *file_ram_alloc(RAMBlock *block,
1221 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001222 const char *path,
1223 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001224{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001225 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001226 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001227 char *sanitized_name;
1228 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001229 void *area;
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001230 int fd = -1;
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001231 int64_t page_size;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001232
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001233 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1234 error_setg(errp,
1235 "host lacks kvm mmu notifiers, -mem-path unsupported");
1236 return NULL;
1237 }
1238
1239 for (;;) {
1240 fd = open(path, O_RDWR);
1241 if (fd >= 0) {
1242 /* @path names an existing file, use it */
1243 break;
1244 }
1245 if (errno == ENOENT) {
1246 /* @path names a file that doesn't exist, create it */
1247 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1248 if (fd >= 0) {
1249 unlink_on_error = true;
1250 break;
1251 }
1252 } else if (errno == EISDIR) {
1253 /* @path names a directory, create a file there */
1254 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1255 sanitized_name = g_strdup(memory_region_name(block->mr));
1256 for (c = sanitized_name; *c != '\0'; c++) {
1257 if (*c == '/') {
1258 *c = '_';
1259 }
1260 }
1261
1262 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1263 sanitized_name);
1264 g_free(sanitized_name);
1265
1266 fd = mkstemp(filename);
1267 if (fd >= 0) {
1268 unlink(filename);
1269 g_free(filename);
1270 break;
1271 }
1272 g_free(filename);
1273 }
1274 if (errno != EEXIST && errno != EINTR) {
1275 error_setg_errno(errp, errno,
1276 "can't open backing store %s for guest RAM",
1277 path);
1278 goto error;
1279 }
1280 /*
1281 * Try again on EINTR and EEXIST. The latter happens when
1282 * something else creates the file between our two open().
1283 */
1284 }
1285
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001286 page_size = qemu_fd_getpagesize(fd);
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001287 block->mr->align = MAX(page_size, QEMU_VMALLOC_ALIGN);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001288
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001289 if (memory < page_size) {
Hu Tao557529d2014-09-09 13:28:00 +08001290 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001291 "or larger than page size 0x%" PRIx64,
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001292 memory, page_size);
Hu Tao557529d2014-09-09 13:28:00 +08001293 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001294 }
1295
Markus Armbrustere1fb6472016-03-07 20:25:14 +01001296 memory = ROUND_UP(memory, page_size);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001297
1298 /*
1299 * ftruncate is not supported by hugetlbfs in older
1300 * hosts, so don't bother bailing out on errors.
1301 * If anything goes wrong with it under other filesystems,
1302 * mmap will fail.
1303 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001304 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001305 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001306 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001307
Dominik Dingeld2f39ad2016-04-25 13:55:38 +02001308 area = qemu_ram_mmap(fd, memory, block->mr->align,
1309 block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001310 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001311 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001312 "unable to map backing store for guest RAM");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001313 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001314 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001315
1316 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001317 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001318 }
1319
Alex Williamson04b16652010-07-02 11:13:17 -06001320 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001321 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001322
1323error:
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001324 if (unlink_on_error) {
1325 unlink(path);
1326 }
Paolo Bonzini5c3ece72016-03-17 15:53:13 +01001327 if (fd != -1) {
1328 close(fd);
1329 }
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001330 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001331}
1332#endif
1333
Mike Day0dc3f442013-09-05 14:41:35 -04001334/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001335static ram_addr_t find_ram_offset(ram_addr_t size)
1336{
Alex Williamson04b16652010-07-02 11:13:17 -06001337 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001338 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001339
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001340 assert(size != 0); /* it would hand out same offset multiple times */
1341
Mike Day0dc3f442013-09-05 14:41:35 -04001342 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001343 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001344 }
Alex Williamson04b16652010-07-02 11:13:17 -06001345
Mike Day0dc3f442013-09-05 14:41:35 -04001346 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001347 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001348
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001349 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001350
Mike Day0dc3f442013-09-05 14:41:35 -04001351 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001352 if (next_block->offset >= end) {
1353 next = MIN(next, next_block->offset);
1354 }
1355 }
1356 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001357 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001358 mingap = next - end;
1359 }
1360 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001361
1362 if (offset == RAM_ADDR_MAX) {
1363 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1364 (uint64_t)size);
1365 abort();
1366 }
1367
Alex Williamson04b16652010-07-02 11:13:17 -06001368 return offset;
1369}
1370
Juan Quintela652d7ec2012-07-20 10:37:54 +02001371ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001372{
Alex Williamsond17b5282010-06-25 11:08:38 -06001373 RAMBlock *block;
1374 ram_addr_t last = 0;
1375
Mike Day0dc3f442013-09-05 14:41:35 -04001376 rcu_read_lock();
1377 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001378 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001379 }
Mike Day0dc3f442013-09-05 14:41:35 -04001380 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001381 return last;
1382}
1383
Jason Baronddb97f12012-08-02 15:44:16 -04001384static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1385{
1386 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001387
1388 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001389 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001390 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1391 if (ret) {
1392 perror("qemu_madvise");
1393 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1394 "but dump_guest_core=off specified\n");
1395 }
1396 }
1397}
1398
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001399const char *qemu_ram_get_idstr(RAMBlock *rb)
1400{
1401 return rb->idstr;
1402}
1403
Mike Dayae3a7042013-09-05 14:41:35 -04001404/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001405void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
Hu Tao20cfe882014-04-02 15:13:26 +08001406{
Gongleifa53a0e2016-05-10 10:04:59 +08001407 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001408
Avi Kivityc5705a72011-12-20 15:59:12 +02001409 assert(new_block);
1410 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001411
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001412 if (dev) {
1413 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001414 if (id) {
1415 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001416 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001417 }
1418 }
1419 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1420
Gongleiab0a9952016-05-10 10:05:00 +08001421 rcu_read_lock();
Mike Day0dc3f442013-09-05 14:41:35 -04001422 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Gongleifa53a0e2016-05-10 10:04:59 +08001423 if (block != new_block &&
1424 !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001425 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1426 new_block->idstr);
1427 abort();
1428 }
1429 }
Mike Day0dc3f442013-09-05 14:41:35 -04001430 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001431}
1432
Mike Dayae3a7042013-09-05 14:41:35 -04001433/* Called with iothread lock held. */
Gongleifa53a0e2016-05-10 10:04:59 +08001434void qemu_ram_unset_idstr(RAMBlock *block)
Hu Tao20cfe882014-04-02 15:13:26 +08001435{
Mike Dayae3a7042013-09-05 14:41:35 -04001436 /* FIXME: arch_init.c assumes that this is not called throughout
1437 * migration. Ignore the problem since hot-unplug during migration
1438 * does not work anyway.
1439 */
Hu Tao20cfe882014-04-02 15:13:26 +08001440 if (block) {
1441 memset(block->idstr, 0, sizeof(block->idstr));
1442 }
1443}
1444
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001445static int memory_try_enable_merging(void *addr, size_t len)
1446{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001447 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001448 /* disabled by the user */
1449 return 0;
1450 }
1451
1452 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1453}
1454
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001455/* Only legal before guest might have detected the memory size: e.g. on
1456 * incoming migration, or right after reset.
1457 *
1458 * As memory core doesn't know how is memory accessed, it is up to
1459 * resize callback to update device state and/or add assertions to detect
1460 * misuse, if necessary.
1461 */
Gongleifa53a0e2016-05-10 10:04:59 +08001462int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001463{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001464 assert(block);
1465
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001466 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001467
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001468 if (block->used_length == newsize) {
1469 return 0;
1470 }
1471
1472 if (!(block->flags & RAM_RESIZEABLE)) {
1473 error_setg_errno(errp, EINVAL,
1474 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1475 " in != 0x" RAM_ADDR_FMT, block->idstr,
1476 newsize, block->used_length);
1477 return -EINVAL;
1478 }
1479
1480 if (block->max_length < newsize) {
1481 error_setg_errno(errp, EINVAL,
1482 "Length too large: %s: 0x" RAM_ADDR_FMT
1483 " > 0x" RAM_ADDR_FMT, block->idstr,
1484 newsize, block->max_length);
1485 return -EINVAL;
1486 }
1487
1488 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1489 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001490 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1491 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001492 memory_region_set_size(block->mr, newsize);
1493 if (block->resized) {
1494 block->resized(block->idstr, newsize, block->host);
1495 }
1496 return 0;
1497}
1498
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001499/* Called with ram_list.mutex held */
1500static void dirty_memory_extend(ram_addr_t old_ram_size,
1501 ram_addr_t new_ram_size)
1502{
1503 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1504 DIRTY_MEMORY_BLOCK_SIZE);
1505 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1506 DIRTY_MEMORY_BLOCK_SIZE);
1507 int i;
1508
1509 /* Only need to extend if block count increased */
1510 if (new_num_blocks <= old_num_blocks) {
1511 return;
1512 }
1513
1514 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1515 DirtyMemoryBlocks *old_blocks;
1516 DirtyMemoryBlocks *new_blocks;
1517 int j;
1518
1519 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1520 new_blocks = g_malloc(sizeof(*new_blocks) +
1521 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1522
1523 if (old_num_blocks) {
1524 memcpy(new_blocks->blocks, old_blocks->blocks,
1525 old_num_blocks * sizeof(old_blocks->blocks[0]));
1526 }
1527
1528 for (j = old_num_blocks; j < new_num_blocks; j++) {
1529 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1530 }
1531
1532 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1533
1534 if (old_blocks) {
1535 g_free_rcu(old_blocks, rcu);
1536 }
1537 }
1538}
1539
Fam Zheng528f46a2016-03-01 14:18:18 +08001540static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001541{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001542 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001543 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001544 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001545 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001546
1547 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001548
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001549 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001550 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001551
1552 if (!new_block->host) {
1553 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001554 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001555 new_block->mr, &err);
1556 if (err) {
1557 error_propagate(errp, err);
1558 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001559 return;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001560 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001561 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001562 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001563 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001564 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001565 error_setg_errno(errp, errno,
1566 "cannot set up guest memory '%s'",
1567 memory_region_name(new_block->mr));
1568 qemu_mutex_unlock_ramlist();
Paolo Bonzini39c350e2016-03-09 18:14:01 +01001569 return;
Markus Armbruster39228252013-07-31 15:11:11 +02001570 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001571 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001572 }
1573 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001574
Li Zhijiandd631692015-07-02 20:18:06 +08001575 new_ram_size = MAX(old_ram_size,
1576 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1577 if (new_ram_size > old_ram_size) {
1578 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001579 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001580 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001581 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1582 * QLIST (which has an RCU-friendly variant) does not have insertion at
1583 * tail, so save the last element in last_block.
1584 */
Mike Day0dc3f442013-09-05 14:41:35 -04001585 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001586 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001587 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001588 break;
1589 }
1590 }
1591 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001592 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001593 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001594 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001595 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001596 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001597 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001598 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001599
Mike Day0dc3f442013-09-05 14:41:35 -04001600 /* Write list before version */
1601 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001602 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001603 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001604
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001605 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001606 new_block->used_length,
1607 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001608
Paolo Bonzinia904c912015-01-21 16:18:35 +01001609 if (new_block->host) {
1610 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1611 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1612 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1613 if (kvm_enabled()) {
1614 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1615 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001616 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001617}
1618
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001619#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001620RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1621 bool share, const char *mem_path,
1622 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001623{
1624 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001625 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001626
1627 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001628 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001629 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001630 }
1631
1632 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1633 /*
1634 * file_ram_alloc() needs to allocate just like
1635 * phys_mem_alloc, but we haven't bothered to provide
1636 * a hook there.
1637 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001638 error_setg(errp,
1639 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001640 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001641 }
1642
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001643 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001644 new_block = g_malloc0(sizeof(*new_block));
1645 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001646 new_block->used_length = size;
1647 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001648 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001649 new_block->host = file_ram_alloc(new_block, size,
1650 mem_path, errp);
1651 if (!new_block->host) {
1652 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001653 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001654 }
1655
Fam Zheng528f46a2016-03-01 14:18:18 +08001656 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001657 if (local_err) {
1658 g_free(new_block);
1659 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001660 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001661 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001662 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001663}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001664#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001665
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001666static
Fam Zheng528f46a2016-03-01 14:18:18 +08001667RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1668 void (*resized)(const char*,
1669 uint64_t length,
1670 void *host),
1671 void *host, bool resizeable,
1672 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001673{
1674 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001675 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001676
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001677 size = HOST_PAGE_ALIGN(size);
1678 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001679 new_block = g_malloc0(sizeof(*new_block));
1680 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001681 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001682 new_block->used_length = size;
1683 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001684 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001685 new_block->fd = -1;
1686 new_block->host = host;
1687 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001688 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001689 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001690 if (resizeable) {
1691 new_block->flags |= RAM_RESIZEABLE;
1692 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001693 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001694 if (local_err) {
1695 g_free(new_block);
1696 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001697 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001698 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001699 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001700}
1701
Fam Zheng528f46a2016-03-01 14:18:18 +08001702RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001703 MemoryRegion *mr, Error **errp)
1704{
1705 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1706}
1707
Fam Zheng528f46a2016-03-01 14:18:18 +08001708RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001709{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001710 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1711}
1712
Fam Zheng528f46a2016-03-01 14:18:18 +08001713RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001714 void (*resized)(const char*,
1715 uint64_t length,
1716 void *host),
1717 MemoryRegion *mr, Error **errp)
1718{
1719 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001720}
bellarde9a1ab12007-02-08 23:08:38 +00001721
Paolo Bonzini43771532013-09-09 17:58:40 +02001722static void reclaim_ramblock(RAMBlock *block)
1723{
1724 if (block->flags & RAM_PREALLOC) {
1725 ;
1726 } else if (xen_enabled()) {
1727 xen_invalidate_map_cache_entry(block->host);
1728#ifndef _WIN32
1729 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001730 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001731 close(block->fd);
1732#endif
1733 } else {
1734 qemu_anon_ram_free(block->host, block->max_length);
1735 }
1736 g_free(block);
1737}
1738
Fam Zhengf1060c52016-03-01 14:18:22 +08001739void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001740{
Marc-André Lureau85bc2a12016-03-29 13:20:51 +02001741 if (!block) {
1742 return;
1743 }
1744
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001745 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001746 QLIST_REMOVE_RCU(block, next);
1747 ram_list.mru_block = NULL;
1748 /* Write list before version */
1749 smp_wmb();
1750 ram_list.version++;
1751 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001752 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001753}
1754
Huang Yingcd19cfa2011-03-02 08:56:19 +01001755#ifndef _WIN32
1756void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1757{
1758 RAMBlock *block;
1759 ram_addr_t offset;
1760 int flags;
1761 void *area, *vaddr;
1762
Mike Day0dc3f442013-09-05 14:41:35 -04001763 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001764 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001765 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001766 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001767 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001768 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001769 } else if (xen_enabled()) {
1770 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001771 } else {
1772 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001773 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001774 flags |= (block->flags & RAM_SHARED ?
1775 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001776 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1777 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001778 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001779 /*
1780 * Remap needs to match alloc. Accelerators that
1781 * set phys_mem_alloc never remap. If they did,
1782 * we'd need a remap hook here.
1783 */
1784 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1785
Huang Yingcd19cfa2011-03-02 08:56:19 +01001786 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1787 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1788 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001789 }
1790 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001791 fprintf(stderr, "Could not remap addr: "
1792 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001793 length, addr);
1794 exit(1);
1795 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001796 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001797 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001798 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001799 }
1800 }
1801}
1802#endif /* !_WIN32 */
1803
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001804/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001805 * This should not be used for general purpose DMA. Use address_space_map
1806 * or address_space_rw instead. For local memory (e.g. video ram) that the
1807 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001808 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001809 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001810 */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001811void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001812{
Gonglei3655cb92016-02-20 10:35:20 +08001813 RAMBlock *block = ram_block;
1814
1815 if (block == NULL) {
1816 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001817 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001818 }
Mike Dayae3a7042013-09-05 14:41:35 -04001819
1820 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001821 /* We need to check if the requested address is in the RAM
1822 * because we don't want to map the entire memory in QEMU.
1823 * In that case just map until the end of the page.
1824 */
1825 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001826 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001827 }
Mike Dayae3a7042013-09-05 14:41:35 -04001828
1829 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001830 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001831 return ramblock_ptr(block, addr);
pbrookdc828ca2009-04-09 22:21:07 +00001832}
1833
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001834/* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001835 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001836 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001837 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001838 */
Gonglei3655cb92016-02-20 10:35:20 +08001839static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1840 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001841{
Gonglei3655cb92016-02-20 10:35:20 +08001842 RAMBlock *block = ram_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001843 if (*size == 0) {
1844 return NULL;
1845 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001846
Gonglei3655cb92016-02-20 10:35:20 +08001847 if (block == NULL) {
1848 block = qemu_get_ram_block(addr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001849 addr -= block->offset;
Gonglei3655cb92016-02-20 10:35:20 +08001850 }
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001851 *size = MIN(*size, block->max_length - addr);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001852
1853 if (xen_enabled() && block->host == NULL) {
1854 /* We need to check if the requested address is in the RAM
1855 * because we don't want to map the entire memory in QEMU.
1856 * In that case just map the requested area.
1857 */
1858 if (block->offset == 0) {
1859 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001860 }
1861
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001862 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001863 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001864
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001865 return ramblock_ptr(block, addr);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001866}
1867
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001868/*
1869 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1870 * in that RAMBlock.
1871 *
1872 * ptr: Host pointer to look up
1873 * round_offset: If true round the result offset down to a page boundary
1874 * *ram_addr: set to result ram_addr
1875 * *offset: set to result offset within the RAMBlock
1876 *
1877 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001878 *
1879 * By the time this function returns, the returned pointer is not protected
1880 * by RCU anymore. If the caller is not within an RCU critical section and
1881 * does not hold the iothread lock, it must have other means of protecting the
1882 * pointer, such as a reference to the region that includes the incoming
1883 * ram_addr_t.
1884 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001885RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001886 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001887{
pbrook94a6b542009-04-11 17:15:54 +00001888 RAMBlock *block;
1889 uint8_t *host = ptr;
1890
Jan Kiszka868bb332011-06-21 22:59:09 +02001891 if (xen_enabled()) {
Paolo Bonzinif615f392016-05-26 10:07:50 +02001892 ram_addr_t ram_addr;
Mike Day0dc3f442013-09-05 14:41:35 -04001893 rcu_read_lock();
Paolo Bonzinif615f392016-05-26 10:07:50 +02001894 ram_addr = xen_ram_addr_from_mapcache(ptr);
1895 block = qemu_get_ram_block(ram_addr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001896 if (block) {
Anthony PERARDd6b6aec2016-06-09 16:56:17 +01001897 *offset = ram_addr - block->offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001898 }
Mike Day0dc3f442013-09-05 14:41:35 -04001899 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001900 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001901 }
1902
Mike Day0dc3f442013-09-05 14:41:35 -04001903 rcu_read_lock();
1904 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001905 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001906 goto found;
1907 }
1908
Mike Day0dc3f442013-09-05 14:41:35 -04001909 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001910 /* This case append when the block is not mapped. */
1911 if (block->host == NULL) {
1912 continue;
1913 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001914 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001915 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001916 }
pbrook94a6b542009-04-11 17:15:54 +00001917 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001918
Mike Day0dc3f442013-09-05 14:41:35 -04001919 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001920 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001921
1922found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001923 *offset = (host - block->host);
1924 if (round_offset) {
1925 *offset &= TARGET_PAGE_MASK;
1926 }
Mike Day0dc3f442013-09-05 14:41:35 -04001927 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001928 return block;
1929}
1930
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00001931/*
1932 * Finds the named RAMBlock
1933 *
1934 * name: The name of RAMBlock to find
1935 *
1936 * Returns: RAMBlock (or NULL if not found)
1937 */
1938RAMBlock *qemu_ram_block_by_name(const char *name)
1939{
1940 RAMBlock *block;
1941
1942 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1943 if (!strcmp(name, block->idstr)) {
1944 return block;
1945 }
1946 }
1947
1948 return NULL;
1949}
1950
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001951/* Some of the softmmu routines need to translate from a host pointer
1952 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001953ram_addr_t qemu_ram_addr_from_host(void *ptr)
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001954{
1955 RAMBlock *block;
Paolo Bonzinif615f392016-05-26 10:07:50 +02001956 ram_addr_t offset;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001957
Paolo Bonzinif615f392016-05-26 10:07:50 +02001958 block = qemu_ram_block_from_host(ptr, false, &offset);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001959 if (!block) {
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001960 return RAM_ADDR_INVALID;
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001961 }
1962
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01001963 return block->offset + offset;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001964}
Alex Williamsonf471a172010-06-11 11:11:42 -06001965
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001966/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001967static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001968 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001969{
Juan Quintela52159192013-10-08 12:44:04 +02001970 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001971 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001972 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001973 switch (size) {
1974 case 1:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001975 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001976 break;
1977 case 2:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001978 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001979 break;
1980 case 4:
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01001981 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001982 break;
1983 default:
1984 abort();
1985 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001986 /* Set both VGA and migration bits for simplicity and to remove
1987 * the notdirty callback faster.
1988 */
1989 cpu_physical_memory_set_dirty_range(ram_addr, size,
1990 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001991 /* we remove the notdirty callback only if the code has been
1992 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001993 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07001994 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001995 }
bellard1ccde1c2004-02-06 19:46:14 +00001996}
1997
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001998static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1999 unsigned size, bool is_write)
2000{
2001 return is_write;
2002}
2003
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002004static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002005 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002006 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002007 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002008};
2009
pbrook0f459d12008-06-09 00:20:13 +00002010/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002011static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002012{
Andreas Färber93afead2013-08-26 03:41:01 +02002013 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002014 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002015 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002016 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002017 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002018 CPUWatchpoint *wp;
Emilio G. Cota89fee742016-04-07 13:19:22 -04002019 uint32_t cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002020
Andreas Färberff4700b2013-08-26 18:23:18 +02002021 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002022 /* We re-entered the check after replacing the TB. Now raise
2023 * the debug interrupt so that is will trigger after the
2024 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002025 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002026 return;
2027 }
Andreas Färber93afead2013-08-26 03:41:01 +02002028 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002029 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002030 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2031 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002032 if (flags == BP_MEM_READ) {
2033 wp->flags |= BP_WATCHPOINT_HIT_READ;
2034 } else {
2035 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2036 }
2037 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002038 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002039 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002040 if (wp->flags & BP_CPU &&
2041 !cc->debug_check_watchpoint(cpu, wp)) {
2042 wp->flags &= ~BP_WATCHPOINT_HIT;
2043 continue;
2044 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002045 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002046 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002047 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002048 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002049 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002050 } else {
2051 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002052 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Peter Maydell6886b982016-05-17 15:18:04 +01002053 cpu_loop_exit_noexc(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002054 }
aliguori06d55cc2008-11-18 20:24:06 +00002055 }
aliguori6e140f22008-11-18 20:37:55 +00002056 } else {
2057 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002058 }
2059 }
2060}
2061
pbrook6658ffb2007-03-16 23:58:11 +00002062/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2063 so these check for a hit then pass through to the normal out-of-line
2064 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002065static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2066 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002067{
Peter Maydell66b9b432015-04-26 16:49:24 +01002068 MemTxResult res;
2069 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002070 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2071 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002072
Peter Maydell66b9b432015-04-26 16:49:24 +01002073 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002074 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002075 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002076 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002077 break;
2078 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002079 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002080 break;
2081 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002082 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002083 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002084 default: abort();
2085 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002086 *pdata = data;
2087 return res;
2088}
2089
2090static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2091 uint64_t val, unsigned size,
2092 MemTxAttrs attrs)
2093{
2094 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002095 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2096 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002097
2098 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2099 switch (size) {
2100 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002101 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002102 break;
2103 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002104 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002105 break;
2106 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002107 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002108 break;
2109 default: abort();
2110 }
2111 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002112}
2113
Avi Kivity1ec9b902012-01-02 12:47:48 +02002114static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002115 .read_with_attrs = watch_mem_read,
2116 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002117 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002118};
pbrook6658ffb2007-03-16 23:58:11 +00002119
Peter Maydellf25a49e2015-04-26 16:49:24 +01002120static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2121 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002122{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002123 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002124 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002125 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002126
blueswir1db7b5422007-05-26 17:36:03 +00002127#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002128 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002129 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002130#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002131 res = address_space_read(subpage->as, addr + subpage->base,
2132 attrs, buf, len);
2133 if (res) {
2134 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002135 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002136 switch (len) {
2137 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002138 *data = ldub_p(buf);
2139 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002140 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002141 *data = lduw_p(buf);
2142 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002143 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002144 *data = ldl_p(buf);
2145 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002146 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002147 *data = ldq_p(buf);
2148 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002149 default:
2150 abort();
2151 }
blueswir1db7b5422007-05-26 17:36:03 +00002152}
2153
Peter Maydellf25a49e2015-04-26 16:49:24 +01002154static MemTxResult subpage_write(void *opaque, hwaddr addr,
2155 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002156{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002157 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002158 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002159
blueswir1db7b5422007-05-26 17:36:03 +00002160#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002161 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002162 " value %"PRIx64"\n",
2163 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002164#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002165 switch (len) {
2166 case 1:
2167 stb_p(buf, value);
2168 break;
2169 case 2:
2170 stw_p(buf, value);
2171 break;
2172 case 4:
2173 stl_p(buf, value);
2174 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002175 case 8:
2176 stq_p(buf, value);
2177 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002178 default:
2179 abort();
2180 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002181 return address_space_write(subpage->as, addr + subpage->base,
2182 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002183}
2184
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002185static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002186 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002187{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002188 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002189#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002190 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002191 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002192#endif
2193
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002194 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002195 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002196}
2197
Avi Kivity70c68e42012-01-02 12:32:48 +02002198static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002199 .read_with_attrs = subpage_read,
2200 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002201 .impl.min_access_size = 1,
2202 .impl.max_access_size = 8,
2203 .valid.min_access_size = 1,
2204 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002205 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002206 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002207};
2208
Anthony Liguoric227f092009-10-01 16:12:16 -05002209static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002210 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002211{
2212 int idx, eidx;
2213
2214 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2215 return -1;
2216 idx = SUBPAGE_IDX(start);
2217 eidx = SUBPAGE_IDX(end);
2218#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002219 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2220 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002221#endif
blueswir1db7b5422007-05-26 17:36:03 +00002222 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002223 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002224 }
2225
2226 return 0;
2227}
2228
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002229static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002230{
Anthony Liguoric227f092009-10-01 16:12:16 -05002231 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002232
Anthony Liguori7267c092011-08-20 22:09:37 -05002233 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002234
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002235 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002236 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002237 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002238 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002239 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002240#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002241 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2242 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002243#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002244 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002245
2246 return mmio;
2247}
2248
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002249static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2250 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002251{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002252 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002253 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002254 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002255 .mr = mr,
2256 .offset_within_address_space = 0,
2257 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002258 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002259 };
2260
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002261 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002262}
2263
Peter Maydella54c87b2016-01-21 14:15:05 +00002264MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002265{
Peter Maydella54c87b2016-01-21 14:15:05 +00002266 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2267 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002268 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002269 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002270
2271 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002272}
2273
Avi Kivitye9179ce2009-06-14 11:38:52 +03002274static void io_mem_init(void)
2275{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002276 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002277 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002278 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002279 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002280 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002281 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002282 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002283}
2284
Avi Kivityac1970f2012-10-03 16:22:53 +02002285static void mem_begin(MemoryListener *listener)
2286{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002287 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002288 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2289 uint16_t n;
2290
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002291 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002292 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002293 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002294 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002295 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002296 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002297 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002298 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002299
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002300 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002301 d->as = as;
2302 as->next_dispatch = d;
2303}
2304
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002305static void address_space_dispatch_free(AddressSpaceDispatch *d)
2306{
2307 phys_sections_free(&d->map);
2308 g_free(d);
2309}
2310
Paolo Bonzini00752702013-05-29 12:13:54 +02002311static void mem_commit(MemoryListener *listener)
2312{
2313 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002314 AddressSpaceDispatch *cur = as->dispatch;
2315 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002316
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002317 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002318
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002319 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002320 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002321 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002322 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002323}
2324
Avi Kivity1d711482012-10-02 18:54:45 +02002325static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002326{
Peter Maydell32857f42015-10-01 15:29:50 +01002327 CPUAddressSpace *cpuas;
2328 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002329
2330 /* since each CPU stores ram addresses in its TLB cache, we must
2331 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002332 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2333 cpu_reloading_memory_map();
2334 /* The CPU and TLB are protected by the iothread lock.
2335 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2336 * may have split the RCU critical section.
2337 */
2338 d = atomic_rcu_read(&cpuas->as->dispatch);
2339 cpuas->memory_dispatch = d;
2340 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002341}
2342
Avi Kivityac1970f2012-10-03 16:22:53 +02002343void address_space_init_dispatch(AddressSpace *as)
2344{
Paolo Bonzini00752702013-05-29 12:13:54 +02002345 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002346 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002347 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002348 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002349 .region_add = mem_add,
2350 .region_nop = mem_add,
2351 .priority = 0,
2352 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002353 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002354}
2355
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002356void address_space_unregister(AddressSpace *as)
2357{
2358 memory_listener_unregister(&as->dispatch_listener);
2359}
2360
Avi Kivity83f3c252012-10-07 12:59:55 +02002361void address_space_destroy_dispatch(AddressSpace *as)
2362{
2363 AddressSpaceDispatch *d = as->dispatch;
2364
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002365 atomic_rcu_set(&as->dispatch, NULL);
2366 if (d) {
2367 call_rcu(d, address_space_dispatch_free, rcu);
2368 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002369}
2370
Avi Kivity62152b82011-07-26 14:26:14 +03002371static void memory_map_init(void)
2372{
Anthony Liguori7267c092011-08-20 22:09:37 -05002373 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002374
Paolo Bonzini57271d62013-11-07 17:14:37 +01002375 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002376 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002377
Anthony Liguori7267c092011-08-20 22:09:37 -05002378 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002379 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2380 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002381 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002382}
2383
2384MemoryRegion *get_system_memory(void)
2385{
2386 return system_memory;
2387}
2388
Avi Kivity309cb472011-08-08 16:09:03 +03002389MemoryRegion *get_system_io(void)
2390{
2391 return system_io;
2392}
2393
pbrooke2eef172008-06-08 01:09:01 +00002394#endif /* !defined(CONFIG_USER_ONLY) */
2395
bellard13eb76e2004-01-24 15:23:36 +00002396/* physical memory access (slow version, mainly for debug) */
2397#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002398int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002399 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002400{
2401 int l, flags;
2402 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002403 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002404
2405 while (len > 0) {
2406 page = addr & TARGET_PAGE_MASK;
2407 l = (page + TARGET_PAGE_SIZE) - addr;
2408 if (l > len)
2409 l = len;
2410 flags = page_get_flags(page);
2411 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002412 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002413 if (is_write) {
2414 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002415 return -1;
bellard579a97f2007-11-11 14:26:47 +00002416 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002417 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002418 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002419 memcpy(p, buf, l);
2420 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002421 } else {
2422 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002423 return -1;
bellard579a97f2007-11-11 14:26:47 +00002424 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002425 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002426 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002427 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002428 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002429 }
2430 len -= l;
2431 buf += l;
2432 addr += l;
2433 }
Paul Brooka68fe892010-03-01 00:08:59 +00002434 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002435}
bellard8df1cd02005-01-28 22:37:22 +00002436
bellard13eb76e2004-01-24 15:23:36 +00002437#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002438
Paolo Bonzini845b6212015-03-23 11:45:53 +01002439static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002440 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002441{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002442 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002443 addr += memory_region_get_ram_addr(mr);
2444
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002445 /* No early return if dirty_log_mask is or becomes 0, because
2446 * cpu_physical_memory_set_dirty_range will still call
2447 * xen_modified_memory.
2448 */
2449 if (dirty_log_mask) {
2450 dirty_log_mask =
2451 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002452 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002453 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2454 tb_invalidate_phys_range(addr, addr + length);
2455 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2456 }
2457 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002458}
2459
Richard Henderson23326162013-07-08 14:55:59 -07002460static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002461{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002462 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002463
2464 /* Regions are assumed to support 1-4 byte accesses unless
2465 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002466 if (access_size_max == 0) {
2467 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002468 }
Richard Henderson23326162013-07-08 14:55:59 -07002469
2470 /* Bound the maximum access by the alignment of the address. */
2471 if (!mr->ops->impl.unaligned) {
2472 unsigned align_size_max = addr & -addr;
2473 if (align_size_max != 0 && align_size_max < access_size_max) {
2474 access_size_max = align_size_max;
2475 }
2476 }
2477
2478 /* Don't attempt accesses larger than the maximum. */
2479 if (l > access_size_max) {
2480 l = access_size_max;
2481 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002482 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002483
2484 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002485}
2486
Jan Kiszka4840f102015-06-18 18:47:22 +02002487static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002488{
Jan Kiszka4840f102015-06-18 18:47:22 +02002489 bool unlocked = !qemu_mutex_iothread_locked();
2490 bool release_lock = false;
2491
2492 if (unlocked && mr->global_locking) {
2493 qemu_mutex_lock_iothread();
2494 unlocked = false;
2495 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002496 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002497 if (mr->flush_coalesced_mmio) {
2498 if (unlocked) {
2499 qemu_mutex_lock_iothread();
2500 }
2501 qemu_flush_coalesced_mmio_buffer();
2502 if (unlocked) {
2503 qemu_mutex_unlock_iothread();
2504 }
2505 }
2506
2507 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002508}
2509
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002510/* Called within RCU critical section. */
2511static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2512 MemTxAttrs attrs,
2513 const uint8_t *buf,
2514 int len, hwaddr addr1,
2515 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002516{
bellard13eb76e2004-01-24 15:23:36 +00002517 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002518 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002519 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002520 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002521
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002522 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002523 if (!memory_access_is_direct(mr, true)) {
2524 release_lock |= prepare_mmio_access(mr);
2525 l = memory_access_size(mr, l, addr1);
2526 /* XXX: could force current_cpu to NULL to avoid
2527 potential bugs */
2528 switch (l) {
2529 case 8:
2530 /* 64 bit write access */
2531 val = ldq_p(buf);
2532 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2533 attrs);
2534 break;
2535 case 4:
2536 /* 32 bit write access */
2537 val = ldl_p(buf);
2538 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2539 attrs);
2540 break;
2541 case 2:
2542 /* 16 bit write access */
2543 val = lduw_p(buf);
2544 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2545 attrs);
2546 break;
2547 case 1:
2548 /* 8 bit write access */
2549 val = ldub_p(buf);
2550 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2551 attrs);
2552 break;
2553 default:
2554 abort();
bellard13eb76e2004-01-24 15:23:36 +00002555 }
2556 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002557 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002558 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002559 memcpy(ptr, buf, l);
2560 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002561 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002562
2563 if (release_lock) {
2564 qemu_mutex_unlock_iothread();
2565 release_lock = false;
2566 }
2567
bellard13eb76e2004-01-24 15:23:36 +00002568 len -= l;
2569 buf += l;
2570 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002571
2572 if (!len) {
2573 break;
2574 }
2575
2576 l = len;
2577 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002578 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002579
Peter Maydell3b643492015-04-26 16:49:23 +01002580 return result;
bellard13eb76e2004-01-24 15:23:36 +00002581}
bellard8df1cd02005-01-28 22:37:22 +00002582
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002583MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2584 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002585{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002586 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002587 hwaddr addr1;
2588 MemoryRegion *mr;
2589 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002590
2591 if (len > 0) {
2592 rcu_read_lock();
2593 l = len;
2594 mr = address_space_translate(as, addr, &addr1, &l, true);
2595 result = address_space_write_continue(as, addr, attrs, buf, len,
2596 addr1, l, mr);
2597 rcu_read_unlock();
2598 }
2599
2600 return result;
2601}
2602
2603/* Called within RCU critical section. */
2604MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2605 MemTxAttrs attrs, uint8_t *buf,
2606 int len, hwaddr addr1, hwaddr l,
2607 MemoryRegion *mr)
2608{
2609 uint8_t *ptr;
2610 uint64_t val;
2611 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002612 bool release_lock = false;
2613
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002614 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002615 if (!memory_access_is_direct(mr, false)) {
2616 /* I/O case */
2617 release_lock |= prepare_mmio_access(mr);
2618 l = memory_access_size(mr, l, addr1);
2619 switch (l) {
2620 case 8:
2621 /* 64 bit read access */
2622 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2623 attrs);
2624 stq_p(buf, val);
2625 break;
2626 case 4:
2627 /* 32 bit read access */
2628 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2629 attrs);
2630 stl_p(buf, val);
2631 break;
2632 case 2:
2633 /* 16 bit read access */
2634 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2635 attrs);
2636 stw_p(buf, val);
2637 break;
2638 case 1:
2639 /* 8 bit read access */
2640 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2641 attrs);
2642 stb_p(buf, val);
2643 break;
2644 default:
2645 abort();
2646 }
2647 } else {
2648 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002649 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002650 memcpy(buf, ptr, l);
2651 }
2652
2653 if (release_lock) {
2654 qemu_mutex_unlock_iothread();
2655 release_lock = false;
2656 }
2657
2658 len -= l;
2659 buf += l;
2660 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002661
2662 if (!len) {
2663 break;
2664 }
2665
2666 l = len;
2667 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002668 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002669
2670 return result;
2671}
2672
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002673MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2674 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002675{
2676 hwaddr l;
2677 hwaddr addr1;
2678 MemoryRegion *mr;
2679 MemTxResult result = MEMTX_OK;
2680
2681 if (len > 0) {
2682 rcu_read_lock();
2683 l = len;
2684 mr = address_space_translate(as, addr, &addr1, &l, false);
2685 result = address_space_read_continue(as, addr, attrs, buf, len,
2686 addr1, l, mr);
2687 rcu_read_unlock();
2688 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002689
2690 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002691}
2692
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002693MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2694 uint8_t *buf, int len, bool is_write)
2695{
2696 if (is_write) {
2697 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2698 } else {
2699 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2700 }
2701}
Avi Kivityac1970f2012-10-03 16:22:53 +02002702
Avi Kivitya8170e52012-10-23 12:30:10 +02002703void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002704 int len, int is_write)
2705{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002706 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2707 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002708}
2709
Alexander Graf582b55a2013-12-11 14:17:44 +01002710enum write_rom_type {
2711 WRITE_DATA,
2712 FLUSH_CACHE,
2713};
2714
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002715static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002716 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002717{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002718 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002719 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002720 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002721 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002722
Paolo Bonzini41063e12015-03-18 14:21:43 +01002723 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002724 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002725 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002726 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002727
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002728 if (!(memory_region_is_ram(mr) ||
2729 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002730 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002731 } else {
bellardd0ecd2a2006-04-23 17:14:48 +00002732 /* ROM/RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002733 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002734 switch (type) {
2735 case WRITE_DATA:
2736 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002737 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002738 break;
2739 case FLUSH_CACHE:
2740 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2741 break;
2742 }
bellardd0ecd2a2006-04-23 17:14:48 +00002743 }
2744 len -= l;
2745 buf += l;
2746 addr += l;
2747 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002748 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002749}
2750
Alexander Graf582b55a2013-12-11 14:17:44 +01002751/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002752void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002753 const uint8_t *buf, int len)
2754{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002755 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002756}
2757
2758void cpu_flush_icache_range(hwaddr start, int len)
2759{
2760 /*
2761 * This function should do the same thing as an icache flush that was
2762 * triggered from within the guest. For TCG we are always cache coherent,
2763 * so there is no need to flush anything. For KVM / Xen we need to flush
2764 * the host's instruction cache at least.
2765 */
2766 if (tcg_enabled()) {
2767 return;
2768 }
2769
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002770 cpu_physical_memory_write_rom_internal(&address_space_memory,
2771 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002772}
2773
aliguori6d16c2f2009-01-22 16:59:11 +00002774typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002775 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002776 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002777 hwaddr addr;
2778 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002779 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002780} BounceBuffer;
2781
2782static BounceBuffer bounce;
2783
aliguoriba223c22009-01-22 16:59:16 +00002784typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002785 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002786 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002787} MapClient;
2788
Fam Zheng38e047b2015-03-16 17:03:35 +08002789QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002790static QLIST_HEAD(map_client_list, MapClient) map_client_list
2791 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002792
Fam Zhenge95205e2015-03-16 17:03:37 +08002793static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002794{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002795 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002796 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002797}
2798
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002799static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002800{
2801 MapClient *client;
2802
Blue Swirl72cf2d42009-09-12 07:36:22 +00002803 while (!QLIST_EMPTY(&map_client_list)) {
2804 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002805 qemu_bh_schedule(client->bh);
2806 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002807 }
2808}
2809
Fam Zhenge95205e2015-03-16 17:03:37 +08002810void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002811{
2812 MapClient *client = g_malloc(sizeof(*client));
2813
Fam Zheng38e047b2015-03-16 17:03:35 +08002814 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002815 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002816 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002817 if (!atomic_read(&bounce.in_use)) {
2818 cpu_notify_map_clients_locked();
2819 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002820 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002821}
2822
Fam Zheng38e047b2015-03-16 17:03:35 +08002823void cpu_exec_init_all(void)
2824{
2825 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002826 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002827 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002828 qemu_mutex_init(&map_client_list_lock);
2829}
2830
Fam Zhenge95205e2015-03-16 17:03:37 +08002831void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002832{
Fam Zhenge95205e2015-03-16 17:03:37 +08002833 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002834
Fam Zhenge95205e2015-03-16 17:03:37 +08002835 qemu_mutex_lock(&map_client_list_lock);
2836 QLIST_FOREACH(client, &map_client_list, link) {
2837 if (client->bh == bh) {
2838 cpu_unregister_map_client_do(client);
2839 break;
2840 }
2841 }
2842 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002843}
2844
2845static void cpu_notify_map_clients(void)
2846{
Fam Zheng38e047b2015-03-16 17:03:35 +08002847 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002848 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002849 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002850}
2851
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002852bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2853{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002854 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002855 hwaddr l, xlat;
2856
Paolo Bonzini41063e12015-03-18 14:21:43 +01002857 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002858 while (len > 0) {
2859 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002860 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2861 if (!memory_access_is_direct(mr, is_write)) {
2862 l = memory_access_size(mr, l, addr);
2863 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002864 return false;
2865 }
2866 }
2867
2868 len -= l;
2869 addr += l;
2870 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002871 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002872 return true;
2873}
2874
aliguori6d16c2f2009-01-22 16:59:11 +00002875/* Map a physical memory region into a host virtual address.
2876 * May map a subset of the requested range, given by and returned in *plen.
2877 * May return NULL if resources needed to perform the mapping are exhausted.
2878 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002879 * Use cpu_register_map_client() to know when retrying the map operation is
2880 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002881 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002882void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002883 hwaddr addr,
2884 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002885 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002886{
Avi Kivitya8170e52012-10-23 12:30:10 +02002887 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002888 hwaddr done = 0;
2889 hwaddr l, xlat, base;
2890 MemoryRegion *mr, *this_mr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002891 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002892
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002893 if (len == 0) {
2894 return NULL;
2895 }
aliguori6d16c2f2009-01-22 16:59:11 +00002896
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002897 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002898 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002899 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002900
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002901 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002902 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002903 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002904 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002905 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002906 /* Avoid unbounded allocations */
2907 l = MIN(l, TARGET_PAGE_SIZE);
2908 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002909 bounce.addr = addr;
2910 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002911
2912 memory_region_ref(mr);
2913 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002914 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002915 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2916 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002917 }
aliguori6d16c2f2009-01-22 16:59:11 +00002918
Paolo Bonzini41063e12015-03-18 14:21:43 +01002919 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002920 *plen = l;
2921 return bounce.buffer;
2922 }
2923
2924 base = xlat;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002925
2926 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002927 len -= l;
2928 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002929 done += l;
2930 if (len == 0) {
2931 break;
2932 }
2933
2934 l = len;
2935 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2936 if (this_mr != mr || xlat != base + done) {
2937 break;
2938 }
aliguori6d16c2f2009-01-22 16:59:11 +00002939 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002940
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002941 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002942 *plen = done;
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01002943 ptr = qemu_ram_ptr_length(mr->ram_block, base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002944 rcu_read_unlock();
2945
2946 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002947}
2948
Avi Kivityac1970f2012-10-03 16:22:53 +02002949/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002950 * Will also mark the memory as dirty if is_write == 1. access_len gives
2951 * the amount of memory that was actually read or written by the caller.
2952 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002953void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2954 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002955{
2956 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002957 MemoryRegion *mr;
2958 ram_addr_t addr1;
2959
Paolo Bonzini07bdaa42016-03-25 12:55:08 +01002960 mr = memory_region_from_host(buffer, &addr1);
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002961 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002962 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002963 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002964 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002965 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002966 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002967 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002968 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002969 return;
2970 }
2971 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002972 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2973 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002974 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002975 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002976 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002977 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002978 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002979 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002980}
bellardd0ecd2a2006-04-23 17:14:48 +00002981
Avi Kivitya8170e52012-10-23 12:30:10 +02002982void *cpu_physical_memory_map(hwaddr addr,
2983 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002984 int is_write)
2985{
2986 return address_space_map(&address_space_memory, addr, plen, is_write);
2987}
2988
Avi Kivitya8170e52012-10-23 12:30:10 +02002989void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2990 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002991{
2992 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2993}
2994
bellard8df1cd02005-01-28 22:37:22 +00002995/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002996static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2997 MemTxAttrs attrs,
2998 MemTxResult *result,
2999 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003000{
bellard8df1cd02005-01-28 22:37:22 +00003001 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003002 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003003 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003004 hwaddr l = 4;
3005 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003006 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003007 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003008
Paolo Bonzini41063e12015-03-18 14:21:43 +01003009 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003010 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003011 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003012 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003013
bellard8df1cd02005-01-28 22:37:22 +00003014 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003015 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003016#if defined(TARGET_WORDS_BIGENDIAN)
3017 if (endian == DEVICE_LITTLE_ENDIAN) {
3018 val = bswap32(val);
3019 }
3020#else
3021 if (endian == DEVICE_BIG_ENDIAN) {
3022 val = bswap32(val);
3023 }
3024#endif
bellard8df1cd02005-01-28 22:37:22 +00003025 } else {
3026 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003027 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003028 switch (endian) {
3029 case DEVICE_LITTLE_ENDIAN:
3030 val = ldl_le_p(ptr);
3031 break;
3032 case DEVICE_BIG_ENDIAN:
3033 val = ldl_be_p(ptr);
3034 break;
3035 default:
3036 val = ldl_p(ptr);
3037 break;
3038 }
Peter Maydell50013112015-04-26 16:49:24 +01003039 r = MEMTX_OK;
3040 }
3041 if (result) {
3042 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003043 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003044 if (release_lock) {
3045 qemu_mutex_unlock_iothread();
3046 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003047 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003048 return val;
3049}
3050
Peter Maydell50013112015-04-26 16:49:24 +01003051uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3052 MemTxAttrs attrs, MemTxResult *result)
3053{
3054 return address_space_ldl_internal(as, addr, attrs, result,
3055 DEVICE_NATIVE_ENDIAN);
3056}
3057
3058uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3059 MemTxAttrs attrs, MemTxResult *result)
3060{
3061 return address_space_ldl_internal(as, addr, attrs, result,
3062 DEVICE_LITTLE_ENDIAN);
3063}
3064
3065uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3066 MemTxAttrs attrs, MemTxResult *result)
3067{
3068 return address_space_ldl_internal(as, addr, attrs, result,
3069 DEVICE_BIG_ENDIAN);
3070}
3071
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003072uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003073{
Peter Maydell50013112015-04-26 16:49:24 +01003074 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003075}
3076
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003077uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003078{
Peter Maydell50013112015-04-26 16:49:24 +01003079 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003080}
3081
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003082uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003083{
Peter Maydell50013112015-04-26 16:49:24 +01003084 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003085}
3086
bellard84b7b8e2005-11-28 21:19:04 +00003087/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003088static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3089 MemTxAttrs attrs,
3090 MemTxResult *result,
3091 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003092{
bellard84b7b8e2005-11-28 21:19:04 +00003093 uint8_t *ptr;
3094 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003095 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003096 hwaddr l = 8;
3097 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003098 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003099 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003100
Paolo Bonzini41063e12015-03-18 14:21:43 +01003101 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003102 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003103 false);
3104 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003105 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003106
bellard84b7b8e2005-11-28 21:19:04 +00003107 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003108 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003109#if defined(TARGET_WORDS_BIGENDIAN)
3110 if (endian == DEVICE_LITTLE_ENDIAN) {
3111 val = bswap64(val);
3112 }
3113#else
3114 if (endian == DEVICE_BIG_ENDIAN) {
3115 val = bswap64(val);
3116 }
3117#endif
bellard84b7b8e2005-11-28 21:19:04 +00003118 } else {
3119 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003120 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003121 switch (endian) {
3122 case DEVICE_LITTLE_ENDIAN:
3123 val = ldq_le_p(ptr);
3124 break;
3125 case DEVICE_BIG_ENDIAN:
3126 val = ldq_be_p(ptr);
3127 break;
3128 default:
3129 val = ldq_p(ptr);
3130 break;
3131 }
Peter Maydell50013112015-04-26 16:49:24 +01003132 r = MEMTX_OK;
3133 }
3134 if (result) {
3135 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003136 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003137 if (release_lock) {
3138 qemu_mutex_unlock_iothread();
3139 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003140 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003141 return val;
3142}
3143
Peter Maydell50013112015-04-26 16:49:24 +01003144uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3145 MemTxAttrs attrs, MemTxResult *result)
3146{
3147 return address_space_ldq_internal(as, addr, attrs, result,
3148 DEVICE_NATIVE_ENDIAN);
3149}
3150
3151uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3152 MemTxAttrs attrs, MemTxResult *result)
3153{
3154 return address_space_ldq_internal(as, addr, attrs, result,
3155 DEVICE_LITTLE_ENDIAN);
3156}
3157
3158uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3159 MemTxAttrs attrs, MemTxResult *result)
3160{
3161 return address_space_ldq_internal(as, addr, attrs, result,
3162 DEVICE_BIG_ENDIAN);
3163}
3164
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003165uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003166{
Peter Maydell50013112015-04-26 16:49:24 +01003167 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003168}
3169
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003170uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003171{
Peter Maydell50013112015-04-26 16:49:24 +01003172 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003173}
3174
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003175uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003176{
Peter Maydell50013112015-04-26 16:49:24 +01003177 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003178}
3179
bellardaab33092005-10-30 20:48:42 +00003180/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003181uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3182 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003183{
3184 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003185 MemTxResult r;
3186
3187 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3188 if (result) {
3189 *result = r;
3190 }
bellardaab33092005-10-30 20:48:42 +00003191 return val;
3192}
3193
Peter Maydell50013112015-04-26 16:49:24 +01003194uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3195{
3196 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3197}
3198
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003199/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003200static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3201 hwaddr addr,
3202 MemTxAttrs attrs,
3203 MemTxResult *result,
3204 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003205{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003206 uint8_t *ptr;
3207 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003208 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003209 hwaddr l = 2;
3210 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003211 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003212 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003213
Paolo Bonzini41063e12015-03-18 14:21:43 +01003214 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003215 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003216 false);
3217 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003218 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003219
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003220 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003221 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003222#if defined(TARGET_WORDS_BIGENDIAN)
3223 if (endian == DEVICE_LITTLE_ENDIAN) {
3224 val = bswap16(val);
3225 }
3226#else
3227 if (endian == DEVICE_BIG_ENDIAN) {
3228 val = bswap16(val);
3229 }
3230#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003231 } else {
3232 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003233 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003234 switch (endian) {
3235 case DEVICE_LITTLE_ENDIAN:
3236 val = lduw_le_p(ptr);
3237 break;
3238 case DEVICE_BIG_ENDIAN:
3239 val = lduw_be_p(ptr);
3240 break;
3241 default:
3242 val = lduw_p(ptr);
3243 break;
3244 }
Peter Maydell50013112015-04-26 16:49:24 +01003245 r = MEMTX_OK;
3246 }
3247 if (result) {
3248 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003249 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003250 if (release_lock) {
3251 qemu_mutex_unlock_iothread();
3252 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003253 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003254 return val;
bellardaab33092005-10-30 20:48:42 +00003255}
3256
Peter Maydell50013112015-04-26 16:49:24 +01003257uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3258 MemTxAttrs attrs, MemTxResult *result)
3259{
3260 return address_space_lduw_internal(as, addr, attrs, result,
3261 DEVICE_NATIVE_ENDIAN);
3262}
3263
3264uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3265 MemTxAttrs attrs, MemTxResult *result)
3266{
3267 return address_space_lduw_internal(as, addr, attrs, result,
3268 DEVICE_LITTLE_ENDIAN);
3269}
3270
3271uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3272 MemTxAttrs attrs, MemTxResult *result)
3273{
3274 return address_space_lduw_internal(as, addr, attrs, result,
3275 DEVICE_BIG_ENDIAN);
3276}
3277
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003278uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003279{
Peter Maydell50013112015-04-26 16:49:24 +01003280 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003281}
3282
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003283uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003284{
Peter Maydell50013112015-04-26 16:49:24 +01003285 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003286}
3287
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003288uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003289{
Peter Maydell50013112015-04-26 16:49:24 +01003290 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003291}
3292
bellard8df1cd02005-01-28 22:37:22 +00003293/* warning: addr must be aligned. The ram page is not masked as dirty
3294 and the code inside is not invalidated. It is useful if the dirty
3295 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003296void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3297 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003298{
bellard8df1cd02005-01-28 22:37:22 +00003299 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003300 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003301 hwaddr l = 4;
3302 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003303 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003304 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003305 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003306
Paolo Bonzini41063e12015-03-18 14:21:43 +01003307 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003308 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003309 true);
3310 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003311 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003312
Peter Maydell50013112015-04-26 16:49:24 +01003313 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003314 } else {
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003315 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003316 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003317
Paolo Bonzini845b6212015-03-23 11:45:53 +01003318 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3319 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003320 cpu_physical_memory_set_dirty_range(memory_region_get_ram_addr(mr) + addr,
3321 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003322 r = MEMTX_OK;
3323 }
3324 if (result) {
3325 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003326 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003327 if (release_lock) {
3328 qemu_mutex_unlock_iothread();
3329 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003330 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003331}
3332
Peter Maydell50013112015-04-26 16:49:24 +01003333void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3334{
3335 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3336}
3337
bellard8df1cd02005-01-28 22:37:22 +00003338/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003339static inline void address_space_stl_internal(AddressSpace *as,
3340 hwaddr addr, uint32_t val,
3341 MemTxAttrs attrs,
3342 MemTxResult *result,
3343 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003344{
bellard8df1cd02005-01-28 22:37:22 +00003345 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003346 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003347 hwaddr l = 4;
3348 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003349 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003350 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003351
Paolo Bonzini41063e12015-03-18 14:21:43 +01003352 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003353 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003354 true);
3355 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003356 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003357
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003358#if defined(TARGET_WORDS_BIGENDIAN)
3359 if (endian == DEVICE_LITTLE_ENDIAN) {
3360 val = bswap32(val);
3361 }
3362#else
3363 if (endian == DEVICE_BIG_ENDIAN) {
3364 val = bswap32(val);
3365 }
3366#endif
Peter Maydell50013112015-04-26 16:49:24 +01003367 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003368 } else {
bellard8df1cd02005-01-28 22:37:22 +00003369 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003370 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003371 switch (endian) {
3372 case DEVICE_LITTLE_ENDIAN:
3373 stl_le_p(ptr, val);
3374 break;
3375 case DEVICE_BIG_ENDIAN:
3376 stl_be_p(ptr, val);
3377 break;
3378 default:
3379 stl_p(ptr, val);
3380 break;
3381 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003382 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003383 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003384 }
Peter Maydell50013112015-04-26 16:49:24 +01003385 if (result) {
3386 *result = r;
3387 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003388 if (release_lock) {
3389 qemu_mutex_unlock_iothread();
3390 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003391 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003392}
3393
3394void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3395 MemTxAttrs attrs, MemTxResult *result)
3396{
3397 address_space_stl_internal(as, addr, val, attrs, result,
3398 DEVICE_NATIVE_ENDIAN);
3399}
3400
3401void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3402 MemTxAttrs attrs, MemTxResult *result)
3403{
3404 address_space_stl_internal(as, addr, val, attrs, result,
3405 DEVICE_LITTLE_ENDIAN);
3406}
3407
3408void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3409 MemTxAttrs attrs, MemTxResult *result)
3410{
3411 address_space_stl_internal(as, addr, val, attrs, result,
3412 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003413}
3414
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003415void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003416{
Peter Maydell50013112015-04-26 16:49:24 +01003417 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003418}
3419
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003420void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003421{
Peter Maydell50013112015-04-26 16:49:24 +01003422 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003423}
3424
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003425void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003426{
Peter Maydell50013112015-04-26 16:49:24 +01003427 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003428}
3429
bellardaab33092005-10-30 20:48:42 +00003430/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003431void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3432 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003433{
3434 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003435 MemTxResult r;
3436
3437 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3438 if (result) {
3439 *result = r;
3440 }
3441}
3442
3443void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3444{
3445 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003446}
3447
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003448/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003449static inline void address_space_stw_internal(AddressSpace *as,
3450 hwaddr addr, uint32_t val,
3451 MemTxAttrs attrs,
3452 MemTxResult *result,
3453 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003454{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003455 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003456 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003457 hwaddr l = 2;
3458 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003459 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003460 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003461
Paolo Bonzini41063e12015-03-18 14:21:43 +01003462 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003463 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003464 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003465 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003466
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003467#if defined(TARGET_WORDS_BIGENDIAN)
3468 if (endian == DEVICE_LITTLE_ENDIAN) {
3469 val = bswap16(val);
3470 }
3471#else
3472 if (endian == DEVICE_BIG_ENDIAN) {
3473 val = bswap16(val);
3474 }
3475#endif
Peter Maydell50013112015-04-26 16:49:24 +01003476 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003477 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003478 /* RAM case */
Paolo Bonzini0878d0e2016-02-22 11:02:12 +01003479 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003480 switch (endian) {
3481 case DEVICE_LITTLE_ENDIAN:
3482 stw_le_p(ptr, val);
3483 break;
3484 case DEVICE_BIG_ENDIAN:
3485 stw_be_p(ptr, val);
3486 break;
3487 default:
3488 stw_p(ptr, val);
3489 break;
3490 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003491 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003492 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003493 }
Peter Maydell50013112015-04-26 16:49:24 +01003494 if (result) {
3495 *result = r;
3496 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003497 if (release_lock) {
3498 qemu_mutex_unlock_iothread();
3499 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003500 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003501}
3502
3503void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3504 MemTxAttrs attrs, MemTxResult *result)
3505{
3506 address_space_stw_internal(as, addr, val, attrs, result,
3507 DEVICE_NATIVE_ENDIAN);
3508}
3509
3510void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3511 MemTxAttrs attrs, MemTxResult *result)
3512{
3513 address_space_stw_internal(as, addr, val, attrs, result,
3514 DEVICE_LITTLE_ENDIAN);
3515}
3516
3517void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3518 MemTxAttrs attrs, MemTxResult *result)
3519{
3520 address_space_stw_internal(as, addr, val, attrs, result,
3521 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003522}
3523
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003524void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003525{
Peter Maydell50013112015-04-26 16:49:24 +01003526 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003527}
3528
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003529void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003530{
Peter Maydell50013112015-04-26 16:49:24 +01003531 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003532}
3533
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003534void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003535{
Peter Maydell50013112015-04-26 16:49:24 +01003536 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003537}
3538
bellardaab33092005-10-30 20:48:42 +00003539/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003540void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3541 MemTxAttrs attrs, MemTxResult *result)
3542{
3543 MemTxResult r;
3544 val = tswap64(val);
3545 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3546 if (result) {
3547 *result = r;
3548 }
3549}
3550
3551void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3552 MemTxAttrs attrs, MemTxResult *result)
3553{
3554 MemTxResult r;
3555 val = cpu_to_le64(val);
3556 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3557 if (result) {
3558 *result = r;
3559 }
3560}
3561void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3562 MemTxAttrs attrs, MemTxResult *result)
3563{
3564 MemTxResult r;
3565 val = cpu_to_be64(val);
3566 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3567 if (result) {
3568 *result = r;
3569 }
3570}
3571
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003572void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003573{
Peter Maydell50013112015-04-26 16:49:24 +01003574 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003575}
3576
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003577void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003578{
Peter Maydell50013112015-04-26 16:49:24 +01003579 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003580}
3581
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003582void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003583{
Peter Maydell50013112015-04-26 16:49:24 +01003584 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003585}
3586
aliguori5e2972f2009-03-28 17:51:36 +00003587/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003588int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003589 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003590{
3591 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003592 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003593 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003594
3595 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003596 int asidx;
3597 MemTxAttrs attrs;
3598
bellard13eb76e2004-01-24 15:23:36 +00003599 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003600 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3601 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003602 /* if no physical page mapped, return an error */
3603 if (phys_addr == -1)
3604 return -1;
3605 l = (page + TARGET_PAGE_SIZE) - addr;
3606 if (l > len)
3607 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003608 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003609 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003610 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3611 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003612 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003613 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3614 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003615 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003616 }
bellard13eb76e2004-01-24 15:23:36 +00003617 len -= l;
3618 buf += l;
3619 addr += l;
3620 }
3621 return 0;
3622}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003623
3624/*
3625 * Allows code that needs to deal with migration bitmaps etc to still be built
3626 * target independent.
3627 */
3628size_t qemu_target_page_bits(void)
3629{
3630 return TARGET_PAGE_BITS;
3631}
3632
Paul Brooka68fe892010-03-01 00:08:59 +00003633#endif
bellard13eb76e2004-01-24 15:23:36 +00003634
Blue Swirl8e4a4242013-01-06 18:30:17 +00003635/*
3636 * A helper function for the _utterly broken_ virtio device model to find out if
3637 * it's running on a big endian machine. Don't do this at home kids!
3638 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003639bool target_words_bigendian(void);
3640bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003641{
3642#if defined(TARGET_WORDS_BIGENDIAN)
3643 return true;
3644#else
3645 return false;
3646#endif
3647}
3648
Wen Congyang76f35532012-05-07 12:04:18 +08003649#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003650bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003651{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003652 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003653 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003654 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003655
Paolo Bonzini41063e12015-03-18 14:21:43 +01003656 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003657 mr = address_space_translate(&address_space_memory,
3658 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003659
Paolo Bonzini41063e12015-03-18 14:21:43 +01003660 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3661 rcu_read_unlock();
3662 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003663}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003664
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003665int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003666{
3667 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003668 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003669
Mike Day0dc3f442013-09-05 14:41:35 -04003670 rcu_read_lock();
3671 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003672 ret = func(block->idstr, block->host, block->offset,
3673 block->used_length, opaque);
3674 if (ret) {
3675 break;
3676 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003677 }
Mike Day0dc3f442013-09-05 14:41:35 -04003678 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003679 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003680}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003681#endif