blob: 5f9857cd0356be1d1fbc97428e477709df0e17b0 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
pbrooke2eef172008-06-08 01:09:01 +000078#endif
bellard9fa3e852004-01-04 18:06:42 +000079
Andreas Färberbdc44642013-06-24 23:50:24 +020080struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000081/* current CPU in the current thread. It is only valid inside
82 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020083DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000084/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000085 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000086 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010087int use_icount;
bellard6a00d602005-11-21 23:25:50 +000088
pbrooke2eef172008-06-08 01:09:01 +000089#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020090
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020091typedef struct PhysPageEntry PhysPageEntry;
92
93struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020094 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020096 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020097 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
101
Paolo Bonzini03f49952013-11-07 17:14:36 +0100102/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100103#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100104
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200105#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100106#define P_L2_SIZE (1 << P_L2_BITS)
107
108#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
109
110typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200111
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200112typedef struct PhysPageMap {
113 unsigned sections_nb;
114 unsigned sections_nb_alloc;
115 unsigned nodes_nb;
116 unsigned nodes_nb_alloc;
117 Node *nodes;
118 MemoryRegionSection *sections;
119} PhysPageMap;
120
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200121struct AddressSpaceDispatch {
122 /* This is a multi-level map on the physical address space.
123 * The bottom level has pointers to MemoryRegionSections.
124 */
125 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200126 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200127 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200128};
129
Jan Kiszka90260c62013-05-26 21:46:51 +0200130#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
131typedef struct subpage_t {
132 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200133 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200134 hwaddr base;
135 uint16_t sub_section[TARGET_PAGE_SIZE];
136} subpage_t;
137
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200138#define PHYS_SECTION_UNASSIGNED 0
139#define PHYS_SECTION_NOTDIRTY 1
140#define PHYS_SECTION_ROM 2
141#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200142
pbrooke2eef172008-06-08 01:09:01 +0000143static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300144static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000145static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000146
Avi Kivity1ec9b902012-01-02 12:47:48 +0200147static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000148#endif
bellard54936002003-05-13 00:25:15 +0000149
Paul Brook6d9a1302010-02-28 23:55:53 +0000150#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200151
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200152static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200153{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200154 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
155 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
156 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
157 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200158 }
159}
160
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200161static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162{
163 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200164 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100169 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200170 map->nodes[ret][i].skip = 1;
171 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200172 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200174}
175
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200176static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
177 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200178 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179{
180 PhysPageEntry *p;
181 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100182 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200184 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200185 lp->ptr = phys_map_node_alloc(map);
186 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100188 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200189 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200190 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 }
192 }
193 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100196 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197
Paolo Bonzini03f49952013-11-07 17:14:36 +0100198 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200199 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200200 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200201 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200202 *index += step;
203 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200204 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200205 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200206 }
207 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200208 }
209}
210
Avi Kivityac1970f2012-10-03 16:22:53 +0200211static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200212 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200213 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000214{
Avi Kivity29990972012-02-13 20:21:20 +0200215 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000217
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200218 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000219}
220
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200221/* Compact a non leaf page entry. Simply detect that the entry has a single child,
222 * and update our entry so we can skip it and go directly to the destination.
223 */
224static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
225{
226 unsigned valid_ptr = P_L2_SIZE;
227 int valid = 0;
228 PhysPageEntry *p;
229 int i;
230
231 if (lp->ptr == PHYS_MAP_NODE_NIL) {
232 return;
233 }
234
235 p = nodes[lp->ptr];
236 for (i = 0; i < P_L2_SIZE; i++) {
237 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
238 continue;
239 }
240
241 valid_ptr = i;
242 valid++;
243 if (p[i].skip) {
244 phys_page_compact(&p[i], nodes, compacted);
245 }
246 }
247
248 /* We can only compress if there's only one child. */
249 if (valid != 1) {
250 return;
251 }
252
253 assert(valid_ptr < P_L2_SIZE);
254
255 /* Don't compress if it won't fit in the # of bits we have. */
256 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
257 return;
258 }
259
260 lp->ptr = p[valid_ptr].ptr;
261 if (!p[valid_ptr].skip) {
262 /* If our only child is a leaf, make this a leaf. */
263 /* By design, we should have made this node a leaf to begin with so we
264 * should never reach here.
265 * But since it's so simple to handle this, let's do it just in case we
266 * change this rule.
267 */
268 lp->skip = 0;
269 } else {
270 lp->skip += p[valid_ptr].skip;
271 }
272}
273
274static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
275{
276 DECLARE_BITMAP(compacted, nodes_nb);
277
278 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200279 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200280 }
281}
282
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200283static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200284 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000285{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200286 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200287 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200288 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200289
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200290 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200291 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200292 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200293 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200294 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100295 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200296 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200297
298 if (sections[lp.ptr].size.hi ||
299 range_covers_byte(sections[lp.ptr].offset_within_address_space,
300 sections[lp.ptr].size.lo, addr)) {
301 return &sections[lp.ptr];
302 } else {
303 return &sections[PHYS_SECTION_UNASSIGNED];
304 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200305}
306
Blue Swirle5548612012-04-21 13:08:33 +0000307bool memory_region_is_unassigned(MemoryRegion *mr)
308{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200309 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000310 && mr != &io_mem_watch;
311}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200312
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200313static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200314 hwaddr addr,
315 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200316{
Jan Kiszka90260c62013-05-26 21:46:51 +0200317 MemoryRegionSection *section;
318 subpage_t *subpage;
319
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200320 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200321 if (resolve_subpage && section->mr->subpage) {
322 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200323 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 }
325 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200326}
327
Jan Kiszka90260c62013-05-26 21:46:51 +0200328static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200329address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200330 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200331{
332 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100333 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200334
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200335 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200336 /* Compute offset within MemoryRegionSection */
337 addr -= section->offset_within_address_space;
338
339 /* Compute offset within MemoryRegion */
340 *xlat = addr + section->offset_within_region;
341
342 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100343 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200344 return section;
345}
Jan Kiszka90260c62013-05-26 21:46:51 +0200346
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100347static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
348{
349 if (memory_region_is_ram(mr)) {
350 return !(is_write && mr->readonly);
351 }
352 if (memory_region_is_romd(mr)) {
353 return !is_write;
354 }
355
356 return false;
357}
358
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200359MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
360 hwaddr *xlat, hwaddr *plen,
361 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200362{
Avi Kivity30951152012-10-30 13:47:46 +0200363 IOMMUTLBEntry iotlb;
364 MemoryRegionSection *section;
365 MemoryRegion *mr;
366 hwaddr len = *plen;
367
368 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100369 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200370 mr = section->mr;
371
372 if (!mr->iommu_ops) {
373 break;
374 }
375
376 iotlb = mr->iommu_ops->translate(mr, addr);
377 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
378 | (addr & iotlb.addr_mask));
379 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
380 if (!(iotlb.perm & (1 << is_write))) {
381 mr = &io_mem_unassigned;
382 break;
383 }
384
385 as = iotlb.target_as;
386 }
387
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000388 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100389 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
390 len = MIN(page, len);
391 }
392
Avi Kivity30951152012-10-30 13:47:46 +0200393 *plen = len;
394 *xlat = addr;
395 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200396}
397
398MemoryRegionSection *
399address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
400 hwaddr *plen)
401{
Avi Kivity30951152012-10-30 13:47:46 +0200402 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200403 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200404
405 assert(!section->mr->iommu_ops);
406 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200407}
bellard9fa3e852004-01-04 18:06:42 +0000408#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000409
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200410void cpu_exec_init_all(void)
411{
412#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700413 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200414 memory_map_init();
415 io_mem_init();
416#endif
417}
418
Andreas Färberb170fce2013-01-20 20:23:22 +0100419#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000420
Juan Quintelae59fb372009-09-29 22:48:21 +0200421static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200422{
Andreas Färber259186a2013-01-17 18:51:17 +0100423 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200424
aurel323098dba2009-03-07 21:28:24 +0000425 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
426 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100427 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100428 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000429
430 return 0;
431}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432
Andreas Färber1a1562f2013-06-17 04:09:11 +0200433const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200434 .name = "cpu_common",
435 .version_id = 1,
436 .minimum_version_id = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200437 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200438 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100439 VMSTATE_UINT32(halted, CPUState),
440 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200441 VMSTATE_END_OF_LIST()
442 }
443};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200444
pbrook9656f322008-07-01 20:01:19 +0000445#endif
446
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100447CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400448{
Andreas Färberbdc44642013-06-24 23:50:24 +0200449 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400450
Andreas Färberbdc44642013-06-24 23:50:24 +0200451 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100452 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200453 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100454 }
Glauber Costa950f1472009-06-09 12:15:18 -0400455 }
456
Andreas Färberbdc44642013-06-24 23:50:24 +0200457 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400458}
459
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000460#if !defined(CONFIG_USER_ONLY)
461void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
462{
463 /* We only support one address space per cpu at the moment. */
464 assert(cpu->as == as);
465
466 if (cpu->tcg_as_listener) {
467 memory_listener_unregister(cpu->tcg_as_listener);
468 } else {
469 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
470 }
471 cpu->tcg_as_listener->commit = tcg_commit;
472 memory_listener_register(cpu->tcg_as_listener, as);
473}
474#endif
475
Andreas Färber9349b4f2012-03-14 01:38:32 +0100476void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000477{
Andreas Färber9f09e182012-05-03 06:59:07 +0200478 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100479 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200480 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000481 int cpu_index;
482
pbrookc2764712009-03-07 15:24:59 +0000483#if defined(CONFIG_USER_ONLY)
484 cpu_list_lock();
485#endif
bellard6a00d602005-11-21 23:25:50 +0000486 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200487 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000488 cpu_index++;
489 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100490 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100491 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200492 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200493 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100494#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000495 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200496 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100497#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200498 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000499#if defined(CONFIG_USER_ONLY)
500 cpu_list_unlock();
501#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200502 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
503 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
504 }
pbrookb3c77242008-06-30 16:31:04 +0000505#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600506 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000507 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100508 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200509 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000510#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100511 if (cc->vmsd != NULL) {
512 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
513 }
bellardfd6ce8f2003-05-14 19:00:11 +0000514}
515
bellard1fddef42005-04-17 19:16:13 +0000516#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000517#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200518static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000519{
520 tb_invalidate_phys_page_range(pc, pc + 1, 0);
521}
522#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200523static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400524{
Max Filippove8262a12013-09-27 22:29:17 +0400525 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
526 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000527 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100528 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400529 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400530}
bellardc27004e2005-01-03 23:35:10 +0000531#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000532#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000533
Paul Brookc527ee82010-03-01 03:31:14 +0000534#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200535void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000536
537{
538}
539
Andreas Färber75a34032013-09-02 16:57:02 +0200540int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000541 int flags, CPUWatchpoint **watchpoint)
542{
543 return -ENOSYS;
544}
545#else
pbrook6658ffb2007-03-16 23:58:11 +0000546/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200547int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000548 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000549{
Andreas Färber75a34032013-09-02 16:57:02 +0200550 vaddr len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000551 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000552
aliguorib4051332008-11-18 20:14:20 +0000553 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400554 if ((len & (len - 1)) || (addr & ~len_mask) ||
555 len == 0 || len > TARGET_PAGE_SIZE) {
Andreas Färber75a34032013-09-02 16:57:02 +0200556 error_report("tried to set invalid watchpoint at %"
557 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000558 return -EINVAL;
559 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500560 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000561
aliguoria1d1bb32008-11-18 20:07:32 +0000562 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000563 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000564 wp->flags = flags;
565
aliguori2dc9f412008-11-18 20:56:59 +0000566 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200567 if (flags & BP_GDB) {
568 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
569 } else {
570 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
571 }
aliguoria1d1bb32008-11-18 20:07:32 +0000572
Andreas Färber31b030d2013-09-04 01:29:02 +0200573 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000574
575 if (watchpoint)
576 *watchpoint = wp;
577 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000578}
579
aliguoria1d1bb32008-11-18 20:07:32 +0000580/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200581int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000582 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000583{
Andreas Färber75a34032013-09-02 16:57:02 +0200584 vaddr len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000585 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000586
Andreas Färberff4700b2013-08-26 18:23:18 +0200587 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000588 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000589 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200590 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000591 return 0;
592 }
593 }
aliguoria1d1bb32008-11-18 20:07:32 +0000594 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000595}
596
aliguoria1d1bb32008-11-18 20:07:32 +0000597/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200598void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000599{
Andreas Färberff4700b2013-08-26 18:23:18 +0200600 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000601
Andreas Färber31b030d2013-09-04 01:29:02 +0200602 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000603
Anthony Liguori7267c092011-08-20 22:09:37 -0500604 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000605}
606
aliguoria1d1bb32008-11-18 20:07:32 +0000607/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200608void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000609{
aliguoric0ce9982008-11-25 22:13:57 +0000610 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000611
Andreas Färberff4700b2013-08-26 18:23:18 +0200612 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200613 if (wp->flags & mask) {
614 cpu_watchpoint_remove_by_ref(cpu, wp);
615 }
aliguoric0ce9982008-11-25 22:13:57 +0000616 }
aliguoria1d1bb32008-11-18 20:07:32 +0000617}
Paul Brookc527ee82010-03-01 03:31:14 +0000618#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000619
620/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200621int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000622 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000623{
bellard1fddef42005-04-17 19:16:13 +0000624#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000625 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000626
Anthony Liguori7267c092011-08-20 22:09:37 -0500627 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000628
629 bp->pc = pc;
630 bp->flags = flags;
631
aliguori2dc9f412008-11-18 20:56:59 +0000632 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200633 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200634 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200635 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200636 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200637 }
aliguoria1d1bb32008-11-18 20:07:32 +0000638
Andreas Färberf0c3c502013-08-26 21:22:53 +0200639 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000640
Andreas Färber00b941e2013-06-29 18:55:54 +0200641 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000642 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200643 }
aliguoria1d1bb32008-11-18 20:07:32 +0000644 return 0;
645#else
646 return -ENOSYS;
647#endif
648}
649
650/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200651int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000652{
653#if defined(TARGET_HAS_ICE)
654 CPUBreakpoint *bp;
655
Andreas Färberf0c3c502013-08-26 21:22:53 +0200656 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000657 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200658 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000659 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000660 }
bellard4c3a88a2003-07-26 12:06:08 +0000661 }
aliguoria1d1bb32008-11-18 20:07:32 +0000662 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000663#else
aliguoria1d1bb32008-11-18 20:07:32 +0000664 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000665#endif
666}
667
aliguoria1d1bb32008-11-18 20:07:32 +0000668/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200669void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000670{
bellard1fddef42005-04-17 19:16:13 +0000671#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200672 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
673
674 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000675
Anthony Liguori7267c092011-08-20 22:09:37 -0500676 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000677#endif
678}
679
680/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200681void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000682{
683#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000684 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000685
Andreas Färberf0c3c502013-08-26 21:22:53 +0200686 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200687 if (bp->flags & mask) {
688 cpu_breakpoint_remove_by_ref(cpu, bp);
689 }
aliguoric0ce9982008-11-25 22:13:57 +0000690 }
bellard4c3a88a2003-07-26 12:06:08 +0000691#endif
692}
693
bellardc33a3462003-07-29 20:50:33 +0000694/* enable or disable single step mode. EXCP_DEBUG is returned by the
695 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200696void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000697{
bellard1fddef42005-04-17 19:16:13 +0000698#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200699 if (cpu->singlestep_enabled != enabled) {
700 cpu->singlestep_enabled = enabled;
701 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200702 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200703 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100704 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000705 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200706 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000707 tb_flush(env);
708 }
bellardc33a3462003-07-29 20:50:33 +0000709 }
710#endif
711}
712
Andreas Färbera47dddd2013-09-03 17:38:47 +0200713void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000714{
715 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000716 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000717
718 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000719 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000720 fprintf(stderr, "qemu: fatal: ");
721 vfprintf(stderr, fmt, ap);
722 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200723 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000724 if (qemu_log_enabled()) {
725 qemu_log("qemu: fatal: ");
726 qemu_log_vprintf(fmt, ap2);
727 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200728 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000729 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000730 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000731 }
pbrook493ae1f2007-11-23 16:53:59 +0000732 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000733 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200734#if defined(CONFIG_USER_ONLY)
735 {
736 struct sigaction act;
737 sigfillset(&act.sa_mask);
738 act.sa_handler = SIG_DFL;
739 sigaction(SIGABRT, &act, NULL);
740 }
741#endif
bellard75012672003-06-21 13:11:07 +0000742 abort();
743}
744
bellard01243112004-01-04 15:48:17 +0000745#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200746static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
747{
748 RAMBlock *block;
749
750 /* The list is protected by the iothread lock here. */
751 block = ram_list.mru_block;
752 if (block && addr - block->offset < block->length) {
753 goto found;
754 }
755 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
756 if (addr - block->offset < block->length) {
757 goto found;
758 }
759 }
760
761 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
762 abort();
763
764found:
765 ram_list.mru_block = block;
766 return block;
767}
768
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200769static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000770{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200771 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200772 RAMBlock *block;
773 ram_addr_t end;
774
775 end = TARGET_PAGE_ALIGN(start + length);
776 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000777
Paolo Bonzini041603f2013-09-09 17:49:45 +0200778 block = qemu_get_ram_block(start);
779 assert(block == qemu_get_ram_block(end - 1));
780 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000781 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200782}
783
784/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200785void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200786 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200787{
Juan Quintelad24981d2012-05-22 00:42:40 +0200788 if (length == 0)
789 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200790 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200791
792 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200793 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200794 }
bellard1ccde1c2004-02-06 19:46:14 +0000795}
796
Juan Quintela981fdf22013-10-10 11:54:09 +0200797static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000798{
799 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000800}
801
Andreas Färberbb0e6272013-09-03 13:32:01 +0200802hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200803 MemoryRegionSection *section,
804 target_ulong vaddr,
805 hwaddr paddr, hwaddr xlat,
806 int prot,
807 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000808{
Avi Kivitya8170e52012-10-23 12:30:10 +0200809 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000810 CPUWatchpoint *wp;
811
Blue Swirlcc5bea62012-04-14 14:56:48 +0000812 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000813 /* Normal RAM. */
814 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200815 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000816 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200817 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000818 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200819 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000820 }
821 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100822 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200823 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000824 }
825
826 /* Make accesses to pages with watchpoints go via the
827 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200828 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Blue Swirle5548612012-04-21 13:08:33 +0000829 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
830 /* Avoid trapping reads of pages with a write breakpoint. */
831 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200832 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000833 *address |= TLB_MMIO;
834 break;
835 }
836 }
837 }
838
839 return iotlb;
840}
bellard9fa3e852004-01-04 18:06:42 +0000841#endif /* defined(CONFIG_USER_ONLY) */
842
pbrooke2eef172008-06-08 01:09:01 +0000843#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000844
Anthony Liguoric227f092009-10-01 16:12:16 -0500845static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200846 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200847static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200848
Stefan Weil575ddeb2013-09-29 20:56:45 +0200849static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200850
851/*
852 * Set a custom physical guest memory alloator.
853 * Accelerators with unusual needs may need this. Hopefully, we can
854 * get rid of it eventually.
855 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200856void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200857{
858 phys_mem_alloc = alloc;
859}
860
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200861static uint16_t phys_section_add(PhysPageMap *map,
862 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200863{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200864 /* The physical section number is ORed with a page-aligned
865 * pointer to produce the iotlb entries. Thus it should
866 * never overflow into the page-aligned value.
867 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200868 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200869
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200870 if (map->sections_nb == map->sections_nb_alloc) {
871 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
872 map->sections = g_renew(MemoryRegionSection, map->sections,
873 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200874 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200875 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200876 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200877 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200878}
879
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200880static void phys_section_destroy(MemoryRegion *mr)
881{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200882 memory_region_unref(mr);
883
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200884 if (mr->subpage) {
885 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700886 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200887 g_free(subpage);
888 }
889}
890
Paolo Bonzini60926662013-05-29 12:30:26 +0200891static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200892{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200893 while (map->sections_nb > 0) {
894 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200895 phys_section_destroy(section->mr);
896 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200897 g_free(map->sections);
898 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200899}
900
Avi Kivityac1970f2012-10-03 16:22:53 +0200901static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200902{
903 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200904 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200905 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200906 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200907 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200908 MemoryRegionSection subsection = {
909 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200910 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200911 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200912 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200913
Avi Kivityf3705d52012-03-08 16:16:34 +0200914 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200915
Avi Kivityf3705d52012-03-08 16:16:34 +0200916 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200917 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100918 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200919 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200920 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200921 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200922 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200923 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200924 }
925 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200926 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200927 subpage_register(subpage, start, end,
928 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200929}
930
931
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200932static void register_multipage(AddressSpaceDispatch *d,
933 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000934{
Avi Kivitya8170e52012-10-23 12:30:10 +0200935 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200936 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200937 uint64_t num_pages = int128_get64(int128_rshift(section->size,
938 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200939
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200940 assert(num_pages);
941 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000942}
943
Avi Kivityac1970f2012-10-03 16:22:53 +0200944static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200945{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200946 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200947 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200948 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200949 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200950
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200951 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
952 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
953 - now.offset_within_address_space;
954
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200955 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200956 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200957 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200958 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200959 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200960 while (int128_ne(remain.size, now.size)) {
961 remain.size = int128_sub(remain.size, now.size);
962 remain.offset_within_address_space += int128_get64(now.size);
963 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400964 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200965 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200966 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800967 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200968 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200969 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400970 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200971 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200972 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400973 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200974 }
975}
976
Sheng Yang62a27442010-01-26 19:21:16 +0800977void qemu_flush_coalesced_mmio_buffer(void)
978{
979 if (kvm_enabled())
980 kvm_flush_coalesced_mmio_buffer();
981}
982
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700983void qemu_mutex_lock_ramlist(void)
984{
985 qemu_mutex_lock(&ram_list.mutex);
986}
987
988void qemu_mutex_unlock_ramlist(void)
989{
990 qemu_mutex_unlock(&ram_list.mutex);
991}
992
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200993#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300994
995#include <sys/vfs.h>
996
997#define HUGETLBFS_MAGIC 0x958458f6
998
999static long gethugepagesize(const char *path)
1000{
1001 struct statfs fs;
1002 int ret;
1003
1004 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001005 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001006 } while (ret != 0 && errno == EINTR);
1007
1008 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001009 perror(path);
1010 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001011 }
1012
1013 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001014 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001015
1016 return fs.f_bsize;
1017}
1018
Alex Williamson04b16652010-07-02 11:13:17 -06001019static void *file_ram_alloc(RAMBlock *block,
1020 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001021 const char *path,
1022 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001023{
1024 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001025 char *sanitized_name;
1026 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001027 void *area;
1028 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001029 unsigned long hpagesize;
1030
1031 hpagesize = gethugepagesize(path);
1032 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001033 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001034 }
1035
1036 if (memory < hpagesize) {
1037 return NULL;
1038 }
1039
1040 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001041 error_setg(errp,
1042 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001043 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001044 }
1045
Peter Feiner8ca761f2013-03-04 13:54:25 -05001046 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001047 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001048 for (c = sanitized_name; *c != '\0'; c++) {
1049 if (*c == '/')
1050 *c = '_';
1051 }
1052
1053 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1054 sanitized_name);
1055 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001056
1057 fd = mkstemp(filename);
1058 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001059 error_setg_errno(errp, errno,
1060 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001061 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001062 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001063 }
1064 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001065 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001066
1067 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1068
1069 /*
1070 * ftruncate is not supported by hugetlbfs in older
1071 * hosts, so don't bother bailing out on errors.
1072 * If anything goes wrong with it under other filesystems,
1073 * mmap will fail.
1074 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001075 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001076 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001077 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001078
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001079 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1080 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1081 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001082 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001083 error_setg_errno(errp, errno,
1084 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001085 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001086 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001088
1089 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001090 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001091 }
1092
Alex Williamson04b16652010-07-02 11:13:17 -06001093 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001094 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001095
1096error:
1097 if (mem_prealloc) {
1098 exit(1);
1099 }
1100 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001101}
1102#endif
1103
Alex Williamsond17b5282010-06-25 11:08:38 -06001104static ram_addr_t find_ram_offset(ram_addr_t size)
1105{
Alex Williamson04b16652010-07-02 11:13:17 -06001106 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001107 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001108
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001109 assert(size != 0); /* it would hand out same offset multiple times */
1110
Paolo Bonzinia3161032012-11-14 15:54:48 +01001111 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001112 return 0;
1113
Paolo Bonzinia3161032012-11-14 15:54:48 +01001114 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001115 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001116
1117 end = block->offset + block->length;
1118
Paolo Bonzinia3161032012-11-14 15:54:48 +01001119 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001120 if (next_block->offset >= end) {
1121 next = MIN(next, next_block->offset);
1122 }
1123 }
1124 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001125 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001126 mingap = next - end;
1127 }
1128 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001129
1130 if (offset == RAM_ADDR_MAX) {
1131 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1132 (uint64_t)size);
1133 abort();
1134 }
1135
Alex Williamson04b16652010-07-02 11:13:17 -06001136 return offset;
1137}
1138
Juan Quintela652d7ec2012-07-20 10:37:54 +02001139ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001140{
Alex Williamsond17b5282010-06-25 11:08:38 -06001141 RAMBlock *block;
1142 ram_addr_t last = 0;
1143
Paolo Bonzinia3161032012-11-14 15:54:48 +01001144 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001145 last = MAX(last, block->offset + block->length);
1146
1147 return last;
1148}
1149
Jason Baronddb97f12012-08-02 15:44:16 -04001150static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1151{
1152 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001153
1154 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001155 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1156 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001157 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1158 if (ret) {
1159 perror("qemu_madvise");
1160 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1161 "but dump_guest_core=off specified\n");
1162 }
1163 }
1164}
1165
Hu Tao20cfe882014-04-02 15:13:26 +08001166static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001167{
Hu Tao20cfe882014-04-02 15:13:26 +08001168 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001169
Paolo Bonzinia3161032012-11-14 15:54:48 +01001170 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001171 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001172 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001173 }
1174 }
Hu Tao20cfe882014-04-02 15:13:26 +08001175
1176 return NULL;
1177}
1178
1179void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1180{
1181 RAMBlock *new_block = find_ram_block(addr);
1182 RAMBlock *block;
1183
Avi Kivityc5705a72011-12-20 15:59:12 +02001184 assert(new_block);
1185 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001186
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001187 if (dev) {
1188 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001189 if (id) {
1190 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001191 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001192 }
1193 }
1194 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1195
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001196 /* This assumes the iothread lock is taken here too. */
1197 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001198 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001199 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001200 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1201 new_block->idstr);
1202 abort();
1203 }
1204 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001205 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001206}
1207
Hu Tao20cfe882014-04-02 15:13:26 +08001208void qemu_ram_unset_idstr(ram_addr_t addr)
1209{
1210 RAMBlock *block = find_ram_block(addr);
1211
1212 if (block) {
1213 memset(block->idstr, 0, sizeof(block->idstr));
1214 }
1215}
1216
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001217static int memory_try_enable_merging(void *addr, size_t len)
1218{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001219 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001220 /* disabled by the user */
1221 return 0;
1222 }
1223
1224 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1225}
1226
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001227static ram_addr_t ram_block_add(RAMBlock *new_block)
Avi Kivityc5705a72011-12-20 15:59:12 +02001228{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001229 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001230 ram_addr_t old_ram_size, new_ram_size;
1231
1232 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001233
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001234 /* This assumes the iothread lock is taken here too. */
1235 qemu_mutex_lock_ramlist();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001236 new_block->offset = find_ram_offset(new_block->length);
1237
1238 if (!new_block->host) {
1239 if (xen_enabled()) {
1240 xen_ram_alloc(new_block->offset, new_block->length, new_block->mr);
1241 } else {
1242 new_block->host = phys_mem_alloc(new_block->length);
Markus Armbruster39228252013-07-31 15:11:11 +02001243 if (!new_block->host) {
1244 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001245 memory_region_name(new_block->mr), strerror(errno));
Markus Armbruster39228252013-07-31 15:11:11 +02001246 exit(1);
1247 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001248 memory_try_enable_merging(new_block->host, new_block->length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001249 }
1250 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001251
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001252 /* Keep the list sorted from biggest to smallest block. */
1253 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1254 if (block->length < new_block->length) {
1255 break;
1256 }
1257 }
1258 if (block) {
1259 QTAILQ_INSERT_BEFORE(block, new_block, next);
1260 } else {
1261 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1262 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001263 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001264
Umesh Deshpandef798b072011-08-18 11:41:17 -07001265 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001266 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001267
Juan Quintela2152f5c2013-10-08 13:52:02 +02001268 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1269
1270 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001271 int i;
1272 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1273 ram_list.dirty_memory[i] =
1274 bitmap_zero_extend(ram_list.dirty_memory[i],
1275 old_ram_size, new_ram_size);
1276 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001277 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001278 cpu_physical_memory_set_dirty_range(new_block->offset, new_block->length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001279
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001280 qemu_ram_setup_dump(new_block->host, new_block->length);
1281 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_HUGEPAGE);
1282 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001283
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001284 if (kvm_enabled()) {
1285 kvm_setup_guest_memory(new_block->host, new_block->length);
1286 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001287
1288 return new_block->offset;
1289}
1290
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001291#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001292ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001293 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001294 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001295{
1296 RAMBlock *new_block;
1297
1298 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001299 error_setg(errp, "-mem-path not supported with Xen");
1300 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001301 }
1302
1303 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1304 /*
1305 * file_ram_alloc() needs to allocate just like
1306 * phys_mem_alloc, but we haven't bothered to provide
1307 * a hook there.
1308 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001309 error_setg(errp,
1310 "-mem-path not supported with this accelerator");
1311 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001312 }
1313
1314 size = TARGET_PAGE_ALIGN(size);
1315 new_block = g_malloc0(sizeof(*new_block));
1316 new_block->mr = mr;
1317 new_block->length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001318 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001319 new_block->host = file_ram_alloc(new_block, size,
1320 mem_path, errp);
1321 if (!new_block->host) {
1322 g_free(new_block);
1323 return -1;
1324 }
1325
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001326 return ram_block_add(new_block);
1327}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001328#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001329
1330ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1331 MemoryRegion *mr)
1332{
1333 RAMBlock *new_block;
1334
1335 size = TARGET_PAGE_ALIGN(size);
1336 new_block = g_malloc0(sizeof(*new_block));
1337 new_block->mr = mr;
1338 new_block->length = size;
1339 new_block->fd = -1;
1340 new_block->host = host;
1341 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001342 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001343 }
1344 return ram_block_add(new_block);
1345}
1346
Avi Kivityc5705a72011-12-20 15:59:12 +02001347ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001348{
Avi Kivityc5705a72011-12-20 15:59:12 +02001349 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001350}
bellarde9a1ab12007-02-08 23:08:38 +00001351
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001352void qemu_ram_free_from_ptr(ram_addr_t addr)
1353{
1354 RAMBlock *block;
1355
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001356 /* This assumes the iothread lock is taken here too. */
1357 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001358 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001359 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001360 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001361 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001362 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001363 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001364 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001365 }
1366 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001367 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001368}
1369
Anthony Liguoric227f092009-10-01 16:12:16 -05001370void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001371{
Alex Williamson04b16652010-07-02 11:13:17 -06001372 RAMBlock *block;
1373
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001374 /* This assumes the iothread lock is taken here too. */
1375 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001376 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001377 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001378 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001379 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001380 ram_list.version++;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001381 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001382 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001383 } else if (xen_enabled()) {
1384 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001385#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001386 } else if (block->fd >= 0) {
1387 munmap(block->host, block->length);
1388 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001389#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001390 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001391 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001392 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001393 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001394 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001395 }
1396 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001397 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001398
bellarde9a1ab12007-02-08 23:08:38 +00001399}
1400
Huang Yingcd19cfa2011-03-02 08:56:19 +01001401#ifndef _WIN32
1402void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1403{
1404 RAMBlock *block;
1405 ram_addr_t offset;
1406 int flags;
1407 void *area, *vaddr;
1408
Paolo Bonzinia3161032012-11-14 15:54:48 +01001409 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001410 offset = addr - block->offset;
1411 if (offset < block->length) {
1412 vaddr = block->host + offset;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001413 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001414 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001415 } else if (xen_enabled()) {
1416 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001417 } else {
1418 flags = MAP_FIXED;
1419 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001420 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001421 flags |= (block->flags & RAM_SHARED ?
1422 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001423 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1424 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001425 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001426 /*
1427 * Remap needs to match alloc. Accelerators that
1428 * set phys_mem_alloc never remap. If they did,
1429 * we'd need a remap hook here.
1430 */
1431 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1432
Huang Yingcd19cfa2011-03-02 08:56:19 +01001433 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1434 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1435 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001436 }
1437 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001438 fprintf(stderr, "Could not remap addr: "
1439 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001440 length, addr);
1441 exit(1);
1442 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001443 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001444 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001445 }
1446 return;
1447 }
1448 }
1449}
1450#endif /* !_WIN32 */
1451
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001452int qemu_get_ram_fd(ram_addr_t addr)
1453{
1454 RAMBlock *block = qemu_get_ram_block(addr);
1455
1456 return block->fd;
1457}
1458
Damjan Marion3fd74b82014-06-26 23:01:32 +02001459void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1460{
1461 RAMBlock *block = qemu_get_ram_block(addr);
1462
1463 return block->host;
1464}
1465
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001466/* Return a host pointer to ram allocated with qemu_ram_alloc.
1467 With the exception of the softmmu code in this file, this should
1468 only be used for local memory (e.g. video ram) that the device owns,
1469 and knows it isn't going to access beyond the end of the block.
1470
1471 It should not be used for general purpose DMA.
1472 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1473 */
1474void *qemu_get_ram_ptr(ram_addr_t addr)
1475{
1476 RAMBlock *block = qemu_get_ram_block(addr);
1477
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001478 if (xen_enabled()) {
1479 /* We need to check if the requested address is in the RAM
1480 * because we don't want to map the entire memory in QEMU.
1481 * In that case just map until the end of the page.
1482 */
1483 if (block->offset == 0) {
1484 return xen_map_cache(addr, 0, 0);
1485 } else if (block->host == NULL) {
1486 block->host =
1487 xen_map_cache(block->offset, block->length, 1);
1488 }
1489 }
1490 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001491}
1492
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001493/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1494 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001495static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001496{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001497 if (*size == 0) {
1498 return NULL;
1499 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001500 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001501 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001502 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001503 RAMBlock *block;
1504
Paolo Bonzinia3161032012-11-14 15:54:48 +01001505 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001506 if (addr - block->offset < block->length) {
1507 if (addr - block->offset + *size > block->length)
1508 *size = block->length - addr + block->offset;
1509 return block->host + (addr - block->offset);
1510 }
1511 }
1512
1513 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1514 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001515 }
1516}
1517
Paolo Bonzini7443b432013-06-03 12:44:02 +02001518/* Some of the softmmu routines need to translate from a host pointer
1519 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001520MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001521{
pbrook94a6b542009-04-11 17:15:54 +00001522 RAMBlock *block;
1523 uint8_t *host = ptr;
1524
Jan Kiszka868bb332011-06-21 22:59:09 +02001525 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001526 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001527 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001528 }
1529
Paolo Bonzini23887b72013-05-06 14:28:39 +02001530 block = ram_list.mru_block;
1531 if (block && block->host && host - block->host < block->length) {
1532 goto found;
1533 }
1534
Paolo Bonzinia3161032012-11-14 15:54:48 +01001535 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001536 /* This case append when the block is not mapped. */
1537 if (block->host == NULL) {
1538 continue;
1539 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001540 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001541 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001542 }
pbrook94a6b542009-04-11 17:15:54 +00001543 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001544
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001545 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001546
1547found:
1548 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001549 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001550}
Alex Williamsonf471a172010-06-11 11:11:42 -06001551
Avi Kivitya8170e52012-10-23 12:30:10 +02001552static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001553 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001554{
Juan Quintela52159192013-10-08 12:44:04 +02001555 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001556 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001557 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001558 switch (size) {
1559 case 1:
1560 stb_p(qemu_get_ram_ptr(ram_addr), val);
1561 break;
1562 case 2:
1563 stw_p(qemu_get_ram_ptr(ram_addr), val);
1564 break;
1565 case 4:
1566 stl_p(qemu_get_ram_ptr(ram_addr), val);
1567 break;
1568 default:
1569 abort();
1570 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001571 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001572 /* we remove the notdirty callback only if the code has been
1573 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001574 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001575 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001576 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001577 }
bellard1ccde1c2004-02-06 19:46:14 +00001578}
1579
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001580static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1581 unsigned size, bool is_write)
1582{
1583 return is_write;
1584}
1585
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001586static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001587 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001588 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001589 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001590};
1591
pbrook0f459d12008-06-09 00:20:13 +00001592/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001593static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001594{
Andreas Färber93afead2013-08-26 03:41:01 +02001595 CPUState *cpu = current_cpu;
1596 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001597 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001598 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001599 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001600 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001601
Andreas Färberff4700b2013-08-26 18:23:18 +02001602 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001603 /* We re-entered the check after replacing the TB. Now raise
1604 * the debug interrupt so that is will trigger after the
1605 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001606 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001607 return;
1608 }
Andreas Färber93afead2013-08-26 03:41:01 +02001609 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001610 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001611 if ((vaddr == (wp->vaddr & len_mask) ||
1612 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001613 wp->flags |= BP_WATCHPOINT_HIT;
Andreas Färberff4700b2013-08-26 18:23:18 +02001614 if (!cpu->watchpoint_hit) {
1615 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001616 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001617 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001618 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001619 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001620 } else {
1621 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001622 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001623 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001624 }
aliguori06d55cc2008-11-18 20:24:06 +00001625 }
aliguori6e140f22008-11-18 20:37:55 +00001626 } else {
1627 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001628 }
1629 }
1630}
1631
pbrook6658ffb2007-03-16 23:58:11 +00001632/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1633 so these check for a hit then pass through to the normal out-of-line
1634 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001635static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001636 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001637{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001638 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1639 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001640 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001641 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001642 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001643 default: abort();
1644 }
pbrook6658ffb2007-03-16 23:58:11 +00001645}
1646
Avi Kivitya8170e52012-10-23 12:30:10 +02001647static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001648 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001649{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001650 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1651 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001652 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001653 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001654 break;
1655 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001656 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001657 break;
1658 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001659 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001660 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001661 default: abort();
1662 }
pbrook6658ffb2007-03-16 23:58:11 +00001663}
1664
Avi Kivity1ec9b902012-01-02 12:47:48 +02001665static const MemoryRegionOps watch_mem_ops = {
1666 .read = watch_mem_read,
1667 .write = watch_mem_write,
1668 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001669};
pbrook6658ffb2007-03-16 23:58:11 +00001670
Avi Kivitya8170e52012-10-23 12:30:10 +02001671static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001672 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001673{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001674 subpage_t *subpage = opaque;
1675 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001676
blueswir1db7b5422007-05-26 17:36:03 +00001677#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001678 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001679 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001680#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001681 address_space_read(subpage->as, addr + subpage->base, buf, len);
1682 switch (len) {
1683 case 1:
1684 return ldub_p(buf);
1685 case 2:
1686 return lduw_p(buf);
1687 case 4:
1688 return ldl_p(buf);
1689 default:
1690 abort();
1691 }
blueswir1db7b5422007-05-26 17:36:03 +00001692}
1693
Avi Kivitya8170e52012-10-23 12:30:10 +02001694static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001695 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001696{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001697 subpage_t *subpage = opaque;
1698 uint8_t buf[4];
1699
blueswir1db7b5422007-05-26 17:36:03 +00001700#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001701 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001702 " value %"PRIx64"\n",
1703 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001704#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001705 switch (len) {
1706 case 1:
1707 stb_p(buf, value);
1708 break;
1709 case 2:
1710 stw_p(buf, value);
1711 break;
1712 case 4:
1713 stl_p(buf, value);
1714 break;
1715 default:
1716 abort();
1717 }
1718 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001719}
1720
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001721static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001722 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001723{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001724 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001725#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001726 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001727 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001728#endif
1729
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001730 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001731 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001732}
1733
Avi Kivity70c68e42012-01-02 12:32:48 +02001734static const MemoryRegionOps subpage_ops = {
1735 .read = subpage_read,
1736 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001737 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001738 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001739};
1740
Anthony Liguoric227f092009-10-01 16:12:16 -05001741static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001742 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001743{
1744 int idx, eidx;
1745
1746 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1747 return -1;
1748 idx = SUBPAGE_IDX(start);
1749 eidx = SUBPAGE_IDX(end);
1750#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001751 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1752 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001753#endif
blueswir1db7b5422007-05-26 17:36:03 +00001754 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001755 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001756 }
1757
1758 return 0;
1759}
1760
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001761static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001762{
Anthony Liguoric227f092009-10-01 16:12:16 -05001763 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001764
Anthony Liguori7267c092011-08-20 22:09:37 -05001765 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001766
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001767 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001768 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001769 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001770 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001771 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001772#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001773 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1774 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001775#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001776 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001777
1778 return mmio;
1779}
1780
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001781static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1782 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001783{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001784 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001785 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001786 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001787 .mr = mr,
1788 .offset_within_address_space = 0,
1789 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001790 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001791 };
1792
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001793 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001794}
1795
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001796MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001797{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001798 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001799}
1800
Avi Kivitye9179ce2009-06-14 11:38:52 +03001801static void io_mem_init(void)
1802{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001803 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001804 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001805 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001806 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001807 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001808 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001809 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001810}
1811
Avi Kivityac1970f2012-10-03 16:22:53 +02001812static void mem_begin(MemoryListener *listener)
1813{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001814 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001815 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1816 uint16_t n;
1817
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001818 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001819 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001820 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001821 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001822 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001823 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001824 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001825 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001826
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001827 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001828 d->as = as;
1829 as->next_dispatch = d;
1830}
1831
1832static void mem_commit(MemoryListener *listener)
1833{
1834 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001835 AddressSpaceDispatch *cur = as->dispatch;
1836 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001837
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001838 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001839
Paolo Bonzini0475d942013-05-29 12:28:21 +02001840 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001841
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001842 if (cur) {
1843 phys_sections_free(&cur->map);
1844 g_free(cur);
1845 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001846}
1847
Avi Kivity1d711482012-10-02 18:54:45 +02001848static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001849{
Andreas Färber182735e2013-05-29 22:29:20 +02001850 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001851
1852 /* since each CPU stores ram addresses in its TLB cache, we must
1853 reset the modified entries */
1854 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001855 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001856 /* FIXME: Disentangle the cpu.h circular files deps so we can
1857 directly get the right CPU from listener. */
1858 if (cpu->tcg_as_listener != listener) {
1859 continue;
1860 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02001861 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02001862 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001863}
1864
Avi Kivity93632742012-02-08 16:54:16 +02001865static void core_log_global_start(MemoryListener *listener)
1866{
Juan Quintela981fdf22013-10-10 11:54:09 +02001867 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001868}
1869
1870static void core_log_global_stop(MemoryListener *listener)
1871{
Juan Quintela981fdf22013-10-10 11:54:09 +02001872 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001873}
1874
Avi Kivity93632742012-02-08 16:54:16 +02001875static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001876 .log_global_start = core_log_global_start,
1877 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001878 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001879};
1880
Avi Kivityac1970f2012-10-03 16:22:53 +02001881void address_space_init_dispatch(AddressSpace *as)
1882{
Paolo Bonzini00752702013-05-29 12:13:54 +02001883 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001884 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001885 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001886 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001887 .region_add = mem_add,
1888 .region_nop = mem_add,
1889 .priority = 0,
1890 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001891 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001892}
1893
Avi Kivity83f3c252012-10-07 12:59:55 +02001894void address_space_destroy_dispatch(AddressSpace *as)
1895{
1896 AddressSpaceDispatch *d = as->dispatch;
1897
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001898 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001899 g_free(d);
1900 as->dispatch = NULL;
1901}
1902
Avi Kivity62152b82011-07-26 14:26:14 +03001903static void memory_map_init(void)
1904{
Anthony Liguori7267c092011-08-20 22:09:37 -05001905 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001906
Paolo Bonzini57271d62013-11-07 17:14:37 +01001907 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001908 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001909
Anthony Liguori7267c092011-08-20 22:09:37 -05001910 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001911 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1912 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001913 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001914
Avi Kivityf6790af2012-10-02 20:13:51 +02001915 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001916}
1917
1918MemoryRegion *get_system_memory(void)
1919{
1920 return system_memory;
1921}
1922
Avi Kivity309cb472011-08-08 16:09:03 +03001923MemoryRegion *get_system_io(void)
1924{
1925 return system_io;
1926}
1927
pbrooke2eef172008-06-08 01:09:01 +00001928#endif /* !defined(CONFIG_USER_ONLY) */
1929
bellard13eb76e2004-01-24 15:23:36 +00001930/* physical memory access (slow version, mainly for debug) */
1931#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001932int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001933 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001934{
1935 int l, flags;
1936 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001937 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001938
1939 while (len > 0) {
1940 page = addr & TARGET_PAGE_MASK;
1941 l = (page + TARGET_PAGE_SIZE) - addr;
1942 if (l > len)
1943 l = len;
1944 flags = page_get_flags(page);
1945 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001946 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001947 if (is_write) {
1948 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001949 return -1;
bellard579a97f2007-11-11 14:26:47 +00001950 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001951 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001952 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001953 memcpy(p, buf, l);
1954 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001955 } else {
1956 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001957 return -1;
bellard579a97f2007-11-11 14:26:47 +00001958 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001959 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001960 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001961 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001962 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001963 }
1964 len -= l;
1965 buf += l;
1966 addr += l;
1967 }
Paul Brooka68fe892010-03-01 00:08:59 +00001968 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001969}
bellard8df1cd02005-01-28 22:37:22 +00001970
bellard13eb76e2004-01-24 15:23:36 +00001971#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001972
Avi Kivitya8170e52012-10-23 12:30:10 +02001973static void invalidate_and_set_dirty(hwaddr addr,
1974 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001975{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001976 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001977 /* invalidate code */
1978 tb_invalidate_phys_page_range(addr, addr + length, 0);
1979 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02001980 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001981 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001982 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001983}
1984
Richard Henderson23326162013-07-08 14:55:59 -07001985static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001986{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001987 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001988
1989 /* Regions are assumed to support 1-4 byte accesses unless
1990 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001991 if (access_size_max == 0) {
1992 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001993 }
Richard Henderson23326162013-07-08 14:55:59 -07001994
1995 /* Bound the maximum access by the alignment of the address. */
1996 if (!mr->ops->impl.unaligned) {
1997 unsigned align_size_max = addr & -addr;
1998 if (align_size_max != 0 && align_size_max < access_size_max) {
1999 access_size_max = align_size_max;
2000 }
2001 }
2002
2003 /* Don't attempt accesses larger than the maximum. */
2004 if (l > access_size_max) {
2005 l = access_size_max;
2006 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002007 if (l & (l - 1)) {
2008 l = 1 << (qemu_fls(l) - 1);
2009 }
Richard Henderson23326162013-07-08 14:55:59 -07002010
2011 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002012}
2013
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002014bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002015 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002016{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002017 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002018 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002019 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002020 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002021 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002022 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002023
bellard13eb76e2004-01-24 15:23:36 +00002024 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002025 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002026 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002027
bellard13eb76e2004-01-24 15:23:36 +00002028 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002029 if (!memory_access_is_direct(mr, is_write)) {
2030 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002031 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002032 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002033 switch (l) {
2034 case 8:
2035 /* 64 bit write access */
2036 val = ldq_p(buf);
2037 error |= io_mem_write(mr, addr1, val, 8);
2038 break;
2039 case 4:
bellard1c213d12005-09-03 10:49:04 +00002040 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002041 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002042 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002043 break;
2044 case 2:
bellard1c213d12005-09-03 10:49:04 +00002045 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002046 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002047 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002048 break;
2049 case 1:
bellard1c213d12005-09-03 10:49:04 +00002050 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002051 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002052 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002053 break;
2054 default:
2055 abort();
bellard13eb76e2004-01-24 15:23:36 +00002056 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002057 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002058 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002059 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002060 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002061 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002062 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002063 }
2064 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002065 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002066 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002067 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002068 switch (l) {
2069 case 8:
2070 /* 64 bit read access */
2071 error |= io_mem_read(mr, addr1, &val, 8);
2072 stq_p(buf, val);
2073 break;
2074 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002075 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002076 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002077 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002078 break;
2079 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002080 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002081 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002082 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002083 break;
2084 case 1:
bellard1c213d12005-09-03 10:49:04 +00002085 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002086 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002087 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002088 break;
2089 default:
2090 abort();
bellard13eb76e2004-01-24 15:23:36 +00002091 }
2092 } else {
2093 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002094 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002095 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002096 }
2097 }
2098 len -= l;
2099 buf += l;
2100 addr += l;
2101 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002102
2103 return error;
bellard13eb76e2004-01-24 15:23:36 +00002104}
bellard8df1cd02005-01-28 22:37:22 +00002105
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002106bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002107 const uint8_t *buf, int len)
2108{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002109 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002110}
2111
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002112bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002113{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002114 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002115}
2116
2117
Avi Kivitya8170e52012-10-23 12:30:10 +02002118void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002119 int len, int is_write)
2120{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002121 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002122}
2123
Alexander Graf582b55a2013-12-11 14:17:44 +01002124enum write_rom_type {
2125 WRITE_DATA,
2126 FLUSH_CACHE,
2127};
2128
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002129static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002130 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002131{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002132 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002133 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002134 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002135 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002136
bellardd0ecd2a2006-04-23 17:14:48 +00002137 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002138 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002139 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002140
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002141 if (!(memory_region_is_ram(mr) ||
2142 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002143 /* do nothing */
2144 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002145 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002146 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002147 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002148 switch (type) {
2149 case WRITE_DATA:
2150 memcpy(ptr, buf, l);
2151 invalidate_and_set_dirty(addr1, l);
2152 break;
2153 case FLUSH_CACHE:
2154 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2155 break;
2156 }
bellardd0ecd2a2006-04-23 17:14:48 +00002157 }
2158 len -= l;
2159 buf += l;
2160 addr += l;
2161 }
2162}
2163
Alexander Graf582b55a2013-12-11 14:17:44 +01002164/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002165void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002166 const uint8_t *buf, int len)
2167{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002168 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002169}
2170
2171void cpu_flush_icache_range(hwaddr start, int len)
2172{
2173 /*
2174 * This function should do the same thing as an icache flush that was
2175 * triggered from within the guest. For TCG we are always cache coherent,
2176 * so there is no need to flush anything. For KVM / Xen we need to flush
2177 * the host's instruction cache at least.
2178 */
2179 if (tcg_enabled()) {
2180 return;
2181 }
2182
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002183 cpu_physical_memory_write_rom_internal(&address_space_memory,
2184 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002185}
2186
aliguori6d16c2f2009-01-22 16:59:11 +00002187typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002188 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002189 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002190 hwaddr addr;
2191 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002192} BounceBuffer;
2193
2194static BounceBuffer bounce;
2195
aliguoriba223c22009-01-22 16:59:16 +00002196typedef struct MapClient {
2197 void *opaque;
2198 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002199 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002200} MapClient;
2201
Blue Swirl72cf2d42009-09-12 07:36:22 +00002202static QLIST_HEAD(map_client_list, MapClient) map_client_list
2203 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002204
2205void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2206{
Anthony Liguori7267c092011-08-20 22:09:37 -05002207 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002208
2209 client->opaque = opaque;
2210 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002211 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002212 return client;
2213}
2214
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002215static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002216{
2217 MapClient *client = (MapClient *)_client;
2218
Blue Swirl72cf2d42009-09-12 07:36:22 +00002219 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002220 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002221}
2222
2223static void cpu_notify_map_clients(void)
2224{
2225 MapClient *client;
2226
Blue Swirl72cf2d42009-09-12 07:36:22 +00002227 while (!QLIST_EMPTY(&map_client_list)) {
2228 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002229 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002230 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002231 }
2232}
2233
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002234bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2235{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002236 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002237 hwaddr l, xlat;
2238
2239 while (len > 0) {
2240 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002241 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2242 if (!memory_access_is_direct(mr, is_write)) {
2243 l = memory_access_size(mr, l, addr);
2244 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002245 return false;
2246 }
2247 }
2248
2249 len -= l;
2250 addr += l;
2251 }
2252 return true;
2253}
2254
aliguori6d16c2f2009-01-22 16:59:11 +00002255/* Map a physical memory region into a host virtual address.
2256 * May map a subset of the requested range, given by and returned in *plen.
2257 * May return NULL if resources needed to perform the mapping are exhausted.
2258 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002259 * Use cpu_register_map_client() to know when retrying the map operation is
2260 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002261 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002262void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002263 hwaddr addr,
2264 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002265 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002266{
Avi Kivitya8170e52012-10-23 12:30:10 +02002267 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002268 hwaddr done = 0;
2269 hwaddr l, xlat, base;
2270 MemoryRegion *mr, *this_mr;
2271 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002272
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002273 if (len == 0) {
2274 return NULL;
2275 }
aliguori6d16c2f2009-01-22 16:59:11 +00002276
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002277 l = len;
2278 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2279 if (!memory_access_is_direct(mr, is_write)) {
2280 if (bounce.buffer) {
2281 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002282 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002283 /* Avoid unbounded allocations */
2284 l = MIN(l, TARGET_PAGE_SIZE);
2285 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002286 bounce.addr = addr;
2287 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002288
2289 memory_region_ref(mr);
2290 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002291 if (!is_write) {
2292 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002293 }
aliguori6d16c2f2009-01-22 16:59:11 +00002294
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002295 *plen = l;
2296 return bounce.buffer;
2297 }
2298
2299 base = xlat;
2300 raddr = memory_region_get_ram_addr(mr);
2301
2302 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002303 len -= l;
2304 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002305 done += l;
2306 if (len == 0) {
2307 break;
2308 }
2309
2310 l = len;
2311 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2312 if (this_mr != mr || xlat != base + done) {
2313 break;
2314 }
aliguori6d16c2f2009-01-22 16:59:11 +00002315 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002316
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002317 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002318 *plen = done;
2319 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002320}
2321
Avi Kivityac1970f2012-10-03 16:22:53 +02002322/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002323 * Will also mark the memory as dirty if is_write == 1. access_len gives
2324 * the amount of memory that was actually read or written by the caller.
2325 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002326void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2327 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002328{
2329 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002330 MemoryRegion *mr;
2331 ram_addr_t addr1;
2332
2333 mr = qemu_ram_addr_from_host(buffer, &addr1);
2334 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002335 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002336 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002337 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002338 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002339 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002340 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002341 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002342 return;
2343 }
2344 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002345 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002346 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002347 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002348 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002349 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002350 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002351}
bellardd0ecd2a2006-04-23 17:14:48 +00002352
Avi Kivitya8170e52012-10-23 12:30:10 +02002353void *cpu_physical_memory_map(hwaddr addr,
2354 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002355 int is_write)
2356{
2357 return address_space_map(&address_space_memory, addr, plen, is_write);
2358}
2359
Avi Kivitya8170e52012-10-23 12:30:10 +02002360void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2361 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002362{
2363 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2364}
2365
bellard8df1cd02005-01-28 22:37:22 +00002366/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002367static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002368 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002369{
bellard8df1cd02005-01-28 22:37:22 +00002370 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002371 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002372 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002373 hwaddr l = 4;
2374 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002375
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002376 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002377 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002378 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002379 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002380#if defined(TARGET_WORDS_BIGENDIAN)
2381 if (endian == DEVICE_LITTLE_ENDIAN) {
2382 val = bswap32(val);
2383 }
2384#else
2385 if (endian == DEVICE_BIG_ENDIAN) {
2386 val = bswap32(val);
2387 }
2388#endif
bellard8df1cd02005-01-28 22:37:22 +00002389 } else {
2390 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002391 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002392 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002393 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002394 switch (endian) {
2395 case DEVICE_LITTLE_ENDIAN:
2396 val = ldl_le_p(ptr);
2397 break;
2398 case DEVICE_BIG_ENDIAN:
2399 val = ldl_be_p(ptr);
2400 break;
2401 default:
2402 val = ldl_p(ptr);
2403 break;
2404 }
bellard8df1cd02005-01-28 22:37:22 +00002405 }
2406 return val;
2407}
2408
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002409uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002410{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002411 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002412}
2413
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002414uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002415{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002416 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002417}
2418
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002419uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002420{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002421 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002422}
2423
bellard84b7b8e2005-11-28 21:19:04 +00002424/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002425static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002426 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002427{
bellard84b7b8e2005-11-28 21:19:04 +00002428 uint8_t *ptr;
2429 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002430 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002431 hwaddr l = 8;
2432 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002433
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002434 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002435 false);
2436 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002437 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002438 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002439#if defined(TARGET_WORDS_BIGENDIAN)
2440 if (endian == DEVICE_LITTLE_ENDIAN) {
2441 val = bswap64(val);
2442 }
2443#else
2444 if (endian == DEVICE_BIG_ENDIAN) {
2445 val = bswap64(val);
2446 }
2447#endif
bellard84b7b8e2005-11-28 21:19:04 +00002448 } else {
2449 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002450 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002451 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002452 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002453 switch (endian) {
2454 case DEVICE_LITTLE_ENDIAN:
2455 val = ldq_le_p(ptr);
2456 break;
2457 case DEVICE_BIG_ENDIAN:
2458 val = ldq_be_p(ptr);
2459 break;
2460 default:
2461 val = ldq_p(ptr);
2462 break;
2463 }
bellard84b7b8e2005-11-28 21:19:04 +00002464 }
2465 return val;
2466}
2467
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002468uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002469{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002470 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002471}
2472
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002473uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002474{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002475 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476}
2477
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002478uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002479{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002480 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002481}
2482
bellardaab33092005-10-30 20:48:42 +00002483/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002484uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002485{
2486 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002487 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002488 return val;
2489}
2490
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002491/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002492static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002493 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002494{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002495 uint8_t *ptr;
2496 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002497 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002498 hwaddr l = 2;
2499 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002500
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002501 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002502 false);
2503 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002504 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002505 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002506#if defined(TARGET_WORDS_BIGENDIAN)
2507 if (endian == DEVICE_LITTLE_ENDIAN) {
2508 val = bswap16(val);
2509 }
2510#else
2511 if (endian == DEVICE_BIG_ENDIAN) {
2512 val = bswap16(val);
2513 }
2514#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002515 } else {
2516 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002517 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002518 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002519 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002520 switch (endian) {
2521 case DEVICE_LITTLE_ENDIAN:
2522 val = lduw_le_p(ptr);
2523 break;
2524 case DEVICE_BIG_ENDIAN:
2525 val = lduw_be_p(ptr);
2526 break;
2527 default:
2528 val = lduw_p(ptr);
2529 break;
2530 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002531 }
2532 return val;
bellardaab33092005-10-30 20:48:42 +00002533}
2534
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002535uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002536{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002537 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002538}
2539
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002540uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002541{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002542 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002543}
2544
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002545uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002546{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002547 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002548}
2549
bellard8df1cd02005-01-28 22:37:22 +00002550/* warning: addr must be aligned. The ram page is not masked as dirty
2551 and the code inside is not invalidated. It is useful if the dirty
2552 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002553void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002554{
bellard8df1cd02005-01-28 22:37:22 +00002555 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002556 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002557 hwaddr l = 4;
2558 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002559
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002560 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002561 true);
2562 if (l < 4 || !memory_access_is_direct(mr, true)) {
2563 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002564 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002565 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002566 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002567 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002568
2569 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002570 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002571 /* invalidate code */
2572 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2573 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002574 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002575 }
2576 }
bellard8df1cd02005-01-28 22:37:22 +00002577 }
2578}
2579
2580/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002581static inline void stl_phys_internal(AddressSpace *as,
2582 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002583 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002584{
bellard8df1cd02005-01-28 22:37:22 +00002585 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002586 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002587 hwaddr l = 4;
2588 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002589
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002590 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002591 true);
2592 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002593#if defined(TARGET_WORDS_BIGENDIAN)
2594 if (endian == DEVICE_LITTLE_ENDIAN) {
2595 val = bswap32(val);
2596 }
2597#else
2598 if (endian == DEVICE_BIG_ENDIAN) {
2599 val = bswap32(val);
2600 }
2601#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002602 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002603 } else {
bellard8df1cd02005-01-28 22:37:22 +00002604 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002605 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002606 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002607 switch (endian) {
2608 case DEVICE_LITTLE_ENDIAN:
2609 stl_le_p(ptr, val);
2610 break;
2611 case DEVICE_BIG_ENDIAN:
2612 stl_be_p(ptr, val);
2613 break;
2614 default:
2615 stl_p(ptr, val);
2616 break;
2617 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002618 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002619 }
2620}
2621
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002622void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002623{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002624 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002625}
2626
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002627void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002628{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002629 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002630}
2631
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002632void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002633{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002634 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002635}
2636
bellardaab33092005-10-30 20:48:42 +00002637/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002638void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002639{
2640 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002641 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002642}
2643
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002644/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002645static inline void stw_phys_internal(AddressSpace *as,
2646 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002647 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002648{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002649 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002650 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002651 hwaddr l = 2;
2652 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002653
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002654 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002655 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002656#if defined(TARGET_WORDS_BIGENDIAN)
2657 if (endian == DEVICE_LITTLE_ENDIAN) {
2658 val = bswap16(val);
2659 }
2660#else
2661 if (endian == DEVICE_BIG_ENDIAN) {
2662 val = bswap16(val);
2663 }
2664#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002665 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002666 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002667 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002668 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002669 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002670 switch (endian) {
2671 case DEVICE_LITTLE_ENDIAN:
2672 stw_le_p(ptr, val);
2673 break;
2674 case DEVICE_BIG_ENDIAN:
2675 stw_be_p(ptr, val);
2676 break;
2677 default:
2678 stw_p(ptr, val);
2679 break;
2680 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002681 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002682 }
bellardaab33092005-10-30 20:48:42 +00002683}
2684
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002685void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002686{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002687 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002688}
2689
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002690void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002691{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002692 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002693}
2694
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002695void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002696{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002697 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002698}
2699
bellardaab33092005-10-30 20:48:42 +00002700/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002701void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002702{
2703 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002704 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002705}
2706
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002707void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002708{
2709 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002710 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002711}
2712
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002713void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002714{
2715 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002716 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002717}
2718
aliguori5e2972f2009-03-28 17:51:36 +00002719/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002720int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002721 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002722{
2723 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002724 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002725 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002726
2727 while (len > 0) {
2728 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002729 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002730 /* if no physical page mapped, return an error */
2731 if (phys_addr == -1)
2732 return -1;
2733 l = (page + TARGET_PAGE_SIZE) - addr;
2734 if (l > len)
2735 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002736 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002737 if (is_write) {
2738 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2739 } else {
2740 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2741 }
bellard13eb76e2004-01-24 15:23:36 +00002742 len -= l;
2743 buf += l;
2744 addr += l;
2745 }
2746 return 0;
2747}
Paul Brooka68fe892010-03-01 00:08:59 +00002748#endif
bellard13eb76e2004-01-24 15:23:36 +00002749
Blue Swirl8e4a4242013-01-06 18:30:17 +00002750/*
2751 * A helper function for the _utterly broken_ virtio device model to find out if
2752 * it's running on a big endian machine. Don't do this at home kids!
2753 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02002754bool target_words_bigendian(void);
2755bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00002756{
2757#if defined(TARGET_WORDS_BIGENDIAN)
2758 return true;
2759#else
2760 return false;
2761#endif
2762}
2763
Wen Congyang76f35532012-05-07 12:04:18 +08002764#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002765bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002766{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002767 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002768 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002769
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002770 mr = address_space_translate(&address_space_memory,
2771 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002772
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002773 return !(memory_region_is_ram(mr) ||
2774 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002775}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002776
2777void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2778{
2779 RAMBlock *block;
2780
2781 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2782 func(block->host, block->offset, block->length, opaque);
2783 }
2784}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002785#endif