Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 1 | /* |
| 2 | * QEMU RISC-V Board Compatible with SiFive Freedom U SDK |
| 3 | * |
| 4 | * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu |
| 5 | * Copyright (c) 2017 SiFive, Inc. |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 6 | * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com> |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 7 | * |
| 8 | * Provides a board compatible with the SiFive Freedom U SDK: |
| 9 | * |
| 10 | * 0) UART |
| 11 | * 1) CLINT (Core Level Interruptor) |
| 12 | * 2) PLIC (Platform Level Interrupt Controller) |
Bin Meng | af14c84 | 2019-09-06 09:20:10 -0700 | [diff] [blame] | 13 | * 3) PRCI (Power, Reset, Clock, Interrupt) |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 14 | * 4) GPIO (General Purpose Input/Output Controller) |
| 15 | * 5) OTP (One-Time Programmable) memory with stored serial number |
| 16 | * 6) GEM (Gigabit Ethernet Controller) and management block |
Bin Meng | 834e027 | 2020-09-01 09:39:11 +0800 | [diff] [blame] | 17 | * 7) DMA (Direct Memory Access Controller) |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 18 | * 8) SPI0 connected to an SPI flash |
Bin Meng | 722f135 | 2021-01-26 14:00:03 +0800 | [diff] [blame] | 19 | * 9) SPI2 connected to an SD card |
Alistair Francis | ea6eaa0 | 2021-09-09 13:55:15 +1000 | [diff] [blame] | 20 | * 10) PWM0 and PWM1 |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 21 | * |
Bin Meng | f3d47d5 | 2019-09-06 09:20:05 -0700 | [diff] [blame] | 22 | * This board currently generates devicetree dynamically that indicates at least |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 23 | * two harts and up to five harts. |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 24 | * |
| 25 | * This program is free software; you can redistribute it and/or modify it |
| 26 | * under the terms and conditions of the GNU General Public License, |
| 27 | * version 2 or later, as published by the Free Software Foundation. |
| 28 | * |
| 29 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 30 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 31 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 32 | * more details. |
| 33 | * |
| 34 | * You should have received a copy of the GNU General Public License along with |
| 35 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 36 | */ |
| 37 | |
| 38 | #include "qemu/osdep.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 39 | #include "qemu/error-report.h" |
| 40 | #include "qapi/error.h" |
Bin Meng | 3ca109c | 2019-11-16 07:08:50 -0800 | [diff] [blame] | 41 | #include "qapi/visitor.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 42 | #include "hw/boards.h" |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 43 | #include "hw/irq.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 44 | #include "hw/loader.h" |
| 45 | #include "hw/sysbus.h" |
| 46 | #include "hw/char/serial.h" |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 47 | #include "hw/cpu/cluster.h" |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 48 | #include "hw/misc/unimp.h" |
Markus Armbruster | 36aa285 | 2021-11-17 17:33:57 +0100 | [diff] [blame] | 49 | #include "hw/sd/sd.h" |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 50 | #include "hw/ssi/ssi.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 51 | #include "target/riscv/cpu.h" |
| 52 | #include "hw/riscv/riscv_hart.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 53 | #include "hw/riscv/sifive_u.h" |
Alistair Francis | 0ac24d5 | 2019-06-24 15:11:49 -0700 | [diff] [blame] | 54 | #include "hw/riscv/boot.h" |
Bin Meng | b609b7e | 2020-09-03 18:40:19 +0800 | [diff] [blame] | 55 | #include "hw/char/sifive_uart.h" |
Anup Patel | cc63a18 | 2021-08-31 16:36:00 +0530 | [diff] [blame] | 56 | #include "hw/intc/riscv_aclint.h" |
Bin Meng | 84fcf3c | 2020-09-03 18:40:17 +0800 | [diff] [blame] | 57 | #include "hw/intc/sifive_plic.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 58 | #include "chardev/char.h" |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 59 | #include "net/eth.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 60 | #include "sysemu/device_tree.h" |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 61 | #include "sysemu/runstate.h" |
Markus Armbruster | 46517dd | 2019-08-12 07:23:57 +0200 | [diff] [blame] | 62 | #include "sysemu/sysemu.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 63 | |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 64 | #include <libfdt.h> |
| 65 | |
Bin Meng | 074ca70 | 2021-07-06 18:26:16 +0800 | [diff] [blame] | 66 | /* CLINT timebase frequency */ |
| 67 | #define CLINT_TIMEBASE_FREQ 1000000 |
| 68 | |
Bin Meng | 7326128 | 2021-02-20 22:48:04 +0800 | [diff] [blame] | 69 | static const MemMapEntry sifive_u_memmap[] = { |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 70 | [SIFIVE_U_DEV_DEBUG] = { 0x0, 0x100 }, |
| 71 | [SIFIVE_U_DEV_MROM] = { 0x1000, 0xf000 }, |
| 72 | [SIFIVE_U_DEV_CLINT] = { 0x2000000, 0x10000 }, |
| 73 | [SIFIVE_U_DEV_L2CC] = { 0x2010000, 0x1000 }, |
| 74 | [SIFIVE_U_DEV_PDMA] = { 0x3000000, 0x100000 }, |
| 75 | [SIFIVE_U_DEV_L2LIM] = { 0x8000000, 0x2000000 }, |
| 76 | [SIFIVE_U_DEV_PLIC] = { 0xc000000, 0x4000000 }, |
| 77 | [SIFIVE_U_DEV_PRCI] = { 0x10000000, 0x1000 }, |
| 78 | [SIFIVE_U_DEV_UART0] = { 0x10010000, 0x1000 }, |
| 79 | [SIFIVE_U_DEV_UART1] = { 0x10011000, 0x1000 }, |
Alistair Francis | ea6eaa0 | 2021-09-09 13:55:15 +1000 | [diff] [blame] | 80 | [SIFIVE_U_DEV_PWM0] = { 0x10020000, 0x1000 }, |
| 81 | [SIFIVE_U_DEV_PWM1] = { 0x10021000, 0x1000 }, |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 82 | [SIFIVE_U_DEV_QSPI0] = { 0x10040000, 0x1000 }, |
Bin Meng | 722f135 | 2021-01-26 14:00:03 +0800 | [diff] [blame] | 83 | [SIFIVE_U_DEV_QSPI2] = { 0x10050000, 0x1000 }, |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 84 | [SIFIVE_U_DEV_GPIO] = { 0x10060000, 0x1000 }, |
| 85 | [SIFIVE_U_DEV_OTP] = { 0x10070000, 0x1000 }, |
| 86 | [SIFIVE_U_DEV_GEM] = { 0x10090000, 0x2000 }, |
| 87 | [SIFIVE_U_DEV_GEM_MGMT] = { 0x100a0000, 0x1000 }, |
| 88 | [SIFIVE_U_DEV_DMC] = { 0x100b0000, 0x10000 }, |
| 89 | [SIFIVE_U_DEV_FLASH0] = { 0x20000000, 0x10000000 }, |
| 90 | [SIFIVE_U_DEV_DRAM] = { 0x80000000, 0x0 }, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 91 | }; |
| 92 | |
Bin Meng | 5461c4f | 2019-09-06 09:20:16 -0700 | [diff] [blame] | 93 | #define OTP_SERIAL 1 |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 94 | #define GEM_REVISION 0x10070109 |
| 95 | |
Bin Meng | 7326128 | 2021-02-20 22:48:04 +0800 | [diff] [blame] | 96 | static void create_fdt(SiFiveUState *s, const MemMapEntry *memmap, |
Daniel Henrique Barboza | f5be2cc | 2023-01-11 14:09:41 -0300 | [diff] [blame] | 97 | bool is_32_bit) |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 98 | { |
Daniel Henrique Barboza | f5be2cc | 2023-01-11 14:09:41 -0300 | [diff] [blame] | 99 | MachineState *ms = MACHINE(s); |
| 100 | uint64_t mem_size = ms->ram_size; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 101 | void *fdt; |
Bin Meng | fc9ec36 | 2023-02-28 15:45:22 +0800 | [diff] [blame] | 102 | int cpu; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 103 | uint32_t *cells; |
| 104 | char *nodename; |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 105 | uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1; |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 106 | uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle; |
Bin Meng | cb53b28 | 2021-04-30 15:12:55 +0800 | [diff] [blame] | 107 | static const char * const ethclk_names[2] = { "pclk", "hclk" }; |
Bin Meng | 7cfbb17 | 2021-04-30 15:12:57 +0800 | [diff] [blame] | 108 | static const char * const clint_compat[2] = { |
| 109 | "sifive,clint0", "riscv,clint0" |
| 110 | }; |
Bin Meng | 60bb540 | 2021-04-30 15:12:58 +0800 | [diff] [blame] | 111 | static const char * const plic_compat[2] = { |
| 112 | "sifive,plic-1.0.0", "riscv,plic0" |
| 113 | }; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 114 | |
Bin Meng | fc9ec36 | 2023-02-28 15:45:22 +0800 | [diff] [blame] | 115 | fdt = ms->fdt = create_device_tree(&s->fdt_size); |
| 116 | if (!fdt) { |
| 117 | error_report("create_device_tree() failed"); |
| 118 | exit(1); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 119 | } |
| 120 | |
Bin Meng | d372e74 | 2019-09-06 09:20:19 -0700 | [diff] [blame] | 121 | qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00"); |
| 122 | qemu_fdt_setprop_string(fdt, "/", "compatible", |
| 123 | "sifive,hifive-unleashed-a00"); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 124 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); |
| 125 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); |
| 126 | |
| 127 | qemu_fdt_add_subnode(fdt, "/soc"); |
| 128 | qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); |
Alistair Francis | 2a1a6f6 | 2018-05-11 10:22:48 -0700 | [diff] [blame] | 129 | qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 130 | qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); |
| 131 | qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); |
| 132 | |
Bin Meng | e1724d0 | 2019-09-06 09:20:09 -0700 | [diff] [blame] | 133 | hfclk_phandle = phandle++; |
| 134 | nodename = g_strdup_printf("/hfclk"); |
| 135 | qemu_fdt_add_subnode(fdt, nodename); |
| 136 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle); |
| 137 | qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk"); |
| 138 | qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", |
| 139 | SIFIVE_U_HFCLK_FREQ); |
| 140 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); |
| 141 | qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); |
| 142 | g_free(nodename); |
| 143 | |
| 144 | rtcclk_phandle = phandle++; |
| 145 | nodename = g_strdup_printf("/rtcclk"); |
| 146 | qemu_fdt_add_subnode(fdt, nodename); |
| 147 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle); |
| 148 | qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk"); |
| 149 | qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", |
| 150 | SIFIVE_U_RTCCLK_FREQ); |
| 151 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); |
| 152 | qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); |
| 153 | g_free(nodename); |
| 154 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 155 | nodename = g_strdup_printf("/memory@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 156 | (long)memmap[SIFIVE_U_DEV_DRAM].base); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 157 | qemu_fdt_add_subnode(fdt, nodename); |
| 158 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 159 | memmap[SIFIVE_U_DEV_DRAM].base >> 32, memmap[SIFIVE_U_DEV_DRAM].base, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 160 | mem_size >> 32, mem_size); |
| 161 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); |
| 162 | g_free(nodename); |
| 163 | |
| 164 | qemu_fdt_add_subnode(fdt, "/cpus"); |
Michael Clark | 2a8756e | 2018-03-03 14:30:07 +1300 | [diff] [blame] | 165 | qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", |
Bin Meng | 074ca70 | 2021-07-06 18:26:16 +0800 | [diff] [blame] | 166 | CLINT_TIMEBASE_FREQ); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 167 | qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); |
| 168 | qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); |
| 169 | |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 170 | for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) { |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 171 | int cpu_phandle = phandle++; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 172 | nodename = g_strdup_printf("/cpus/cpu@%d", cpu); |
| 173 | char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 174 | qemu_fdt_add_subnode(fdt, nodename); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 175 | /* cpu 0 is the management hart that does not have mmu */ |
| 176 | if (cpu != 0) { |
Alistair Francis | 2206ffa | 2020-12-16 10:22:45 -0800 | [diff] [blame] | 177 | if (is_32_bit) { |
| 178 | qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); |
| 179 | } else { |
| 180 | qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); |
| 181 | } |
Conor Dooley | 1c8e491 | 2024-01-24 12:55:50 +0000 | [diff] [blame] | 182 | riscv_isa_write_fdt(&s->soc.u_cpus.harts[cpu - 1], fdt, nodename); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 183 | } else { |
Conor Dooley | 1c8e491 | 2024-01-24 12:55:50 +0000 | [diff] [blame] | 184 | riscv_isa_write_fdt(&s->soc.e_cpus.harts[0], fdt, nodename); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 185 | } |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 186 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); |
| 187 | qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); |
| 188 | qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); |
| 189 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); |
| 190 | qemu_fdt_add_subnode(fdt, intc); |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 191 | qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 192 | qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); |
| 193 | qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); |
| 194 | qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 195 | g_free(intc); |
| 196 | g_free(nodename); |
| 197 | } |
| 198 | |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 199 | cells = g_new0(uint32_t, ms->smp.cpus * 4); |
| 200 | for (cpu = 0; cpu < ms->smp.cpus; cpu++) { |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 201 | nodename = |
| 202 | g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); |
| 203 | uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); |
| 204 | cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); |
| 205 | cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); |
| 206 | cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); |
| 207 | cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); |
| 208 | g_free(nodename); |
| 209 | } |
| 210 | nodename = g_strdup_printf("/soc/clint@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 211 | (long)memmap[SIFIVE_U_DEV_CLINT].base); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 212 | qemu_fdt_add_subnode(fdt, nodename); |
Bin Meng | 7cfbb17 | 2021-04-30 15:12:57 +0800 | [diff] [blame] | 213 | qemu_fdt_setprop_string_array(fdt, nodename, "compatible", |
| 214 | (char **)&clint_compat, ARRAY_SIZE(clint_compat)); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 215 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 216 | 0x0, memmap[SIFIVE_U_DEV_CLINT].base, |
| 217 | 0x0, memmap[SIFIVE_U_DEV_CLINT].size); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 218 | qemu_fdt_setprop(fdt, nodename, "interrupts-extended", |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 219 | cells, ms->smp.cpus * sizeof(uint32_t) * 4); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 220 | g_free(cells); |
| 221 | g_free(nodename); |
| 222 | |
Bin Meng | ea85f27 | 2020-06-08 07:17:33 -0700 | [diff] [blame] | 223 | nodename = g_strdup_printf("/soc/otp@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 224 | (long)memmap[SIFIVE_U_DEV_OTP].base); |
Bin Meng | ea85f27 | 2020-06-08 07:17:33 -0700 | [diff] [blame] | 225 | qemu_fdt_add_subnode(fdt, nodename); |
| 226 | qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE); |
| 227 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 228 | 0x0, memmap[SIFIVE_U_DEV_OTP].base, |
| 229 | 0x0, memmap[SIFIVE_U_DEV_OTP].size); |
Bin Meng | ea85f27 | 2020-06-08 07:17:33 -0700 | [diff] [blame] | 230 | qemu_fdt_setprop_string(fdt, nodename, "compatible", |
| 231 | "sifive,fu540-c000-otp"); |
| 232 | g_free(nodename); |
| 233 | |
Bin Meng | af14c84 | 2019-09-06 09:20:10 -0700 | [diff] [blame] | 234 | prci_phandle = phandle++; |
| 235 | nodename = g_strdup_printf("/soc/clock-controller@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 236 | (long)memmap[SIFIVE_U_DEV_PRCI].base); |
Bin Meng | af14c84 | 2019-09-06 09:20:10 -0700 | [diff] [blame] | 237 | qemu_fdt_add_subnode(fdt, nodename); |
| 238 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle); |
| 239 | qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1); |
| 240 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 241 | hfclk_phandle, rtcclk_phandle); |
| 242 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 243 | 0x0, memmap[SIFIVE_U_DEV_PRCI].base, |
| 244 | 0x0, memmap[SIFIVE_U_DEV_PRCI].size); |
Bin Meng | af14c84 | 2019-09-06 09:20:10 -0700 | [diff] [blame] | 245 | qemu_fdt_setprop_string(fdt, nodename, "compatible", |
| 246 | "sifive,fu540-c000-prci"); |
| 247 | g_free(nodename); |
| 248 | |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 249 | plic_phandle = phandle++; |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 250 | cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2); |
| 251 | for (cpu = 0; cpu < ms->smp.cpus; cpu++) { |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 252 | nodename = |
| 253 | g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); |
| 254 | uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 255 | /* cpu 0 is the management hart that does not have S-mode */ |
| 256 | if (cpu == 0) { |
| 257 | cells[0] = cpu_to_be32(intc_phandle); |
| 258 | cells[1] = cpu_to_be32(IRQ_M_EXT); |
| 259 | } else { |
| 260 | cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle); |
| 261 | cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT); |
| 262 | cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); |
| 263 | cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT); |
| 264 | } |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 265 | g_free(nodename); |
| 266 | } |
| 267 | nodename = g_strdup_printf("/soc/interrupt-controller@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 268 | (long)memmap[SIFIVE_U_DEV_PLIC].base); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 269 | qemu_fdt_add_subnode(fdt, nodename); |
| 270 | qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); |
Bin Meng | 60bb540 | 2021-04-30 15:12:58 +0800 | [diff] [blame] | 271 | qemu_fdt_setprop_string_array(fdt, nodename, "compatible", |
| 272 | (char **)&plic_compat, ARRAY_SIZE(plic_compat)); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 273 | qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); |
| 274 | qemu_fdt_setprop(fdt, nodename, "interrupts-extended", |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 275 | cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t)); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 276 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 277 | 0x0, memmap[SIFIVE_U_DEV_PLIC].base, |
| 278 | 0x0, memmap[SIFIVE_U_DEV_PLIC].size); |
Bin Meng | 724d80c | 2022-12-11 11:08:25 +0800 | [diff] [blame] | 279 | qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", |
| 280 | SIFIVE_U_PLIC_NUM_SOURCES - 1); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 281 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 282 | plic_phandle = qemu_fdt_get_phandle(fdt, nodename); |
| 283 | g_free(cells); |
| 284 | g_free(nodename); |
| 285 | |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 286 | gpio_phandle = phandle++; |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 287 | nodename = g_strdup_printf("/soc/gpio@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 288 | (long)memmap[SIFIVE_U_DEV_GPIO].base); |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 289 | qemu_fdt_add_subnode(fdt, nodename); |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 290 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle); |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 291 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 292 | prci_phandle, PRCI_CLK_TLCLK); |
| 293 | qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2); |
| 294 | qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); |
| 295 | qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2); |
| 296 | qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0); |
| 297 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 298 | 0x0, memmap[SIFIVE_U_DEV_GPIO].base, |
| 299 | 0x0, memmap[SIFIVE_U_DEV_GPIO].size); |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 300 | qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0, |
| 301 | SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3, |
| 302 | SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6, |
| 303 | SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9, |
| 304 | SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12, |
| 305 | SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15); |
| 306 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 307 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0"); |
| 308 | g_free(nodename); |
| 309 | |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 310 | nodename = g_strdup_printf("/gpio-restart"); |
| 311 | qemu_fdt_add_subnode(fdt, nodename); |
| 312 | qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1); |
| 313 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart"); |
| 314 | g_free(nodename); |
| 315 | |
Bin Meng | 834e027 | 2020-09-01 09:39:11 +0800 | [diff] [blame] | 316 | nodename = g_strdup_printf("/soc/dma@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 317 | (long)memmap[SIFIVE_U_DEV_PDMA].base); |
Bin Meng | 834e027 | 2020-09-01 09:39:11 +0800 | [diff] [blame] | 318 | qemu_fdt_add_subnode(fdt, nodename); |
| 319 | qemu_fdt_setprop_cell(fdt, nodename, "#dma-cells", 1); |
| 320 | qemu_fdt_setprop_cells(fdt, nodename, "interrupts", |
| 321 | SIFIVE_U_PDMA_IRQ0, SIFIVE_U_PDMA_IRQ1, SIFIVE_U_PDMA_IRQ2, |
| 322 | SIFIVE_U_PDMA_IRQ3, SIFIVE_U_PDMA_IRQ4, SIFIVE_U_PDMA_IRQ5, |
| 323 | SIFIVE_U_PDMA_IRQ6, SIFIVE_U_PDMA_IRQ7); |
| 324 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 325 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 326 | 0x0, memmap[SIFIVE_U_DEV_PDMA].base, |
| 327 | 0x0, memmap[SIFIVE_U_DEV_PDMA].size); |
Bin Meng | 834e027 | 2020-09-01 09:39:11 +0800 | [diff] [blame] | 328 | qemu_fdt_setprop_string(fdt, nodename, "compatible", |
| 329 | "sifive,fu540-c000-pdma"); |
| 330 | g_free(nodename); |
| 331 | |
Bin Meng | 6eaf9cf | 2020-07-19 23:49:08 -0700 | [diff] [blame] | 332 | nodename = g_strdup_printf("/soc/cache-controller@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 333 | (long)memmap[SIFIVE_U_DEV_L2CC].base); |
Bin Meng | 6eaf9cf | 2020-07-19 23:49:08 -0700 | [diff] [blame] | 334 | qemu_fdt_add_subnode(fdt, nodename); |
| 335 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 336 | 0x0, memmap[SIFIVE_U_DEV_L2CC].base, |
| 337 | 0x0, memmap[SIFIVE_U_DEV_L2CC].size); |
Bin Meng | 6eaf9cf | 2020-07-19 23:49:08 -0700 | [diff] [blame] | 338 | qemu_fdt_setprop_cells(fdt, nodename, "interrupts", |
| 339 | SIFIVE_U_L2CC_IRQ0, SIFIVE_U_L2CC_IRQ1, SIFIVE_U_L2CC_IRQ2); |
| 340 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 341 | qemu_fdt_setprop(fdt, nodename, "cache-unified", NULL, 0); |
| 342 | qemu_fdt_setprop_cell(fdt, nodename, "cache-size", 2097152); |
| 343 | qemu_fdt_setprop_cell(fdt, nodename, "cache-sets", 1024); |
| 344 | qemu_fdt_setprop_cell(fdt, nodename, "cache-level", 2); |
| 345 | qemu_fdt_setprop_cell(fdt, nodename, "cache-block-size", 64); |
| 346 | qemu_fdt_setprop_string(fdt, nodename, "compatible", |
| 347 | "sifive,fu540-c000-ccache"); |
| 348 | g_free(nodename); |
| 349 | |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 350 | nodename = g_strdup_printf("/soc/spi@%lx", |
Bin Meng | 722f135 | 2021-01-26 14:00:03 +0800 | [diff] [blame] | 351 | (long)memmap[SIFIVE_U_DEV_QSPI2].base); |
| 352 | qemu_fdt_add_subnode(fdt, nodename); |
| 353 | qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); |
| 354 | qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); |
| 355 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 356 | prci_phandle, PRCI_CLK_TLCLK); |
| 357 | qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI2_IRQ); |
| 358 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 359 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 360 | 0x0, memmap[SIFIVE_U_DEV_QSPI2].base, |
| 361 | 0x0, memmap[SIFIVE_U_DEV_QSPI2].size); |
| 362 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0"); |
| 363 | g_free(nodename); |
| 364 | |
| 365 | nodename = g_strdup_printf("/soc/spi@%lx/mmc@0", |
| 366 | (long)memmap[SIFIVE_U_DEV_QSPI2].base); |
| 367 | qemu_fdt_add_subnode(fdt, nodename); |
| 368 | qemu_fdt_setprop(fdt, nodename, "disable-wp", NULL, 0); |
| 369 | qemu_fdt_setprop_cells(fdt, nodename, "voltage-ranges", 3300, 3300); |
| 370 | qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 20000000); |
| 371 | qemu_fdt_setprop_cell(fdt, nodename, "reg", 0); |
| 372 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "mmc-spi-slot"); |
| 373 | g_free(nodename); |
| 374 | |
| 375 | nodename = g_strdup_printf("/soc/spi@%lx", |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 376 | (long)memmap[SIFIVE_U_DEV_QSPI0].base); |
| 377 | qemu_fdt_add_subnode(fdt, nodename); |
| 378 | qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); |
| 379 | qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); |
| 380 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 381 | prci_phandle, PRCI_CLK_TLCLK); |
| 382 | qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI0_IRQ); |
| 383 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 384 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 385 | 0x0, memmap[SIFIVE_U_DEV_QSPI0].base, |
| 386 | 0x0, memmap[SIFIVE_U_DEV_QSPI0].size); |
| 387 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0"); |
| 388 | g_free(nodename); |
| 389 | |
| 390 | nodename = g_strdup_printf("/soc/spi@%lx/flash@0", |
| 391 | (long)memmap[SIFIVE_U_DEV_QSPI0].base); |
| 392 | qemu_fdt_add_subnode(fdt, nodename); |
| 393 | qemu_fdt_setprop_cell(fdt, nodename, "spi-rx-bus-width", 4); |
| 394 | qemu_fdt_setprop_cell(fdt, nodename, "spi-tx-bus-width", 4); |
| 395 | qemu_fdt_setprop(fdt, nodename, "m25p,fast-read", NULL, 0); |
| 396 | qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 50000000); |
| 397 | qemu_fdt_setprop_cell(fdt, nodename, "reg", 0); |
| 398 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "jedec,spi-nor"); |
| 399 | g_free(nodename); |
| 400 | |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 401 | phy_phandle = phandle++; |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 402 | nodename = g_strdup_printf("/soc/ethernet@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 403 | (long)memmap[SIFIVE_U_DEV_GEM].base); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 404 | qemu_fdt_add_subnode(fdt, nodename); |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 405 | qemu_fdt_setprop_string(fdt, nodename, "compatible", |
| 406 | "sifive,fu540-c000-gem"); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 407 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 408 | 0x0, memmap[SIFIVE_U_DEV_GEM].base, |
| 409 | 0x0, memmap[SIFIVE_U_DEV_GEM].size, |
| 410 | 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].base, |
| 411 | 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].size); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 412 | qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); |
| 413 | qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 414 | qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 415 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 416 | qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); |
Anup Patel | fe93582 | 2018-12-13 18:34:52 +0000 | [diff] [blame] | 417 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
Bin Meng | 806c64b | 2019-09-06 09:20:11 -0700 | [diff] [blame] | 418 | prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL); |
Bin Meng | cb53b28 | 2021-04-30 15:12:55 +0800 | [diff] [blame] | 419 | qemu_fdt_setprop_string_array(fdt, nodename, "clock-names", |
| 420 | (char **)ðclk_names, ARRAY_SIZE(ethclk_names)); |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 421 | qemu_fdt_setprop(fdt, nodename, "local-mac-address", |
| 422 | s->soc.gem.conf.macaddr.a, ETH_ALEN); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 423 | qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); |
| 424 | qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); |
Bin Meng | c3a28b5 | 2019-09-20 22:41:31 -0700 | [diff] [blame] | 425 | |
| 426 | qemu_fdt_add_subnode(fdt, "/aliases"); |
| 427 | qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename); |
| 428 | |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 429 | g_free(nodename); |
| 430 | |
| 431 | nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 432 | (long)memmap[SIFIVE_U_DEV_GEM].base); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 433 | qemu_fdt_add_subnode(fdt, nodename); |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 434 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 435 | qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 436 | g_free(nodename); |
| 437 | |
Alistair Francis | ea6eaa0 | 2021-09-09 13:55:15 +1000 | [diff] [blame] | 438 | nodename = g_strdup_printf("/soc/pwm@%lx", |
| 439 | (long)memmap[SIFIVE_U_DEV_PWM0].base); |
| 440 | qemu_fdt_add_subnode(fdt, nodename); |
| 441 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,pwm0"); |
| 442 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 443 | 0x0, memmap[SIFIVE_U_DEV_PWM0].base, |
| 444 | 0x0, memmap[SIFIVE_U_DEV_PWM0].size); |
| 445 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 446 | qemu_fdt_setprop_cells(fdt, nodename, "interrupts", |
| 447 | SIFIVE_U_PWM0_IRQ0, SIFIVE_U_PWM0_IRQ1, |
| 448 | SIFIVE_U_PWM0_IRQ2, SIFIVE_U_PWM0_IRQ3); |
| 449 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 450 | prci_phandle, PRCI_CLK_TLCLK); |
| 451 | qemu_fdt_setprop_cell(fdt, nodename, "#pwm-cells", 0); |
| 452 | g_free(nodename); |
| 453 | |
| 454 | nodename = g_strdup_printf("/soc/pwm@%lx", |
| 455 | (long)memmap[SIFIVE_U_DEV_PWM1].base); |
| 456 | qemu_fdt_add_subnode(fdt, nodename); |
| 457 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,pwm0"); |
| 458 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 459 | 0x0, memmap[SIFIVE_U_DEV_PWM1].base, |
| 460 | 0x0, memmap[SIFIVE_U_DEV_PWM1].size); |
| 461 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 462 | qemu_fdt_setprop_cells(fdt, nodename, "interrupts", |
| 463 | SIFIVE_U_PWM1_IRQ0, SIFIVE_U_PWM1_IRQ1, |
| 464 | SIFIVE_U_PWM1_IRQ2, SIFIVE_U_PWM1_IRQ3); |
| 465 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 466 | prci_phandle, PRCI_CLK_TLCLK); |
| 467 | qemu_fdt_setprop_cell(fdt, nodename, "#pwm-cells", 0); |
| 468 | g_free(nodename); |
| 469 | |
Bin Meng | 5f7134d | 2019-09-06 09:20:13 -0700 | [diff] [blame] | 470 | nodename = g_strdup_printf("/soc/serial@%lx", |
Anup Patel | 10b4375 | 2020-11-11 15:17:25 +0530 | [diff] [blame] | 471 | (long)memmap[SIFIVE_U_DEV_UART1].base); |
| 472 | qemu_fdt_add_subnode(fdt, nodename); |
| 473 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); |
| 474 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 475 | 0x0, memmap[SIFIVE_U_DEV_UART1].base, |
| 476 | 0x0, memmap[SIFIVE_U_DEV_UART1].size); |
| 477 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 478 | prci_phandle, PRCI_CLK_TLCLK); |
| 479 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 480 | qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART1_IRQ); |
| 481 | |
| 482 | qemu_fdt_setprop_string(fdt, "/aliases", "serial1", nodename); |
| 483 | g_free(nodename); |
| 484 | |
| 485 | nodename = g_strdup_printf("/soc/serial@%lx", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 486 | (long)memmap[SIFIVE_U_DEV_UART0].base); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 487 | qemu_fdt_add_subnode(fdt, nodename); |
| 488 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); |
| 489 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 490 | 0x0, memmap[SIFIVE_U_DEV_UART0].base, |
| 491 | 0x0, memmap[SIFIVE_U_DEV_UART0].size); |
Bin Meng | 806c64b | 2019-09-06 09:20:11 -0700 | [diff] [blame] | 492 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 493 | prci_phandle, PRCI_CLK_TLCLK); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 494 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 495 | qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 496 | |
| 497 | qemu_fdt_add_subnode(fdt, "/chosen"); |
| 498 | qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); |
Guenter Roeck | 44e6dcd | 2019-07-19 06:40:44 -0700 | [diff] [blame] | 499 | qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); |
| 500 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 501 | g_free(nodename); |
| 502 | } |
| 503 | |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 504 | static void sifive_u_machine_reset(void *opaque, int n, int level) |
| 505 | { |
| 506 | /* gpio pin active low triggers reset */ |
| 507 | if (!level) { |
| 508 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
| 509 | } |
| 510 | } |
| 511 | |
Alistair Francis | 523e346 | 2020-03-02 14:57:22 -0800 | [diff] [blame] | 512 | static void sifive_u_machine_init(MachineState *machine) |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 513 | { |
Bin Meng | 7326128 | 2021-02-20 22:48:04 +0800 | [diff] [blame] | 514 | const MemMapEntry *memmap = sifive_u_memmap; |
Alistair Francis | 687caef | 2019-10-08 16:32:14 -0700 | [diff] [blame] | 515 | SiFiveUState *s = RISCV_U_MACHINE(machine); |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 516 | MemoryRegion *system_memory = get_system_memory(); |
Alistair Francis | 1b3a230 | 2019-10-08 16:32:11 -0700 | [diff] [blame] | 517 | MemoryRegion *flash0 = g_new(MemoryRegion, 1); |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 518 | target_ulong start_addr = memmap[SIFIVE_U_DEV_DRAM].base; |
Alistair Francis | 38bc4e3 | 2020-10-13 17:17:33 -0700 | [diff] [blame] | 519 | target_ulong firmware_end_addr, kernel_start_addr; |
Daniel Henrique Barboza | 9d3f710 | 2022-12-29 17:18:26 +0800 | [diff] [blame] | 520 | const char *firmware_name; |
Atish Patra | 8590f53 | 2020-07-01 11:39:49 -0700 | [diff] [blame] | 521 | uint32_t start_addr_hi32 = 0x00000000; |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 522 | int i; |
Atish Patra | 66b1205 | 2020-07-01 11:39:47 -0700 | [diff] [blame] | 523 | uint32_t fdt_load_addr; |
Atish Patra | dc144fe | 2020-07-01 11:39:48 -0700 | [diff] [blame] | 524 | uint64_t kernel_entry; |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 525 | DriveInfo *dinfo; |
Markus Armbruster | 36aa285 | 2021-11-17 17:33:57 +0100 | [diff] [blame] | 526 | BlockBackend *blk; |
| 527 | DeviceState *flash_dev, *sd_dev, *card_dev; |
Bin Meng | 722f135 | 2021-01-26 14:00:03 +0800 | [diff] [blame] | 528 | qemu_irq flash_cs, sd_cs; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 529 | |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 530 | /* Initialize SoC */ |
Markus Armbruster | 9fc7fc4 | 2020-06-10 07:32:25 +0200 | [diff] [blame] | 531 | object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC); |
Markus Armbruster | 5325cc3 | 2020-07-07 18:05:54 +0200 | [diff] [blame] | 532 | object_property_set_uint(OBJECT(&s->soc), "serial", s->serial, |
| 533 | &error_abort); |
Alistair Francis | 099be03 | 2020-10-13 17:17:25 -0700 | [diff] [blame] | 534 | object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type, |
| 535 | &error_abort); |
Alistair Francis | 8f972e5 | 2022-01-06 07:39:36 +1000 | [diff] [blame] | 536 | qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 537 | |
| 538 | /* register RAM */ |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 539 | memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_DRAM].base, |
Bin Meng | c188a9c | 2021-10-20 09:41:11 +0800 | [diff] [blame] | 540 | machine->ram); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 541 | |
Alistair Francis | 1b3a230 | 2019-10-08 16:32:11 -0700 | [diff] [blame] | 542 | /* register QSPI0 Flash */ |
| 543 | memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 544 | memmap[SIFIVE_U_DEV_FLASH0].size, &error_fatal); |
| 545 | memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_FLASH0].base, |
Alistair Francis | 1b3a230 | 2019-10-08 16:32:11 -0700 | [diff] [blame] | 546 | flash0); |
| 547 | |
Bin Meng | 5133ed1 | 2020-06-08 07:17:38 -0700 | [diff] [blame] | 548 | /* register gpio-restart */ |
| 549 | qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10, |
| 550 | qemu_allocate_irq(sifive_u_machine_reset, NULL, 0)); |
| 551 | |
Bin Meng | fc9ec36 | 2023-02-28 15:45:22 +0800 | [diff] [blame] | 552 | /* load/create device tree */ |
| 553 | if (machine->dtb) { |
| 554 | machine->fdt = load_device_tree(machine->dtb, &s->fdt_size); |
| 555 | if (!machine->fdt) { |
| 556 | error_report("load_device_tree() failed"); |
| 557 | exit(1); |
| 558 | } |
| 559 | } else { |
| 560 | create_fdt(s, memmap, riscv_is_32bit(&s->soc.u_cpus)); |
| 561 | } |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 562 | |
Bin Meng | 17aad9f | 2020-06-15 17:50:39 -0700 | [diff] [blame] | 563 | if (s->start_in_flash) { |
| 564 | /* |
| 565 | * If start_in_flash property is given, assign s->msel to a value |
| 566 | * that representing booting from QSPI0 memory-mapped flash. |
| 567 | * |
| 568 | * This also means that when both start_in_flash and msel properties |
| 569 | * are given, start_in_flash takes the precedence over msel. |
| 570 | * |
| 571 | * Note this is to keep backward compatibility not to break existing |
| 572 | * users that use start_in_flash property. |
| 573 | */ |
| 574 | s->msel = MSEL_MEMMAP_QSPI0_FLASH; |
| 575 | } |
| 576 | |
| 577 | switch (s->msel) { |
| 578 | case MSEL_MEMMAP_QSPI0_FLASH: |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 579 | start_addr = memmap[SIFIVE_U_DEV_FLASH0].base; |
Bin Meng | 17aad9f | 2020-06-15 17:50:39 -0700 | [diff] [blame] | 580 | break; |
| 581 | case MSEL_L2LIM_QSPI0_FLASH: |
| 582 | case MSEL_L2LIM_QSPI2_SD: |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 583 | start_addr = memmap[SIFIVE_U_DEV_L2LIM].base; |
Bin Meng | 17aad9f | 2020-06-15 17:50:39 -0700 | [diff] [blame] | 584 | break; |
| 585 | default: |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 586 | start_addr = memmap[SIFIVE_U_DEV_DRAM].base; |
Bin Meng | 17aad9f | 2020-06-15 17:50:39 -0700 | [diff] [blame] | 587 | break; |
| 588 | } |
| 589 | |
Daniel Henrique Barboza | 9d3f710 | 2022-12-29 17:18:26 +0800 | [diff] [blame] | 590 | firmware_name = riscv_default_firmware_name(&s->soc.u_cpus); |
| 591 | firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, |
| 592 | start_addr, NULL); |
Alistair Francis | b304222 | 2019-06-24 15:11:52 -0700 | [diff] [blame] | 593 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 594 | if (machine->kernel_filename) { |
Alistair Francis | a8259b5 | 2021-01-15 15:00:27 -0800 | [diff] [blame] | 595 | kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc.u_cpus, |
Alistair Francis | 38bc4e3 | 2020-10-13 17:17:33 -0700 | [diff] [blame] | 596 | firmware_end_addr); |
| 597 | |
Daniel Henrique Barboza | 62c5bc3 | 2023-02-06 11:00:20 -0300 | [diff] [blame] | 598 | kernel_entry = riscv_load_kernel(machine, &s->soc.u_cpus, |
Daniel Henrique Barboza | 487d73f | 2023-02-06 11:00:21 -0300 | [diff] [blame] | 599 | kernel_start_addr, true, NULL); |
Atish Patra | dc144fe | 2020-07-01 11:39:48 -0700 | [diff] [blame] | 600 | } else { |
| 601 | /* |
| 602 | * If dynamic firmware is used, it doesn't know where is the next mode |
| 603 | * if kernel argument is not set. |
| 604 | */ |
| 605 | kernel_entry = 0; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 606 | } |
| 607 | |
Daniel Henrique Barboza | bc2c015 | 2023-02-01 14:12:11 -0300 | [diff] [blame] | 608 | fdt_load_addr = riscv_compute_fdt_addr(memmap[SIFIVE_U_DEV_DRAM].base, |
Daniel Henrique Barboza | 4b40288 | 2023-02-01 14:12:12 -0300 | [diff] [blame] | 609 | memmap[SIFIVE_U_DEV_DRAM].size, |
| 610 | machine); |
Daniel Henrique Barboza | bc2c015 | 2023-02-01 14:12:11 -0300 | [diff] [blame] | 611 | riscv_load_fdt(fdt_load_addr, machine->fdt); |
| 612 | |
Alistair Francis | a8259b5 | 2021-01-15 15:00:27 -0800 | [diff] [blame] | 613 | if (!riscv_is_32bit(&s->soc.u_cpus)) { |
Alistair Francis | 2206ffa | 2020-12-16 10:22:45 -0800 | [diff] [blame] | 614 | start_addr_hi32 = (uint64_t)start_addr >> 32; |
| 615 | } |
Atish Patra | 66b1205 | 2020-07-01 11:39:47 -0700 | [diff] [blame] | 616 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 617 | /* reset vector */ |
Bin Meng | 623d53c | 2021-07-08 22:33:19 +0800 | [diff] [blame] | 618 | uint32_t reset_vec[12] = { |
Bin Meng | 17aad9f | 2020-06-15 17:50:39 -0700 | [diff] [blame] | 619 | s->msel, /* MSEL pin state */ |
Atish Patra | dc144fe | 2020-07-01 11:39:48 -0700 | [diff] [blame] | 620 | 0x00000297, /* 1: auipc t0, %pcrel_hi(fw_dyn) */ |
Bin Meng | 623d53c | 2021-07-08 22:33:19 +0800 | [diff] [blame] | 621 | 0x02c28613, /* addi a2, t0, %pcrel_lo(1b) */ |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 622 | 0xf1402573, /* csrr a0, mhartid */ |
Alistair Francis | 2206ffa | 2020-12-16 10:22:45 -0800 | [diff] [blame] | 623 | 0, |
| 624 | 0, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 625 | 0x00028067, /* jr t0 */ |
Alistair Francis | fc41ae2 | 2019-10-08 16:32:18 -0700 | [diff] [blame] | 626 | start_addr, /* start: .dword */ |
Atish Patra | 8590f53 | 2020-07-01 11:39:49 -0700 | [diff] [blame] | 627 | start_addr_hi32, |
Atish Patra | 66b1205 | 2020-07-01 11:39:47 -0700 | [diff] [blame] | 628 | fdt_load_addr, /* fdt_laddr: .dword */ |
| 629 | 0x00000000, |
Bin Meng | 623d53c | 2021-07-08 22:33:19 +0800 | [diff] [blame] | 630 | 0x00000000, |
Atish Patra | dc144fe | 2020-07-01 11:39:48 -0700 | [diff] [blame] | 631 | /* fw_dyn: */ |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 632 | }; |
Alistair Francis | a8259b5 | 2021-01-15 15:00:27 -0800 | [diff] [blame] | 633 | if (riscv_is_32bit(&s->soc.u_cpus)) { |
Alistair Francis | 2206ffa | 2020-12-16 10:22:45 -0800 | [diff] [blame] | 634 | reset_vec[4] = 0x0202a583; /* lw a1, 32(t0) */ |
| 635 | reset_vec[5] = 0x0182a283; /* lw t0, 24(t0) */ |
| 636 | } else { |
| 637 | reset_vec[4] = 0x0202b583; /* ld a1, 32(t0) */ |
| 638 | reset_vec[5] = 0x0182b283; /* ld t0, 24(t0) */ |
| 639 | } |
| 640 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 641 | |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 642 | /* copy in the reset vector in little_endian byte order */ |
Atish Patra | 66b1205 | 2020-07-01 11:39:47 -0700 | [diff] [blame] | 643 | for (i = 0; i < ARRAY_SIZE(reset_vec); i++) { |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 644 | reset_vec[i] = cpu_to_le32(reset_vec[i]); |
| 645 | } |
| 646 | rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 647 | memmap[SIFIVE_U_DEV_MROM].base, &address_space_memory); |
Atish Patra | dc144fe | 2020-07-01 11:39:48 -0700 | [diff] [blame] | 648 | |
Alistair Francis | 7893677 | 2020-12-16 10:22:37 -0800 | [diff] [blame] | 649 | riscv_rom_copy_firmware_info(machine, memmap[SIFIVE_U_DEV_MROM].base, |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 650 | memmap[SIFIVE_U_DEV_MROM].size, |
Atish Patra | dc144fe | 2020-07-01 11:39:48 -0700 | [diff] [blame] | 651 | sizeof(reset_vec), kernel_entry); |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 652 | |
| 653 | /* Connect an SPI flash to SPI0 */ |
| 654 | flash_dev = qdev_new("is25wp256"); |
Markus Armbruster | 64eaa82 | 2021-11-17 17:33:58 +0100 | [diff] [blame] | 655 | dinfo = drive_get(IF_MTD, 0, 0); |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 656 | if (dinfo) { |
| 657 | qdev_prop_set_drive_err(flash_dev, "drive", |
| 658 | blk_by_legacy_dinfo(dinfo), |
| 659 | &error_fatal); |
| 660 | } |
| 661 | qdev_realize_and_unref(flash_dev, BUS(s->soc.spi0.spi), &error_fatal); |
| 662 | |
| 663 | flash_cs = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); |
| 664 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi0), 1, flash_cs); |
Bin Meng | 722f135 | 2021-01-26 14:00:03 +0800 | [diff] [blame] | 665 | |
| 666 | /* Connect an SD card to SPI2 */ |
| 667 | sd_dev = ssi_create_peripheral(s->soc.spi2.spi, "ssi-sd"); |
| 668 | |
| 669 | sd_cs = qdev_get_gpio_in_named(sd_dev, SSI_GPIO_CS, 0); |
| 670 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi2), 1, sd_cs); |
Markus Armbruster | 36aa285 | 2021-11-17 17:33:57 +0100 | [diff] [blame] | 671 | |
| 672 | dinfo = drive_get(IF_SD, 0, 0); |
| 673 | blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; |
Cédric Le Goater | c3287c0 | 2023-07-03 08:00:08 +0200 | [diff] [blame] | 674 | card_dev = qdev_new(TYPE_SD_CARD_SPI); |
Markus Armbruster | 36aa285 | 2021-11-17 17:33:57 +0100 | [diff] [blame] | 675 | qdev_prop_set_drive_err(card_dev, "drive", blk, &error_fatal); |
Markus Armbruster | 36aa285 | 2021-11-17 17:33:57 +0100 | [diff] [blame] | 676 | qdev_realize_and_unref(card_dev, |
| 677 | qdev_get_child_bus(sd_dev, "sd-bus"), |
| 678 | &error_fatal); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 679 | } |
| 680 | |
Alistair Francis | 523e346 | 2020-03-02 14:57:22 -0800 | [diff] [blame] | 681 | static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp) |
| 682 | { |
| 683 | SiFiveUState *s = RISCV_U_MACHINE(obj); |
| 684 | |
| 685 | return s->start_in_flash; |
| 686 | } |
| 687 | |
| 688 | static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp) |
| 689 | { |
| 690 | SiFiveUState *s = RISCV_U_MACHINE(obj); |
| 691 | |
| 692 | s->start_in_flash = value; |
| 693 | } |
| 694 | |
| 695 | static void sifive_u_machine_instance_init(Object *obj) |
| 696 | { |
| 697 | SiFiveUState *s = RISCV_U_MACHINE(obj); |
| 698 | |
| 699 | s->start_in_flash = false; |
Bin Meng | cfa3263 | 2020-06-08 07:17:40 -0700 | [diff] [blame] | 700 | s->msel = 0; |
Bernhard Beschow | 96c7fff | 2022-03-01 23:52:20 +0100 | [diff] [blame] | 701 | object_property_add_uint32_ptr(obj, "msel", &s->msel, |
| 702 | OBJ_PROP_FLAG_READWRITE); |
Bin Meng | cfa3263 | 2020-06-08 07:17:40 -0700 | [diff] [blame] | 703 | object_property_set_description(obj, "msel", |
| 704 | "Mode Select (MSEL[3:0]) pin state"); |
| 705 | |
Bin Meng | 3ca109c | 2019-11-16 07:08:50 -0800 | [diff] [blame] | 706 | s->serial = OTP_SERIAL; |
Bernhard Beschow | 96c7fff | 2022-03-01 23:52:20 +0100 | [diff] [blame] | 707 | object_property_add_uint32_ptr(obj, "serial", &s->serial, |
| 708 | OBJ_PROP_FLAG_READWRITE); |
Markus Armbruster | 7eecec7 | 2020-05-05 17:29:15 +0200 | [diff] [blame] | 709 | object_property_set_description(obj, "serial", "Board serial number"); |
Alistair Francis | 523e346 | 2020-03-02 14:57:22 -0800 | [diff] [blame] | 710 | } |
| 711 | |
| 712 | static void sifive_u_machine_class_init(ObjectClass *oc, void *data) |
| 713 | { |
| 714 | MachineClass *mc = MACHINE_CLASS(oc); |
| 715 | |
| 716 | mc->desc = "RISC-V Board compatible with SiFive U SDK"; |
| 717 | mc->init = sifive_u_machine_init; |
| 718 | mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT; |
| 719 | mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1; |
Bin Meng | 1eaada8 | 2021-01-09 22:36:37 +0800 | [diff] [blame] | 720 | mc->default_cpu_type = SIFIVE_U_CPU; |
Alistair Francis | 523e346 | 2020-03-02 14:57:22 -0800 | [diff] [blame] | 721 | mc->default_cpus = mc->min_cpus; |
Bin Meng | c188a9c | 2021-10-20 09:41:11 +0800 | [diff] [blame] | 722 | mc->default_ram_id = "riscv.sifive.u.ram"; |
Eduardo Habkost | 418b473 | 2020-09-21 18:10:45 -0400 | [diff] [blame] | 723 | |
| 724 | object_class_property_add_bool(oc, "start-in-flash", |
| 725 | sifive_u_machine_get_start_in_flash, |
| 726 | sifive_u_machine_set_start_in_flash); |
| 727 | object_class_property_set_description(oc, "start-in-flash", |
| 728 | "Set on to tell QEMU's ROM to jump to " |
| 729 | "flash. Otherwise QEMU will jump to DRAM " |
| 730 | "or L2LIM depending on the msel value"); |
Alistair Francis | 523e346 | 2020-03-02 14:57:22 -0800 | [diff] [blame] | 731 | } |
| 732 | |
| 733 | static const TypeInfo sifive_u_machine_typeinfo = { |
| 734 | .name = MACHINE_TYPE_NAME("sifive_u"), |
| 735 | .parent = TYPE_MACHINE, |
| 736 | .class_init = sifive_u_machine_class_init, |
| 737 | .instance_init = sifive_u_machine_instance_init, |
| 738 | .instance_size = sizeof(SiFiveUState), |
| 739 | }; |
| 740 | |
| 741 | static void sifive_u_machine_init_register_types(void) |
| 742 | { |
| 743 | type_register_static(&sifive_u_machine_typeinfo); |
| 744 | } |
| 745 | |
| 746 | type_init(sifive_u_machine_init_register_types) |
| 747 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 748 | static void sifive_u_soc_instance_init(Object *obj) |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 749 | { |
| 750 | SiFiveUSoCState *s = RISCV_U_SOC(obj); |
| 751 | |
Markus Armbruster | 9fc7fc4 | 2020-06-10 07:32:25 +0200 | [diff] [blame] | 752 | object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 753 | qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); |
| 754 | |
Markus Armbruster | db873cc | 2020-06-10 07:32:37 +0200 | [diff] [blame] | 755 | object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus, |
| 756 | TYPE_RISCV_HART_ARRAY); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 757 | qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); |
| 758 | qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); |
| 759 | qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU); |
Bin Meng | 73f6ed9 | 2020-09-01 09:38:58 +0800 | [diff] [blame] | 760 | qdev_prop_set_uint64(DEVICE(&s->e_cpus), "resetvec", 0x1004); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 761 | |
Markus Armbruster | 9fc7fc4 | 2020-06-10 07:32:25 +0200 | [diff] [blame] | 762 | object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 763 | qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); |
| 764 | |
Markus Armbruster | db873cc | 2020-06-10 07:32:37 +0200 | [diff] [blame] | 765 | object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus, |
| 766 | TYPE_RISCV_HART_ARRAY); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 767 | |
Markus Armbruster | db873cc | 2020-06-10 07:32:37 +0200 | [diff] [blame] | 768 | object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI); |
| 769 | object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP); |
| 770 | object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM); |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 771 | object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO); |
Bin Meng | 834e027 | 2020-09-01 09:39:11 +0800 | [diff] [blame] | 772 | object_initialize_child(obj, "pdma", &s->dma, TYPE_SIFIVE_PDMA); |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 773 | object_initialize_child(obj, "spi0", &s->spi0, TYPE_SIFIVE_SPI); |
Bin Meng | 722f135 | 2021-01-26 14:00:03 +0800 | [diff] [blame] | 774 | object_initialize_child(obj, "spi2", &s->spi2, TYPE_SIFIVE_SPI); |
Alistair Francis | ea6eaa0 | 2021-09-09 13:55:15 +1000 | [diff] [blame] | 775 | object_initialize_child(obj, "pwm0", &s->pwm[0], TYPE_SIFIVE_PWM); |
| 776 | object_initialize_child(obj, "pwm1", &s->pwm[1], TYPE_SIFIVE_PWM); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 777 | } |
| 778 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 779 | static void sifive_u_soc_realize(DeviceState *dev, Error **errp) |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 780 | { |
Like Xu | c447312 | 2019-05-19 04:54:23 +0800 | [diff] [blame] | 781 | MachineState *ms = MACHINE(qdev_get_machine()); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 782 | SiFiveUSoCState *s = RISCV_U_SOC(dev); |
Bin Meng | 7326128 | 2021-02-20 22:48:04 +0800 | [diff] [blame] | 783 | const MemMapEntry *memmap = sifive_u_memmap; |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 784 | MemoryRegion *system_memory = get_system_memory(); |
| 785 | MemoryRegion *mask_rom = g_new(MemoryRegion, 1); |
Alistair Francis | a6902ef | 2019-10-08 16:32:07 -0700 | [diff] [blame] | 786 | MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1); |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 787 | char *plic_hart_config; |
Alistair Francis | ea6eaa0 | 2021-09-09 13:55:15 +1000 | [diff] [blame] | 788 | int i, j; |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 789 | |
Alistair Francis | 099be03 | 2020-10-13 17:17:25 -0700 | [diff] [blame] | 790 | qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); |
| 791 | qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); |
| 792 | qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", s->cpu_type); |
| 793 | qdev_prop_set_uint64(DEVICE(&s->u_cpus), "resetvec", 0x1004); |
| 794 | |
Tsukasa OI | 91a3387 | 2022-05-14 15:29:41 +0900 | [diff] [blame] | 795 | sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_fatal); |
| 796 | sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_fatal); |
Bin Meng | ecdfe39 | 2019-09-06 09:20:06 -0700 | [diff] [blame] | 797 | /* |
| 798 | * The cluster must be realized after the RISC-V hart array container, |
| 799 | * as the container's CPU object is only created on realize, and the |
| 800 | * CPU must exist and have been parented into the cluster before the |
| 801 | * cluster is realized. |
| 802 | */ |
Markus Armbruster | ce189ab | 2020-06-10 07:32:45 +0200 | [diff] [blame] | 803 | qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort); |
| 804 | qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 805 | |
| 806 | /* boot rom */ |
Philippe Mathieu-Daudé | 414c47d | 2020-02-22 18:12:57 +0100 | [diff] [blame] | 807 | memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 808 | memmap[SIFIVE_U_DEV_MROM].size, &error_fatal); |
| 809 | memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_MROM].base, |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 810 | mask_rom); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 811 | |
Alistair Francis | a6902ef | 2019-10-08 16:32:07 -0700 | [diff] [blame] | 812 | /* |
| 813 | * Add L2-LIM at reset size. |
| 814 | * This should be reduced in size as the L2 Cache Controller WayEnable |
| 815 | * register is incremented. Unfortunately I don't see a nice (or any) way |
| 816 | * to handle reducing or blocking out the L2 LIM while still allowing it |
| 817 | * be re returned to all enabled after a reset. For the time being, just |
| 818 | * leave it enabled all the time. This won't break anything, but will be |
| 819 | * too generous to misbehaving guests. |
| 820 | */ |
| 821 | memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 822 | memmap[SIFIVE_U_DEV_L2LIM].size, &error_fatal); |
| 823 | memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_L2LIM].base, |
Alistair Francis | a6902ef | 2019-10-08 16:32:07 -0700 | [diff] [blame] | 824 | l2lim_mem); |
| 825 | |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 826 | /* create PLIC hart topology configuration string */ |
Alistair Francis | 4e8fb53 | 2021-10-22 16:01:31 +1000 | [diff] [blame] | 827 | plic_hart_config = riscv_plic_hart_config_string(ms->smp.cpus); |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 828 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 829 | /* MMIO */ |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 830 | s->plic = sifive_plic_create(memmap[SIFIVE_U_DEV_PLIC].base, |
Alistair Francis | f436ecc | 2021-08-30 15:35:02 +1000 | [diff] [blame] | 831 | plic_hart_config, ms->smp.cpus, 0, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 832 | SIFIVE_U_PLIC_NUM_SOURCES, |
| 833 | SIFIVE_U_PLIC_NUM_PRIORITIES, |
| 834 | SIFIVE_U_PLIC_PRIORITY_BASE, |
| 835 | SIFIVE_U_PLIC_PENDING_BASE, |
| 836 | SIFIVE_U_PLIC_ENABLE_BASE, |
| 837 | SIFIVE_U_PLIC_ENABLE_STRIDE, |
| 838 | SIFIVE_U_PLIC_CONTEXT_BASE, |
| 839 | SIFIVE_U_PLIC_CONTEXT_STRIDE, |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 840 | memmap[SIFIVE_U_DEV_PLIC].size); |
Pan Nengyuan | bb8136d | 2019-12-10 15:14:37 +0800 | [diff] [blame] | 841 | g_free(plic_hart_config); |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 842 | sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART0].base, |
Alistair Francis | 647a70a | 2018-04-26 13:54:12 -0700 | [diff] [blame] | 843 | serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 844 | sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART1].base, |
Michael Clark | 194eef0 | 2018-12-14 00:19:03 +0000 | [diff] [blame] | 845 | serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); |
Anup Patel | b8fb878 | 2021-08-31 16:36:01 +0530 | [diff] [blame] | 846 | riscv_aclint_swi_create(memmap[SIFIVE_U_DEV_CLINT].base, 0, |
| 847 | ms->smp.cpus, false); |
| 848 | riscv_aclint_mtimer_create(memmap[SIFIVE_U_DEV_CLINT].base + |
| 849 | RISCV_ACLINT_SWI_SIZE, |
| 850 | RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 0, ms->smp.cpus, |
| 851 | RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, |
Bin Meng | 074ca70 | 2021-07-06 18:26:16 +0800 | [diff] [blame] | 852 | CLINT_TIMEBASE_FREQ, false); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 853 | |
Markus Armbruster | cbe3a8c | 2020-06-30 11:03:42 +0200 | [diff] [blame] | 854 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->prci), errp)) { |
| 855 | return; |
| 856 | } |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 857 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_DEV_PRCI].base); |
Bin Meng | af14c84 | 2019-09-06 09:20:10 -0700 | [diff] [blame] | 858 | |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 859 | qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16); |
Markus Armbruster | cbe3a8c | 2020-06-30 11:03:42 +0200 | [diff] [blame] | 860 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { |
| 861 | return; |
| 862 | } |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 863 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_DEV_GPIO].base); |
Bin Meng | 8a88b9f | 2020-06-08 07:17:36 -0700 | [diff] [blame] | 864 | |
| 865 | /* Pass all GPIOs to the SOC layer so they are available to the board */ |
| 866 | qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL); |
| 867 | |
| 868 | /* Connect GPIO interrupts to the PLIC */ |
| 869 | for (i = 0; i < 16; i++) { |
| 870 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i, |
| 871 | qdev_get_gpio_in(DEVICE(s->plic), |
| 872 | SIFIVE_U_GPIO_IRQ0 + i)); |
| 873 | } |
| 874 | |
Bin Meng | 834e027 | 2020-09-01 09:39:11 +0800 | [diff] [blame] | 875 | /* PDMA */ |
| 876 | sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp); |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 877 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dma), 0, memmap[SIFIVE_U_DEV_PDMA].base); |
Bin Meng | 834e027 | 2020-09-01 09:39:11 +0800 | [diff] [blame] | 878 | |
| 879 | /* Connect PDMA interrupts to the PLIC */ |
| 880 | for (i = 0; i < SIFIVE_PDMA_IRQS; i++) { |
| 881 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), i, |
| 882 | qdev_get_gpio_in(DEVICE(s->plic), |
| 883 | SIFIVE_U_PDMA_IRQ0 + i)); |
| 884 | } |
| 885 | |
Alistair Francis | fda5b00 | 2020-03-02 15:08:51 -0800 | [diff] [blame] | 886 | qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial); |
Markus Armbruster | cbe3a8c | 2020-06-30 11:03:42 +0200 | [diff] [blame] | 887 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) { |
| 888 | return; |
| 889 | } |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 890 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_DEV_OTP].base); |
Bin Meng | 5461c4f | 2019-09-06 09:20:16 -0700 | [diff] [blame] | 891 | |
David Woodhouse | 0a7549d | 2023-10-23 09:37:53 +0100 | [diff] [blame] | 892 | qemu_configure_nic_device(DEVICE(&s->gem), true, NULL); |
Markus Armbruster | 5325cc3 | 2020-07-07 18:05:54 +0200 | [diff] [blame] | 893 | object_property_set_int(OBJECT(&s->gem), "revision", GEM_REVISION, |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 894 | &error_abort); |
Markus Armbruster | 668f62e | 2020-07-07 18:06:02 +0200 | [diff] [blame] | 895 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem), errp)) { |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 896 | return; |
| 897 | } |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 898 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_DEV_GEM].base); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 899 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, |
Bin Meng | 5874f0a | 2020-06-08 07:17:32 -0700 | [diff] [blame] | 900 | qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ)); |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 901 | |
Alistair Francis | ea6eaa0 | 2021-09-09 13:55:15 +1000 | [diff] [blame] | 902 | /* PWM */ |
| 903 | for (i = 0; i < 2; i++) { |
| 904 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->pwm[i]), errp)) { |
| 905 | return; |
| 906 | } |
| 907 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->pwm[i]), 0, |
| 908 | memmap[SIFIVE_U_DEV_PWM0].base + (0x1000 * i)); |
| 909 | |
| 910 | /* Connect PWM interrupts to the PLIC */ |
| 911 | for (j = 0; j < SIFIVE_PWM_IRQS; j++) { |
| 912 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->pwm[i]), j, |
| 913 | qdev_get_gpio_in(DEVICE(s->plic), |
| 914 | SIFIVE_U_PWM0_IRQ0 + (i * 4) + j)); |
| 915 | } |
| 916 | } |
| 917 | |
Bin Meng | 7b6bb66 | 2019-09-06 09:20:17 -0700 | [diff] [blame] | 918 | create_unimplemented_device("riscv.sifive.u.gem-mgmt", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 919 | memmap[SIFIVE_U_DEV_GEM_MGMT].base, memmap[SIFIVE_U_DEV_GEM_MGMT].size); |
Bin Meng | 3eaea6e | 2020-06-15 17:50:41 -0700 | [diff] [blame] | 920 | |
| 921 | create_unimplemented_device("riscv.sifive.u.dmc", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 922 | memmap[SIFIVE_U_DEV_DMC].base, memmap[SIFIVE_U_DEV_DMC].size); |
Bin Meng | 6eaf9cf | 2020-07-19 23:49:08 -0700 | [diff] [blame] | 923 | |
| 924 | create_unimplemented_device("riscv.sifive.u.l2cc", |
Eduardo Habkost | 13b8c35 | 2020-09-11 13:34:47 -0400 | [diff] [blame] | 925 | memmap[SIFIVE_U_DEV_L2CC].base, memmap[SIFIVE_U_DEV_L2CC].size); |
Bin Meng | 145b299 | 2021-01-26 14:00:02 +0800 | [diff] [blame] | 926 | |
| 927 | sysbus_realize(SYS_BUS_DEVICE(&s->spi0), errp); |
| 928 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0, |
| 929 | memmap[SIFIVE_U_DEV_QSPI0].base); |
| 930 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0, |
| 931 | qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI0_IRQ)); |
Bin Meng | 722f135 | 2021-01-26 14:00:03 +0800 | [diff] [blame] | 932 | sysbus_realize(SYS_BUS_DEVICE(&s->spi2), errp); |
| 933 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi2), 0, |
| 934 | memmap[SIFIVE_U_DEV_QSPI2].base); |
| 935 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi2), 0, |
| 936 | qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI2_IRQ)); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 937 | } |
| 938 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 939 | static Property sifive_u_soc_props[] = { |
Alistair Francis | fda5b00 | 2020-03-02 15:08:51 -0800 | [diff] [blame] | 940 | DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL), |
Alistair Francis | 099be03 | 2020-10-13 17:17:25 -0700 | [diff] [blame] | 941 | DEFINE_PROP_STRING("cpu-type", SiFiveUSoCState, cpu_type), |
Alistair Francis | fda5b00 | 2020-03-02 15:08:51 -0800 | [diff] [blame] | 942 | DEFINE_PROP_END_OF_LIST() |
| 943 | }; |
| 944 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 945 | static void sifive_u_soc_class_init(ObjectClass *oc, void *data) |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 946 | { |
| 947 | DeviceClass *dc = DEVICE_CLASS(oc); |
| 948 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 949 | device_class_set_props(dc, sifive_u_soc_props); |
| 950 | dc->realize = sifive_u_soc_realize; |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 951 | /* Reason: Uses serial_hds in realize function, thus can't be used twice */ |
| 952 | dc->user_creatable = false; |
| 953 | } |
| 954 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 955 | static const TypeInfo sifive_u_soc_type_info = { |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 956 | .name = TYPE_RISCV_U_SOC, |
| 957 | .parent = TYPE_DEVICE, |
| 958 | .instance_size = sizeof(SiFiveUSoCState), |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 959 | .instance_init = sifive_u_soc_instance_init, |
| 960 | .class_init = sifive_u_soc_class_init, |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 961 | }; |
| 962 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 963 | static void sifive_u_soc_register_types(void) |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 964 | { |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 965 | type_register_static(&sifive_u_soc_type_info); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 966 | } |
| 967 | |
Bin Meng | 139177b | 2020-05-21 07:42:26 -0700 | [diff] [blame] | 968 | type_init(sifive_u_soc_register_types) |