blob: 1ac51e36321a7583fd1d492bb6a0ca43251aa010 [file] [log] [blame]
Michael Clarka7240d12018-03-03 01:31:14 +13001/*
2 * QEMU RISC-V Board Compatible with SiFive Freedom U SDK
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017 SiFive, Inc.
Bin Meng7b6bb662019-09-06 09:20:17 -07006 * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com>
Michael Clarka7240d12018-03-03 01:31:14 +13007 *
8 * Provides a board compatible with the SiFive Freedom U SDK:
9 *
10 * 0) UART
11 * 1) CLINT (Core Level Interruptor)
12 * 2) PLIC (Platform Level Interrupt Controller)
Bin Mengaf14c842019-09-06 09:20:10 -070013 * 3) PRCI (Power, Reset, Clock, Interrupt)
Bin Meng5461c4f2019-09-06 09:20:16 -070014 * 4) OTP (One-Time Programmable) memory with stored serial number
Bin Meng7b6bb662019-09-06 09:20:17 -070015 * 5) GEM (Gigabit Ethernet Controller) and management block
Michael Clarka7240d12018-03-03 01:31:14 +130016 *
Bin Mengf3d47d52019-09-06 09:20:05 -070017 * This board currently generates devicetree dynamically that indicates at least
Bin Mengecdfe392019-09-06 09:20:06 -070018 * two harts and up to five harts.
Michael Clarka7240d12018-03-03 01:31:14 +130019 *
20 * This program is free software; you can redistribute it and/or modify it
21 * under the terms and conditions of the GNU General Public License,
22 * version 2 or later, as published by the Free Software Foundation.
23 *
24 * This program is distributed in the hope it will be useful, but WITHOUT
25 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
26 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
27 * more details.
28 *
29 * You should have received a copy of the GNU General Public License along with
30 * this program. If not, see <http://www.gnu.org/licenses/>.
31 */
32
33#include "qemu/osdep.h"
34#include "qemu/log.h"
35#include "qemu/error-report.h"
36#include "qapi/error.h"
Michael Clarka7240d12018-03-03 01:31:14 +130037#include "hw/boards.h"
38#include "hw/loader.h"
39#include "hw/sysbus.h"
40#include "hw/char/serial.h"
Bin Mengecdfe392019-09-06 09:20:06 -070041#include "hw/cpu/cluster.h"
Bin Meng7b6bb662019-09-06 09:20:17 -070042#include "hw/misc/unimp.h"
Michael Clarka7240d12018-03-03 01:31:14 +130043#include "target/riscv/cpu.h"
44#include "hw/riscv/riscv_hart.h"
45#include "hw/riscv/sifive_plic.h"
46#include "hw/riscv/sifive_clint.h"
47#include "hw/riscv/sifive_uart.h"
Michael Clarka7240d12018-03-03 01:31:14 +130048#include "hw/riscv/sifive_u.h"
Alistair Francis0ac24d52019-06-24 15:11:49 -070049#include "hw/riscv/boot.h"
Michael Clarka7240d12018-03-03 01:31:14 +130050#include "chardev/char.h"
Bin Meng7b6bb662019-09-06 09:20:17 -070051#include "net/eth.h"
Michael Clarka7240d12018-03-03 01:31:14 +130052#include "sysemu/arch_init.h"
53#include "sysemu/device_tree.h"
Markus Armbruster46517dd2019-08-12 07:23:57 +020054#include "sysemu/sysemu.h"
Michael Clarka7240d12018-03-03 01:31:14 +130055#include "exec/address-spaces.h"
Michael Clarka7240d12018-03-03 01:31:14 +130056
Michael Clark5aec3242018-03-04 11:52:13 +130057#include <libfdt.h>
58
Alistair Francisfdd1bda2019-07-16 11:47:25 -070059#define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin"
60
Michael Clarka7240d12018-03-03 01:31:14 +130061static const struct MemmapEntry {
62 hwaddr base;
63 hwaddr size;
64} sifive_u_memmap[] = {
65 [SIFIVE_U_DEBUG] = { 0x0, 0x100 },
Michael Clark5aec3242018-03-04 11:52:13 +130066 [SIFIVE_U_MROM] = { 0x1000, 0x11000 },
Michael Clarka7240d12018-03-03 01:31:14 +130067 [SIFIVE_U_CLINT] = { 0x2000000, 0x10000 },
68 [SIFIVE_U_PLIC] = { 0xc000000, 0x4000000 },
Bin Mengaf14c842019-09-06 09:20:10 -070069 [SIFIVE_U_PRCI] = { 0x10000000, 0x1000 },
Bin Meng4b55bc22019-09-06 09:20:12 -070070 [SIFIVE_U_UART0] = { 0x10010000, 0x1000 },
71 [SIFIVE_U_UART1] = { 0x10011000, 0x1000 },
Bin Meng5461c4f2019-09-06 09:20:16 -070072 [SIFIVE_U_OTP] = { 0x10070000, 0x1000 },
Michael Clarka7240d12018-03-03 01:31:14 +130073 [SIFIVE_U_DRAM] = { 0x80000000, 0x0 },
Bin Meng7b6bb662019-09-06 09:20:17 -070074 [SIFIVE_U_GEM] = { 0x10090000, 0x2000 },
75 [SIFIVE_U_GEM_MGMT] = { 0x100a0000, 0x1000 },
Michael Clarka7240d12018-03-03 01:31:14 +130076};
77
Bin Meng5461c4f2019-09-06 09:20:16 -070078#define OTP_SERIAL 1
Alistair Francis5a7f76a2018-04-26 13:59:08 -070079#define GEM_REVISION 0x10070109
80
Bin Meng9f796382019-09-06 09:19:53 -070081static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap,
Michael Clarka7240d12018-03-03 01:31:14 +130082 uint64_t mem_size, const char *cmdline)
83{
Bin Mengecdfe392019-09-06 09:20:06 -070084 MachineState *ms = MACHINE(qdev_get_machine());
Michael Clarka7240d12018-03-03 01:31:14 +130085 void *fdt;
86 int cpu;
87 uint32_t *cells;
88 char *nodename;
Bin Meng806c64b2019-09-06 09:20:11 -070089 char ethclk_names[] = "pclk\0hclk";
Bin Meng81e94372019-09-06 09:20:18 -070090 uint32_t plic_phandle, prci_phandle, phandle = 1;
Bin Meng7b6bb662019-09-06 09:20:17 -070091 uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle;
Michael Clarka7240d12018-03-03 01:31:14 +130092
93 fdt = s->fdt = create_device_tree(&s->fdt_size);
94 if (!fdt) {
95 error_report("create_device_tree() failed");
96 exit(1);
97 }
98
Bin Mengd372e742019-09-06 09:20:19 -070099 qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00");
100 qemu_fdt_setprop_string(fdt, "/", "compatible",
101 "sifive,hifive-unleashed-a00");
Michael Clarka7240d12018-03-03 01:31:14 +1300102 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
103 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
104
105 qemu_fdt_add_subnode(fdt, "/soc");
106 qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
Alistair Francis2a1a6f62018-05-11 10:22:48 -0700107 qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
Michael Clarka7240d12018-03-03 01:31:14 +1300108 qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
109 qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
110
Bin Menge1724d02019-09-06 09:20:09 -0700111 hfclk_phandle = phandle++;
112 nodename = g_strdup_printf("/hfclk");
113 qemu_fdt_add_subnode(fdt, nodename);
114 qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle);
115 qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk");
116 qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
117 SIFIVE_U_HFCLK_FREQ);
118 qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
119 qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
120 g_free(nodename);
121
122 rtcclk_phandle = phandle++;
123 nodename = g_strdup_printf("/rtcclk");
124 qemu_fdt_add_subnode(fdt, nodename);
125 qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle);
126 qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk");
127 qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
128 SIFIVE_U_RTCCLK_FREQ);
129 qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
130 qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
131 g_free(nodename);
132
Michael Clarka7240d12018-03-03 01:31:14 +1300133 nodename = g_strdup_printf("/memory@%lx",
134 (long)memmap[SIFIVE_U_DRAM].base);
135 qemu_fdt_add_subnode(fdt, nodename);
136 qemu_fdt_setprop_cells(fdt, nodename, "reg",
137 memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base,
138 mem_size >> 32, mem_size);
139 qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
140 g_free(nodename);
141
142 qemu_fdt_add_subnode(fdt, "/cpus");
Michael Clark2a8756e2018-03-03 14:30:07 +1300143 qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
144 SIFIVE_CLINT_TIMEBASE_FREQ);
Michael Clarka7240d12018-03-03 01:31:14 +1300145 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
146 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
147
Bin Mengecdfe392019-09-06 09:20:06 -0700148 for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) {
Bin Meng382cb432019-05-17 08:51:24 -0700149 int cpu_phandle = phandle++;
Michael Clarka7240d12018-03-03 01:31:14 +1300150 nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
151 char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
Bin Mengecdfe392019-09-06 09:20:06 -0700152 char *isa;
Michael Clarka7240d12018-03-03 01:31:14 +1300153 qemu_fdt_add_subnode(fdt, nodename);
Bin Mengecdfe392019-09-06 09:20:06 -0700154 /* cpu 0 is the management hart that does not have mmu */
155 if (cpu != 0) {
156 qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
157 isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]);
158 } else {
159 isa = riscv_isa_string(&s->soc.e_cpus.harts[0]);
160 }
Michael Clarka7240d12018-03-03 01:31:14 +1300161 qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
162 qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
163 qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
164 qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
165 qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
166 qemu_fdt_add_subnode(fdt, intc);
Bin Meng382cb432019-05-17 08:51:24 -0700167 qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle);
Michael Clarka7240d12018-03-03 01:31:14 +1300168 qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
169 qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
170 qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
171 g_free(isa);
172 g_free(intc);
173 g_free(nodename);
174 }
175
Bin Mengecdfe392019-09-06 09:20:06 -0700176 cells = g_new0(uint32_t, ms->smp.cpus * 4);
177 for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
Michael Clarka7240d12018-03-03 01:31:14 +1300178 nodename =
179 g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
180 uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
181 cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
182 cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
183 cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
184 cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
185 g_free(nodename);
186 }
187 nodename = g_strdup_printf("/soc/clint@%lx",
188 (long)memmap[SIFIVE_U_CLINT].base);
189 qemu_fdt_add_subnode(fdt, nodename);
190 qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0");
191 qemu_fdt_setprop_cells(fdt, nodename, "reg",
192 0x0, memmap[SIFIVE_U_CLINT].base,
193 0x0, memmap[SIFIVE_U_CLINT].size);
194 qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
Bin Mengecdfe392019-09-06 09:20:06 -0700195 cells, ms->smp.cpus * sizeof(uint32_t) * 4);
Michael Clarka7240d12018-03-03 01:31:14 +1300196 g_free(cells);
197 g_free(nodename);
198
Bin Mengaf14c842019-09-06 09:20:10 -0700199 prci_phandle = phandle++;
200 nodename = g_strdup_printf("/soc/clock-controller@%lx",
201 (long)memmap[SIFIVE_U_PRCI].base);
202 qemu_fdt_add_subnode(fdt, nodename);
203 qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle);
204 qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1);
205 qemu_fdt_setprop_cells(fdt, nodename, "clocks",
206 hfclk_phandle, rtcclk_phandle);
207 qemu_fdt_setprop_cells(fdt, nodename, "reg",
208 0x0, memmap[SIFIVE_U_PRCI].base,
209 0x0, memmap[SIFIVE_U_PRCI].size);
210 qemu_fdt_setprop_string(fdt, nodename, "compatible",
211 "sifive,fu540-c000-prci");
212 g_free(nodename);
213
Bin Meng382cb432019-05-17 08:51:24 -0700214 plic_phandle = phandle++;
Bin Mengecdfe392019-09-06 09:20:06 -0700215 cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2);
216 for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
Michael Clarka7240d12018-03-03 01:31:14 +1300217 nodename =
218 g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
219 uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
Bin Mengecdfe392019-09-06 09:20:06 -0700220 /* cpu 0 is the management hart that does not have S-mode */
221 if (cpu == 0) {
222 cells[0] = cpu_to_be32(intc_phandle);
223 cells[1] = cpu_to_be32(IRQ_M_EXT);
224 } else {
225 cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle);
226 cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT);
227 cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
228 cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT);
229 }
Michael Clarka7240d12018-03-03 01:31:14 +1300230 g_free(nodename);
231 }
232 nodename = g_strdup_printf("/soc/interrupt-controller@%lx",
233 (long)memmap[SIFIVE_U_PLIC].base);
234 qemu_fdt_add_subnode(fdt, nodename);
235 qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1);
236 qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0");
237 qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
238 qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
Bin Mengecdfe392019-09-06 09:20:06 -0700239 cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t));
Michael Clarka7240d12018-03-03 01:31:14 +1300240 qemu_fdt_setprop_cells(fdt, nodename, "reg",
241 0x0, memmap[SIFIVE_U_PLIC].base,
242 0x0, memmap[SIFIVE_U_PLIC].size);
Alistair Francis98ceee72018-05-11 10:24:00 -0700243 qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35);
Bin Meng04e7edd2019-09-06 09:19:51 -0700244 qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle);
Michael Clarka7240d12018-03-03 01:31:14 +1300245 plic_phandle = qemu_fdt_get_phandle(fdt, nodename);
246 g_free(cells);
247 g_free(nodename);
248
Bin Meng7b6bb662019-09-06 09:20:17 -0700249 phy_phandle = phandle++;
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700250 nodename = g_strdup_printf("/soc/ethernet@%lx",
251 (long)memmap[SIFIVE_U_GEM].base);
252 qemu_fdt_add_subnode(fdt, nodename);
Bin Meng7b6bb662019-09-06 09:20:17 -0700253 qemu_fdt_setprop_string(fdt, nodename, "compatible",
254 "sifive,fu540-c000-gem");
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700255 qemu_fdt_setprop_cells(fdt, nodename, "reg",
256 0x0, memmap[SIFIVE_U_GEM].base,
Bin Meng7b6bb662019-09-06 09:20:17 -0700257 0x0, memmap[SIFIVE_U_GEM].size,
258 0x0, memmap[SIFIVE_U_GEM_MGMT].base,
259 0x0, memmap[SIFIVE_U_GEM_MGMT].size);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700260 qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control");
261 qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii");
Bin Meng7b6bb662019-09-06 09:20:17 -0700262 qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle);
Bin Meng04e7edd2019-09-06 09:19:51 -0700263 qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
264 qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ);
Anup Patelfe935822018-12-13 18:34:52 +0000265 qemu_fdt_setprop_cells(fdt, nodename, "clocks",
Bin Meng806c64b2019-09-06 09:20:11 -0700266 prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL);
Guenter Roeck04ece4f2019-07-19 06:40:45 -0700267 qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names,
Anup Patelfe935822018-12-13 18:34:52 +0000268 sizeof(ethclk_names));
Bin Meng7b6bb662019-09-06 09:20:17 -0700269 qemu_fdt_setprop(fdt, nodename, "local-mac-address",
270 s->soc.gem.conf.macaddr.a, ETH_ALEN);
Bin Meng04e7edd2019-09-06 09:19:51 -0700271 qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
272 qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
Bin Mengc3a28b52019-09-20 22:41:31 -0700273
274 qemu_fdt_add_subnode(fdt, "/aliases");
275 qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename);
276
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700277 g_free(nodename);
278
279 nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0",
280 (long)memmap[SIFIVE_U_GEM].base);
281 qemu_fdt_add_subnode(fdt, nodename);
Bin Meng7b6bb662019-09-06 09:20:17 -0700282 qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle);
Bin Meng04e7edd2019-09-06 09:19:51 -0700283 qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700284 g_free(nodename);
285
Bin Meng5f7134d2019-09-06 09:20:13 -0700286 nodename = g_strdup_printf("/soc/serial@%lx",
Michael Clarka7240d12018-03-03 01:31:14 +1300287 (long)memmap[SIFIVE_U_UART0].base);
288 qemu_fdt_add_subnode(fdt, nodename);
289 qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0");
290 qemu_fdt_setprop_cells(fdt, nodename, "reg",
291 0x0, memmap[SIFIVE_U_UART0].base,
292 0x0, memmap[SIFIVE_U_UART0].size);
Bin Meng806c64b2019-09-06 09:20:11 -0700293 qemu_fdt_setprop_cells(fdt, nodename, "clocks",
294 prci_phandle, PRCI_CLK_TLCLK);
Bin Meng04e7edd2019-09-06 09:19:51 -0700295 qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
296 qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ);
Michael Clarka7240d12018-03-03 01:31:14 +1300297
298 qemu_fdt_add_subnode(fdt, "/chosen");
299 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
Michael Clark7c28f4d2018-05-22 13:33:28 +1200300 if (cmdline) {
301 qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
302 }
Guenter Roeck44e6dcd2019-07-19 06:40:44 -0700303
Guenter Roeck44e6dcd2019-07-19 06:40:44 -0700304 qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename);
305
Michael Clarka7240d12018-03-03 01:31:14 +1300306 g_free(nodename);
307}
308
309static void riscv_sifive_u_init(MachineState *machine)
310{
311 const struct MemmapEntry *memmap = sifive_u_memmap;
312
313 SiFiveUState *s = g_new0(SiFiveUState, 1);
Michael Clark5aec3242018-03-04 11:52:13 +1300314 MemoryRegion *system_memory = get_system_memory();
Michael Clarka7240d12018-03-03 01:31:14 +1300315 MemoryRegion *main_mem = g_new(MemoryRegion, 1);
Michael Clark5aec3242018-03-04 11:52:13 +1300316 int i;
Michael Clarka7240d12018-03-03 01:31:14 +1300317
Alistair Francis23080922018-04-26 11:15:24 -0700318 /* Initialize SoC */
Alistair Francis4eea9d72018-07-16 15:30:32 -0700319 object_initialize_child(OBJECT(machine), "soc", &s->soc,
320 sizeof(s->soc), TYPE_RISCV_U_SOC,
321 &error_abort, NULL);
Michael Clarka7240d12018-03-03 01:31:14 +1300322 object_property_set_bool(OBJECT(&s->soc), true, "realized",
323 &error_abort);
324
325 /* register RAM */
326 memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram",
327 machine->ram_size, &error_fatal);
Michael Clark5aec3242018-03-04 11:52:13 +1300328 memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base,
Alistair Francis23080922018-04-26 11:15:24 -0700329 main_mem);
Michael Clarka7240d12018-03-03 01:31:14 +1300330
331 /* create device tree */
Bin Meng9f796382019-09-06 09:19:53 -0700332 create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
Michael Clarka7240d12018-03-03 01:31:14 +1300333
Alistair Francisfdd1bda2019-07-16 11:47:25 -0700334 riscv_find_and_load_firmware(machine, BIOS_FILENAME,
335 memmap[SIFIVE_U_DRAM].base);
Alistair Francisb3042222019-06-24 15:11:52 -0700336
Michael Clarka7240d12018-03-03 01:31:14 +1300337 if (machine->kernel_filename) {
Guenter Roeck0f8d4462019-07-19 06:40:43 -0700338 uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename);
339
340 if (machine->initrd_filename) {
341 hwaddr start;
342 hwaddr end = riscv_load_initrd(machine->initrd_filename,
343 machine->ram_size, kernel_entry,
344 &start);
Bin Meng9f796382019-09-06 09:19:53 -0700345 qemu_fdt_setprop_cell(s->fdt, "/chosen",
Guenter Roeck0f8d4462019-07-19 06:40:43 -0700346 "linux,initrd-start", start);
Bin Meng9f796382019-09-06 09:19:53 -0700347 qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
Guenter Roeck0f8d4462019-07-19 06:40:43 -0700348 end);
349 }
Michael Clarka7240d12018-03-03 01:31:14 +1300350 }
351
352 /* reset vector */
353 uint32_t reset_vec[8] = {
354 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */
355 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */
356 0xf1402573, /* csrr a0, mhartid */
357#if defined(TARGET_RISCV32)
358 0x0182a283, /* lw t0, 24(t0) */
359#elif defined(TARGET_RISCV64)
360 0x0182b283, /* ld t0, 24(t0) */
361#endif
362 0x00028067, /* jr t0 */
363 0x00000000,
364 memmap[SIFIVE_U_DRAM].base, /* start: .dword DRAM_BASE */
365 0x00000000,
366 /* dtb: */
367 };
368
Michael Clark5aec3242018-03-04 11:52:13 +1300369 /* copy in the reset vector in little_endian byte order */
370 for (i = 0; i < sizeof(reset_vec) >> 2; i++) {
371 reset_vec[i] = cpu_to_le32(reset_vec[i]);
372 }
373 rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec),
374 memmap[SIFIVE_U_MROM].base, &address_space_memory);
Michael Clarka7240d12018-03-03 01:31:14 +1300375
376 /* copy in the device tree */
Michael Clark5aec3242018-03-04 11:52:13 +1300377 if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) >
378 memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) {
379 error_report("not enough space to store device-tree");
380 exit(1);
381 }
382 qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt));
383 rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt),
384 memmap[SIFIVE_U_MROM].base + sizeof(reset_vec),
385 &address_space_memory);
Alistair Francis23080922018-04-26 11:15:24 -0700386}
387
388static void riscv_sifive_u_soc_init(Object *obj)
389{
Like Xuc4473122019-05-19 04:54:23 +0800390 MachineState *ms = MACHINE(qdev_get_machine());
Alistair Francis23080922018-04-26 11:15:24 -0700391 SiFiveUSoCState *s = RISCV_U_SOC(obj);
392
Bin Mengecdfe392019-09-06 09:20:06 -0700393 object_initialize_child(obj, "e-cluster", &s->e_cluster,
394 sizeof(s->e_cluster), TYPE_CPU_CLUSTER,
395 &error_abort, NULL);
396 qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0);
397
398 object_initialize_child(OBJECT(&s->e_cluster), "e-cpus",
399 &s->e_cpus, sizeof(s->e_cpus),
400 TYPE_RISCV_HART_ARRAY, &error_abort,
401 NULL);
402 qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1);
403 qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0);
404 qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU);
405
406 object_initialize_child(obj, "u-cluster", &s->u_cluster,
407 sizeof(s->u_cluster), TYPE_CPU_CLUSTER,
408 &error_abort, NULL);
409 qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1);
410
411 object_initialize_child(OBJECT(&s->u_cluster), "u-cpus",
412 &s->u_cpus, sizeof(s->u_cpus),
413 TYPE_RISCV_HART_ARRAY, &error_abort,
414 NULL);
415 qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1);
416 qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1);
417 qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", SIFIVE_U_CPU);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700418
Bin Mengaf14c842019-09-06 09:20:10 -0700419 sysbus_init_child_obj(obj, "prci", &s->prci, sizeof(s->prci),
420 TYPE_SIFIVE_U_PRCI);
Bin Meng5461c4f2019-09-06 09:20:16 -0700421 sysbus_init_child_obj(obj, "otp", &s->otp, sizeof(s->otp),
422 TYPE_SIFIVE_U_OTP);
423 qdev_prop_set_uint32(DEVICE(&s->otp), "serial", OTP_SERIAL);
Alistair Francis4eea9d72018-07-16 15:30:32 -0700424 sysbus_init_child_obj(obj, "gem", &s->gem, sizeof(s->gem),
425 TYPE_CADENCE_GEM);
Alistair Francis23080922018-04-26 11:15:24 -0700426}
427
428static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp)
429{
Like Xuc4473122019-05-19 04:54:23 +0800430 MachineState *ms = MACHINE(qdev_get_machine());
Alistair Francis23080922018-04-26 11:15:24 -0700431 SiFiveUSoCState *s = RISCV_U_SOC(dev);
432 const struct MemmapEntry *memmap = sifive_u_memmap;
433 MemoryRegion *system_memory = get_system_memory();
434 MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700435 qemu_irq plic_gpios[SIFIVE_U_PLIC_NUM_SOURCES];
Bin Meng05446f42019-05-17 08:51:25 -0700436 char *plic_hart_config;
437 size_t plic_hart_config_len;
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700438 int i;
439 Error *err = NULL;
440 NICInfo *nd = &nd_table[0];
Alistair Francis23080922018-04-26 11:15:24 -0700441
Bin Mengecdfe392019-09-06 09:20:06 -0700442 object_property_set_bool(OBJECT(&s->e_cpus), true, "realized",
443 &error_abort);
444 object_property_set_bool(OBJECT(&s->u_cpus), true, "realized",
445 &error_abort);
446 /*
447 * The cluster must be realized after the RISC-V hart array container,
448 * as the container's CPU object is only created on realize, and the
449 * CPU must exist and have been parented into the cluster before the
450 * cluster is realized.
451 */
452 object_property_set_bool(OBJECT(&s->e_cluster), true, "realized",
453 &error_abort);
454 object_property_set_bool(OBJECT(&s->u_cluster), true, "realized",
Alistair Francis23080922018-04-26 11:15:24 -0700455 &error_abort);
456
457 /* boot rom */
458 memory_region_init_rom(mask_rom, NULL, "riscv.sifive.u.mrom",
459 memmap[SIFIVE_U_MROM].size, &error_fatal);
460 memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base,
461 mask_rom);
Michael Clarka7240d12018-03-03 01:31:14 +1300462
Bin Meng05446f42019-05-17 08:51:25 -0700463 /* create PLIC hart topology configuration string */
Like Xuc4473122019-05-19 04:54:23 +0800464 plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) *
465 ms->smp.cpus;
Bin Meng05446f42019-05-17 08:51:25 -0700466 plic_hart_config = g_malloc0(plic_hart_config_len);
Like Xuc4473122019-05-19 04:54:23 +0800467 for (i = 0; i < ms->smp.cpus; i++) {
Bin Meng05446f42019-05-17 08:51:25 -0700468 if (i != 0) {
Bin Mengef965ce2019-09-06 09:20:07 -0700469 strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG,
470 plic_hart_config_len);
471 } else {
472 strncat(plic_hart_config, "M", plic_hart_config_len);
Bin Meng05446f42019-05-17 08:51:25 -0700473 }
Bin Meng05446f42019-05-17 08:51:25 -0700474 plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1);
475 }
476
Michael Clarka7240d12018-03-03 01:31:14 +1300477 /* MMIO */
478 s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base,
Bin Meng05446f42019-05-17 08:51:25 -0700479 plic_hart_config,
Michael Clarka7240d12018-03-03 01:31:14 +1300480 SIFIVE_U_PLIC_NUM_SOURCES,
481 SIFIVE_U_PLIC_NUM_PRIORITIES,
482 SIFIVE_U_PLIC_PRIORITY_BASE,
483 SIFIVE_U_PLIC_PENDING_BASE,
484 SIFIVE_U_PLIC_ENABLE_BASE,
485 SIFIVE_U_PLIC_ENABLE_STRIDE,
486 SIFIVE_U_PLIC_CONTEXT_BASE,
487 SIFIVE_U_PLIC_CONTEXT_STRIDE,
488 memmap[SIFIVE_U_PLIC].size);
Michael Clark5aec3242018-03-04 11:52:13 +1300489 sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base,
Alistair Francis647a70a2018-04-26 13:54:12 -0700490 serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ));
Michael Clark194eef02018-12-14 00:19:03 +0000491 sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base,
492 serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ));
Michael Clarka7240d12018-03-03 01:31:14 +1300493 sifive_clint_create(memmap[SIFIVE_U_CLINT].base,
Like Xuc4473122019-05-19 04:54:23 +0800494 memmap[SIFIVE_U_CLINT].size, ms->smp.cpus,
Michael Clarka7240d12018-03-03 01:31:14 +1300495 SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700496
Bin Mengaf14c842019-09-06 09:20:10 -0700497 object_property_set_bool(OBJECT(&s->prci), true, "realized", &err);
498 sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_PRCI].base);
499
Bin Meng5461c4f2019-09-06 09:20:16 -0700500 object_property_set_bool(OBJECT(&s->otp), true, "realized", &err);
501 sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_OTP].base);
502
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700503 for (i = 0; i < SIFIVE_U_PLIC_NUM_SOURCES; i++) {
504 plic_gpios[i] = qdev_get_gpio_in(DEVICE(s->plic), i);
505 }
506
507 if (nd->used) {
508 qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
509 qdev_set_nic_properties(DEVICE(&s->gem), nd);
510 }
511 object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision",
512 &error_abort);
513 object_property_set_bool(OBJECT(&s->gem), true, "realized", &err);
514 if (err) {
515 error_propagate(errp, err);
516 return;
517 }
518 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base);
519 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0,
520 plic_gpios[SIFIVE_U_GEM_IRQ]);
Bin Meng7b6bb662019-09-06 09:20:17 -0700521
522 create_unimplemented_device("riscv.sifive.u.gem-mgmt",
523 memmap[SIFIVE_U_GEM_MGMT].base, memmap[SIFIVE_U_GEM_MGMT].size);
Michael Clarka7240d12018-03-03 01:31:14 +1300524}
525
Michael Clarka7240d12018-03-03 01:31:14 +1300526static void riscv_sifive_u_machine_init(MachineClass *mc)
527{
528 mc->desc = "RISC-V Board compatible with SiFive U SDK";
529 mc->init = riscv_sifive_u_init;
Bin Mengecdfe392019-09-06 09:20:06 -0700530 mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT;
Bin Mengf3d47d52019-09-06 09:20:05 -0700531 mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1;
532 mc->default_cpus = mc->min_cpus;
Michael Clarka7240d12018-03-03 01:31:14 +1300533}
534
535DEFINE_MACHINE("sifive_u", riscv_sifive_u_machine_init)
Alistair Francis23080922018-04-26 11:15:24 -0700536
537static void riscv_sifive_u_soc_class_init(ObjectClass *oc, void *data)
538{
539 DeviceClass *dc = DEVICE_CLASS(oc);
540
541 dc->realize = riscv_sifive_u_soc_realize;
542 /* Reason: Uses serial_hds in realize function, thus can't be used twice */
543 dc->user_creatable = false;
544}
545
546static const TypeInfo riscv_sifive_u_soc_type_info = {
547 .name = TYPE_RISCV_U_SOC,
548 .parent = TYPE_DEVICE,
549 .instance_size = sizeof(SiFiveUSoCState),
550 .instance_init = riscv_sifive_u_soc_init,
551 .class_init = riscv_sifive_u_soc_class_init,
552};
553
554static void riscv_sifive_u_soc_register_types(void)
555{
556 type_register_static(&riscv_sifive_u_soc_type_info);
557}
558
559type_init(riscv_sifive_u_soc_register_types)