Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 1 | /* |
| 2 | * QEMU RISC-V Board Compatible with SiFive Freedom U SDK |
| 3 | * |
| 4 | * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu |
| 5 | * Copyright (c) 2017 SiFive, Inc. |
| 6 | * |
| 7 | * Provides a board compatible with the SiFive Freedom U SDK: |
| 8 | * |
| 9 | * 0) UART |
| 10 | * 1) CLINT (Core Level Interruptor) |
| 11 | * 2) PLIC (Platform Level Interrupt Controller) |
| 12 | * |
| 13 | * This board currently uses a hardcoded devicetree that indicates one hart. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or modify it |
| 16 | * under the terms and conditions of the GNU General Public License, |
| 17 | * version 2 or later, as published by the Free Software Foundation. |
| 18 | * |
| 19 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 20 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 21 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 22 | * more details. |
| 23 | * |
| 24 | * You should have received a copy of the GNU General Public License along with |
| 25 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 26 | */ |
| 27 | |
| 28 | #include "qemu/osdep.h" |
| 29 | #include "qemu/log.h" |
| 30 | #include "qemu/error-report.h" |
| 31 | #include "qapi/error.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 32 | #include "hw/boards.h" |
| 33 | #include "hw/loader.h" |
| 34 | #include "hw/sysbus.h" |
| 35 | #include "hw/char/serial.h" |
| 36 | #include "target/riscv/cpu.h" |
| 37 | #include "hw/riscv/riscv_hart.h" |
| 38 | #include "hw/riscv/sifive_plic.h" |
| 39 | #include "hw/riscv/sifive_clint.h" |
| 40 | #include "hw/riscv/sifive_uart.h" |
| 41 | #include "hw/riscv/sifive_prci.h" |
| 42 | #include "hw/riscv/sifive_u.h" |
Alistair Francis | 0ac24d5 | 2019-06-24 15:11:49 -0700 | [diff] [blame] | 43 | #include "hw/riscv/boot.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 44 | #include "chardev/char.h" |
| 45 | #include "sysemu/arch_init.h" |
| 46 | #include "sysemu/device_tree.h" |
Markus Armbruster | 46517dd | 2019-08-12 07:23:57 +0200 | [diff] [blame] | 47 | #include "sysemu/sysemu.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 48 | #include "exec/address-spaces.h" |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 49 | |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 50 | #include <libfdt.h> |
| 51 | |
Alistair Francis | fdd1bda | 2019-07-16 11:47:25 -0700 | [diff] [blame] | 52 | #define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin" |
| 53 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 54 | static const struct MemmapEntry { |
| 55 | hwaddr base; |
| 56 | hwaddr size; |
| 57 | } sifive_u_memmap[] = { |
| 58 | [SIFIVE_U_DEBUG] = { 0x0, 0x100 }, |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 59 | [SIFIVE_U_MROM] = { 0x1000, 0x11000 }, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 60 | [SIFIVE_U_CLINT] = { 0x2000000, 0x10000 }, |
| 61 | [SIFIVE_U_PLIC] = { 0xc000000, 0x4000000 }, |
| 62 | [SIFIVE_U_UART0] = { 0x10013000, 0x1000 }, |
| 63 | [SIFIVE_U_UART1] = { 0x10023000, 0x1000 }, |
| 64 | [SIFIVE_U_DRAM] = { 0x80000000, 0x0 }, |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 65 | [SIFIVE_U_GEM] = { 0x100900FC, 0x2000 }, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 66 | }; |
| 67 | |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 68 | #define GEM_REVISION 0x10070109 |
| 69 | |
Bin Meng | 9f79638 | 2019-09-06 09:19:53 -0700 | [diff] [blame^] | 70 | static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 71 | uint64_t mem_size, const char *cmdline) |
| 72 | { |
| 73 | void *fdt; |
| 74 | int cpu; |
| 75 | uint32_t *cells; |
| 76 | char *nodename; |
Anup Patel | fe93582 | 2018-12-13 18:34:52 +0000 | [diff] [blame] | 77 | char ethclk_names[] = "pclk\0hclk\0tx_clk"; |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 78 | uint32_t plic_phandle, ethclk_phandle, phandle = 1; |
Guenter Roeck | 44e6dcd | 2019-07-19 06:40:44 -0700 | [diff] [blame] | 79 | uint32_t uartclk_phandle; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 80 | |
| 81 | fdt = s->fdt = create_device_tree(&s->fdt_size); |
| 82 | if (!fdt) { |
| 83 | error_report("create_device_tree() failed"); |
| 84 | exit(1); |
| 85 | } |
| 86 | |
| 87 | qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu"); |
| 88 | qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev"); |
| 89 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); |
| 90 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); |
| 91 | |
| 92 | qemu_fdt_add_subnode(fdt, "/soc"); |
| 93 | qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); |
Alistair Francis | 2a1a6f6 | 2018-05-11 10:22:48 -0700 | [diff] [blame] | 94 | qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 95 | qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); |
| 96 | qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); |
| 97 | |
| 98 | nodename = g_strdup_printf("/memory@%lx", |
| 99 | (long)memmap[SIFIVE_U_DRAM].base); |
| 100 | qemu_fdt_add_subnode(fdt, nodename); |
| 101 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 102 | memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base, |
| 103 | mem_size >> 32, mem_size); |
| 104 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); |
| 105 | g_free(nodename); |
| 106 | |
| 107 | qemu_fdt_add_subnode(fdt, "/cpus"); |
Michael Clark | 2a8756e | 2018-03-03 14:30:07 +1300 | [diff] [blame] | 108 | qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", |
| 109 | SIFIVE_CLINT_TIMEBASE_FREQ); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 110 | qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); |
| 111 | qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); |
| 112 | |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 113 | for (cpu = s->soc.cpus.num_harts - 1; cpu >= 0; cpu--) { |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 114 | int cpu_phandle = phandle++; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 115 | nodename = g_strdup_printf("/cpus/cpu@%d", cpu); |
| 116 | char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 117 | char *isa = riscv_isa_string(&s->soc.cpus.harts[cpu]); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 118 | qemu_fdt_add_subnode(fdt, nodename); |
Michael Clark | 2a8756e | 2018-03-03 14:30:07 +1300 | [diff] [blame] | 119 | qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", |
| 120 | SIFIVE_U_CLOCK_FREQ); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 121 | qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); |
| 122 | qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); |
| 123 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); |
| 124 | qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); |
| 125 | qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); |
| 126 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); |
| 127 | qemu_fdt_add_subnode(fdt, intc); |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 128 | qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 129 | qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); |
| 130 | qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); |
| 131 | qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); |
| 132 | g_free(isa); |
| 133 | g_free(intc); |
| 134 | g_free(nodename); |
| 135 | } |
| 136 | |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 137 | cells = g_new0(uint32_t, s->soc.cpus.num_harts * 4); |
| 138 | for (cpu = 0; cpu < s->soc.cpus.num_harts; cpu++) { |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 139 | nodename = |
| 140 | g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); |
| 141 | uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); |
| 142 | cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); |
| 143 | cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); |
| 144 | cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); |
| 145 | cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); |
| 146 | g_free(nodename); |
| 147 | } |
| 148 | nodename = g_strdup_printf("/soc/clint@%lx", |
| 149 | (long)memmap[SIFIVE_U_CLINT].base); |
| 150 | qemu_fdt_add_subnode(fdt, nodename); |
| 151 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); |
| 152 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 153 | 0x0, memmap[SIFIVE_U_CLINT].base, |
| 154 | 0x0, memmap[SIFIVE_U_CLINT].size); |
| 155 | qemu_fdt_setprop(fdt, nodename, "interrupts-extended", |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 156 | cells, s->soc.cpus.num_harts * sizeof(uint32_t) * 4); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 157 | g_free(cells); |
| 158 | g_free(nodename); |
| 159 | |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 160 | plic_phandle = phandle++; |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 161 | cells = g_new0(uint32_t, s->soc.cpus.num_harts * 4); |
| 162 | for (cpu = 0; cpu < s->soc.cpus.num_harts; cpu++) { |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 163 | nodename = |
| 164 | g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); |
| 165 | uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); |
| 166 | cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); |
| 167 | cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); |
| 168 | cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); |
| 169 | cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); |
| 170 | g_free(nodename); |
| 171 | } |
| 172 | nodename = g_strdup_printf("/soc/interrupt-controller@%lx", |
| 173 | (long)memmap[SIFIVE_U_PLIC].base); |
| 174 | qemu_fdt_add_subnode(fdt, nodename); |
| 175 | qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); |
| 176 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); |
| 177 | qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); |
| 178 | qemu_fdt_setprop(fdt, nodename, "interrupts-extended", |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 179 | cells, s->soc.cpus.num_harts * sizeof(uint32_t) * 4); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 180 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 181 | 0x0, memmap[SIFIVE_U_PLIC].base, |
| 182 | 0x0, memmap[SIFIVE_U_PLIC].size); |
Alistair Francis | 98ceee7 | 2018-05-11 10:24:00 -0700 | [diff] [blame] | 183 | qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 184 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 185 | plic_phandle = qemu_fdt_get_phandle(fdt, nodename); |
| 186 | g_free(cells); |
| 187 | g_free(nodename); |
| 188 | |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 189 | ethclk_phandle = phandle++; |
Anup Patel | fe93582 | 2018-12-13 18:34:52 +0000 | [diff] [blame] | 190 | nodename = g_strdup_printf("/soc/ethclk"); |
| 191 | qemu_fdt_add_subnode(fdt, nodename); |
| 192 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); |
| 193 | qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); |
| 194 | qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", |
| 195 | SIFIVE_U_GEM_CLOCK_FREQ); |
Bin Meng | 382cb43 | 2019-05-17 08:51:24 -0700 | [diff] [blame] | 196 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", ethclk_phandle); |
Anup Patel | fe93582 | 2018-12-13 18:34:52 +0000 | [diff] [blame] | 197 | ethclk_phandle = qemu_fdt_get_phandle(fdt, nodename); |
| 198 | g_free(nodename); |
| 199 | |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 200 | nodename = g_strdup_printf("/soc/ethernet@%lx", |
| 201 | (long)memmap[SIFIVE_U_GEM].base); |
| 202 | qemu_fdt_add_subnode(fdt, nodename); |
| 203 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "cdns,macb"); |
| 204 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 205 | 0x0, memmap[SIFIVE_U_GEM].base, |
| 206 | 0x0, memmap[SIFIVE_U_GEM].size); |
| 207 | qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); |
| 208 | qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 209 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 210 | qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); |
Anup Patel | fe93582 | 2018-12-13 18:34:52 +0000 | [diff] [blame] | 211 | qemu_fdt_setprop_cells(fdt, nodename, "clocks", |
| 212 | ethclk_phandle, ethclk_phandle, ethclk_phandle); |
Guenter Roeck | 04ece4f | 2019-07-19 06:40:45 -0700 | [diff] [blame] | 213 | qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names, |
Anup Patel | fe93582 | 2018-12-13 18:34:52 +0000 | [diff] [blame] | 214 | sizeof(ethclk_names)); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 215 | qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); |
| 216 | qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 217 | g_free(nodename); |
| 218 | |
| 219 | nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", |
| 220 | (long)memmap[SIFIVE_U_GEM].base); |
| 221 | qemu_fdt_add_subnode(fdt, nodename); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 222 | qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 223 | g_free(nodename); |
| 224 | |
Guenter Roeck | 44e6dcd | 2019-07-19 06:40:44 -0700 | [diff] [blame] | 225 | uartclk_phandle = phandle++; |
| 226 | nodename = g_strdup_printf("/soc/uartclk"); |
| 227 | qemu_fdt_add_subnode(fdt, nodename); |
| 228 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); |
| 229 | qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); |
| 230 | qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400); |
| 231 | qemu_fdt_setprop_cell(fdt, nodename, "phandle", uartclk_phandle); |
Guenter Roeck | 44e6dcd | 2019-07-19 06:40:44 -0700 | [diff] [blame] | 232 | uartclk_phandle = qemu_fdt_get_phandle(fdt, nodename); |
| 233 | g_free(nodename); |
| 234 | |
Alistair Francis | bde3ab9 | 2018-05-11 10:26:23 -0700 | [diff] [blame] | 235 | nodename = g_strdup_printf("/soc/uart@%lx", |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 236 | (long)memmap[SIFIVE_U_UART0].base); |
| 237 | qemu_fdt_add_subnode(fdt, nodename); |
| 238 | qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); |
| 239 | qemu_fdt_setprop_cells(fdt, nodename, "reg", |
| 240 | 0x0, memmap[SIFIVE_U_UART0].base, |
| 241 | 0x0, memmap[SIFIVE_U_UART0].size); |
Bin Meng | 04e7edd | 2019-09-06 09:19:51 -0700 | [diff] [blame] | 242 | qemu_fdt_setprop_cell(fdt, nodename, "clocks", uartclk_phandle); |
| 243 | qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); |
| 244 | qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 245 | |
| 246 | qemu_fdt_add_subnode(fdt, "/chosen"); |
| 247 | qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); |
Michael Clark | 7c28f4d | 2018-05-22 13:33:28 +1200 | [diff] [blame] | 248 | if (cmdline) { |
| 249 | qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); |
| 250 | } |
Guenter Roeck | 44e6dcd | 2019-07-19 06:40:44 -0700 | [diff] [blame] | 251 | |
| 252 | qemu_fdt_add_subnode(fdt, "/aliases"); |
| 253 | qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); |
| 254 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 255 | g_free(nodename); |
| 256 | } |
| 257 | |
| 258 | static void riscv_sifive_u_init(MachineState *machine) |
| 259 | { |
| 260 | const struct MemmapEntry *memmap = sifive_u_memmap; |
| 261 | |
| 262 | SiFiveUState *s = g_new0(SiFiveUState, 1); |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 263 | MemoryRegion *system_memory = get_system_memory(); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 264 | MemoryRegion *main_mem = g_new(MemoryRegion, 1); |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 265 | int i; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 266 | |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 267 | /* Initialize SoC */ |
Alistair Francis | 4eea9d7 | 2018-07-16 15:30:32 -0700 | [diff] [blame] | 268 | object_initialize_child(OBJECT(machine), "soc", &s->soc, |
| 269 | sizeof(s->soc), TYPE_RISCV_U_SOC, |
| 270 | &error_abort, NULL); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 271 | object_property_set_bool(OBJECT(&s->soc), true, "realized", |
| 272 | &error_abort); |
| 273 | |
| 274 | /* register RAM */ |
| 275 | memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram", |
| 276 | machine->ram_size, &error_fatal); |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 277 | memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base, |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 278 | main_mem); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 279 | |
| 280 | /* create device tree */ |
Bin Meng | 9f79638 | 2019-09-06 09:19:53 -0700 | [diff] [blame^] | 281 | create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 282 | |
Alistair Francis | fdd1bda | 2019-07-16 11:47:25 -0700 | [diff] [blame] | 283 | riscv_find_and_load_firmware(machine, BIOS_FILENAME, |
| 284 | memmap[SIFIVE_U_DRAM].base); |
Alistair Francis | b304222 | 2019-06-24 15:11:52 -0700 | [diff] [blame] | 285 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 286 | if (machine->kernel_filename) { |
Guenter Roeck | 0f8d446 | 2019-07-19 06:40:43 -0700 | [diff] [blame] | 287 | uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename); |
| 288 | |
| 289 | if (machine->initrd_filename) { |
| 290 | hwaddr start; |
| 291 | hwaddr end = riscv_load_initrd(machine->initrd_filename, |
| 292 | machine->ram_size, kernel_entry, |
| 293 | &start); |
Bin Meng | 9f79638 | 2019-09-06 09:19:53 -0700 | [diff] [blame^] | 294 | qemu_fdt_setprop_cell(s->fdt, "/chosen", |
Guenter Roeck | 0f8d446 | 2019-07-19 06:40:43 -0700 | [diff] [blame] | 295 | "linux,initrd-start", start); |
Bin Meng | 9f79638 | 2019-09-06 09:19:53 -0700 | [diff] [blame^] | 296 | qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", |
Guenter Roeck | 0f8d446 | 2019-07-19 06:40:43 -0700 | [diff] [blame] | 297 | end); |
| 298 | } |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | /* reset vector */ |
| 302 | uint32_t reset_vec[8] = { |
| 303 | 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */ |
| 304 | 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */ |
| 305 | 0xf1402573, /* csrr a0, mhartid */ |
| 306 | #if defined(TARGET_RISCV32) |
| 307 | 0x0182a283, /* lw t0, 24(t0) */ |
| 308 | #elif defined(TARGET_RISCV64) |
| 309 | 0x0182b283, /* ld t0, 24(t0) */ |
| 310 | #endif |
| 311 | 0x00028067, /* jr t0 */ |
| 312 | 0x00000000, |
| 313 | memmap[SIFIVE_U_DRAM].base, /* start: .dword DRAM_BASE */ |
| 314 | 0x00000000, |
| 315 | /* dtb: */ |
| 316 | }; |
| 317 | |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 318 | /* copy in the reset vector in little_endian byte order */ |
| 319 | for (i = 0; i < sizeof(reset_vec) >> 2; i++) { |
| 320 | reset_vec[i] = cpu_to_le32(reset_vec[i]); |
| 321 | } |
| 322 | rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), |
| 323 | memmap[SIFIVE_U_MROM].base, &address_space_memory); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 324 | |
| 325 | /* copy in the device tree */ |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 326 | if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) > |
| 327 | memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) { |
| 328 | error_report("not enough space to store device-tree"); |
| 329 | exit(1); |
| 330 | } |
| 331 | qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt)); |
| 332 | rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt), |
| 333 | memmap[SIFIVE_U_MROM].base + sizeof(reset_vec), |
| 334 | &address_space_memory); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 335 | } |
| 336 | |
| 337 | static void riscv_sifive_u_soc_init(Object *obj) |
| 338 | { |
Like Xu | c447312 | 2019-05-19 04:54:23 +0800 | [diff] [blame] | 339 | MachineState *ms = MACHINE(qdev_get_machine()); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 340 | SiFiveUSoCState *s = RISCV_U_SOC(obj); |
| 341 | |
Alistair Francis | 4eea9d7 | 2018-07-16 15:30:32 -0700 | [diff] [blame] | 342 | object_initialize_child(obj, "cpus", &s->cpus, sizeof(s->cpus), |
| 343 | TYPE_RISCV_HART_ARRAY, &error_abort, NULL); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 344 | object_property_set_str(OBJECT(&s->cpus), SIFIVE_U_CPU, "cpu-type", |
| 345 | &error_abort); |
Like Xu | c447312 | 2019-05-19 04:54:23 +0800 | [diff] [blame] | 346 | object_property_set_int(OBJECT(&s->cpus), ms->smp.cpus, "num-harts", |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 347 | &error_abort); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 348 | |
Alistair Francis | 4eea9d7 | 2018-07-16 15:30:32 -0700 | [diff] [blame] | 349 | sysbus_init_child_obj(obj, "gem", &s->gem, sizeof(s->gem), |
| 350 | TYPE_CADENCE_GEM); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp) |
| 354 | { |
Like Xu | c447312 | 2019-05-19 04:54:23 +0800 | [diff] [blame] | 355 | MachineState *ms = MACHINE(qdev_get_machine()); |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 356 | SiFiveUSoCState *s = RISCV_U_SOC(dev); |
| 357 | const struct MemmapEntry *memmap = sifive_u_memmap; |
| 358 | MemoryRegion *system_memory = get_system_memory(); |
| 359 | MemoryRegion *mask_rom = g_new(MemoryRegion, 1); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 360 | qemu_irq plic_gpios[SIFIVE_U_PLIC_NUM_SOURCES]; |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 361 | char *plic_hart_config; |
| 362 | size_t plic_hart_config_len; |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 363 | int i; |
| 364 | Error *err = NULL; |
| 365 | NICInfo *nd = &nd_table[0]; |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 366 | |
| 367 | object_property_set_bool(OBJECT(&s->cpus), true, "realized", |
| 368 | &error_abort); |
| 369 | |
| 370 | /* boot rom */ |
| 371 | memory_region_init_rom(mask_rom, NULL, "riscv.sifive.u.mrom", |
| 372 | memmap[SIFIVE_U_MROM].size, &error_fatal); |
| 373 | memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base, |
| 374 | mask_rom); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 375 | |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 376 | /* create PLIC hart topology configuration string */ |
Like Xu | c447312 | 2019-05-19 04:54:23 +0800 | [diff] [blame] | 377 | plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) * |
| 378 | ms->smp.cpus; |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 379 | plic_hart_config = g_malloc0(plic_hart_config_len); |
Like Xu | c447312 | 2019-05-19 04:54:23 +0800 | [diff] [blame] | 380 | for (i = 0; i < ms->smp.cpus; i++) { |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 381 | if (i != 0) { |
| 382 | strncat(plic_hart_config, ",", plic_hart_config_len); |
| 383 | } |
| 384 | strncat(plic_hart_config, SIFIVE_U_PLIC_HART_CONFIG, |
| 385 | plic_hart_config_len); |
| 386 | plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1); |
| 387 | } |
| 388 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 389 | /* MMIO */ |
| 390 | s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base, |
Bin Meng | 05446f4 | 2019-05-17 08:51:25 -0700 | [diff] [blame] | 391 | plic_hart_config, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 392 | SIFIVE_U_PLIC_NUM_SOURCES, |
| 393 | SIFIVE_U_PLIC_NUM_PRIORITIES, |
| 394 | SIFIVE_U_PLIC_PRIORITY_BASE, |
| 395 | SIFIVE_U_PLIC_PENDING_BASE, |
| 396 | SIFIVE_U_PLIC_ENABLE_BASE, |
| 397 | SIFIVE_U_PLIC_ENABLE_STRIDE, |
| 398 | SIFIVE_U_PLIC_CONTEXT_BASE, |
| 399 | SIFIVE_U_PLIC_CONTEXT_STRIDE, |
| 400 | memmap[SIFIVE_U_PLIC].size); |
Michael Clark | 5aec324 | 2018-03-04 11:52:13 +1300 | [diff] [blame] | 401 | sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base, |
Alistair Francis | 647a70a | 2018-04-26 13:54:12 -0700 | [diff] [blame] | 402 | serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); |
Michael Clark | 194eef0 | 2018-12-14 00:19:03 +0000 | [diff] [blame] | 403 | sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base, |
| 404 | serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 405 | sifive_clint_create(memmap[SIFIVE_U_CLINT].base, |
Like Xu | c447312 | 2019-05-19 04:54:23 +0800 | [diff] [blame] | 406 | memmap[SIFIVE_U_CLINT].size, ms->smp.cpus, |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 407 | SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE); |
Alistair Francis | 5a7f76a | 2018-04-26 13:59:08 -0700 | [diff] [blame] | 408 | |
| 409 | for (i = 0; i < SIFIVE_U_PLIC_NUM_SOURCES; i++) { |
| 410 | plic_gpios[i] = qdev_get_gpio_in(DEVICE(s->plic), i); |
| 411 | } |
| 412 | |
| 413 | if (nd->used) { |
| 414 | qemu_check_nic_model(nd, TYPE_CADENCE_GEM); |
| 415 | qdev_set_nic_properties(DEVICE(&s->gem), nd); |
| 416 | } |
| 417 | object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision", |
| 418 | &error_abort); |
| 419 | object_property_set_bool(OBJECT(&s->gem), true, "realized", &err); |
| 420 | if (err) { |
| 421 | error_propagate(errp, err); |
| 422 | return; |
| 423 | } |
| 424 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base); |
| 425 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, |
| 426 | plic_gpios[SIFIVE_U_GEM_IRQ]); |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 427 | } |
| 428 | |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 429 | static void riscv_sifive_u_machine_init(MachineClass *mc) |
| 430 | { |
| 431 | mc->desc = "RISC-V Board compatible with SiFive U SDK"; |
| 432 | mc->init = riscv_sifive_u_init; |
Alistair Francis | 8b1d071 | 2019-03-16 01:21:29 +0000 | [diff] [blame] | 433 | /* The real hardware has 5 CPUs, but one of them is a small embedded power |
| 434 | * management CPU. |
| 435 | */ |
| 436 | mc->max_cpus = 4; |
Michael Clark | a7240d1 | 2018-03-03 01:31:14 +1300 | [diff] [blame] | 437 | } |
| 438 | |
| 439 | DEFINE_MACHINE("sifive_u", riscv_sifive_u_machine_init) |
Alistair Francis | 2308092 | 2018-04-26 11:15:24 -0700 | [diff] [blame] | 440 | |
| 441 | static void riscv_sifive_u_soc_class_init(ObjectClass *oc, void *data) |
| 442 | { |
| 443 | DeviceClass *dc = DEVICE_CLASS(oc); |
| 444 | |
| 445 | dc->realize = riscv_sifive_u_soc_realize; |
| 446 | /* Reason: Uses serial_hds in realize function, thus can't be used twice */ |
| 447 | dc->user_creatable = false; |
| 448 | } |
| 449 | |
| 450 | static const TypeInfo riscv_sifive_u_soc_type_info = { |
| 451 | .name = TYPE_RISCV_U_SOC, |
| 452 | .parent = TYPE_DEVICE, |
| 453 | .instance_size = sizeof(SiFiveUSoCState), |
| 454 | .instance_init = riscv_sifive_u_soc_init, |
| 455 | .class_init = riscv_sifive_u_soc_class_init, |
| 456 | }; |
| 457 | |
| 458 | static void riscv_sifive_u_soc_register_types(void) |
| 459 | { |
| 460 | type_register_static(&riscv_sifive_u_soc_type_info); |
| 461 | } |
| 462 | |
| 463 | type_init(riscv_sifive_u_soc_register_types) |