blob: 32d8cee3350fd60aace90e9539a515686b4c5dcc [file] [log] [blame]
Michael Clarka7240d12018-03-03 01:31:14 +13001/*
2 * QEMU RISC-V Board Compatible with SiFive Freedom U SDK
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017 SiFive, Inc.
6 *
7 * Provides a board compatible with the SiFive Freedom U SDK:
8 *
9 * 0) UART
10 * 1) CLINT (Core Level Interruptor)
11 * 2) PLIC (Platform Level Interrupt Controller)
12 *
13 * This board currently uses a hardcoded devicetree that indicates one hart.
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms and conditions of the GNU General Public License,
17 * version 2 or later, as published by the Free Software Foundation.
18 *
19 * This program is distributed in the hope it will be useful, but WITHOUT
20 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
21 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
22 * more details.
23 *
24 * You should have received a copy of the GNU General Public License along with
25 * this program. If not, see <http://www.gnu.org/licenses/>.
26 */
27
28#include "qemu/osdep.h"
29#include "qemu/log.h"
30#include "qemu/error-report.h"
31#include "qapi/error.h"
Michael Clarka7240d12018-03-03 01:31:14 +130032#include "hw/boards.h"
33#include "hw/loader.h"
34#include "hw/sysbus.h"
35#include "hw/char/serial.h"
36#include "target/riscv/cpu.h"
37#include "hw/riscv/riscv_hart.h"
38#include "hw/riscv/sifive_plic.h"
39#include "hw/riscv/sifive_clint.h"
40#include "hw/riscv/sifive_uart.h"
41#include "hw/riscv/sifive_prci.h"
42#include "hw/riscv/sifive_u.h"
Alistair Francis0ac24d52019-06-24 15:11:49 -070043#include "hw/riscv/boot.h"
Michael Clarka7240d12018-03-03 01:31:14 +130044#include "chardev/char.h"
45#include "sysemu/arch_init.h"
46#include "sysemu/device_tree.h"
Markus Armbruster46517dd2019-08-12 07:23:57 +020047#include "sysemu/sysemu.h"
Michael Clarka7240d12018-03-03 01:31:14 +130048#include "exec/address-spaces.h"
Michael Clarka7240d12018-03-03 01:31:14 +130049
Michael Clark5aec3242018-03-04 11:52:13 +130050#include <libfdt.h>
51
Alistair Francisfdd1bda2019-07-16 11:47:25 -070052#define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin"
53
Michael Clarka7240d12018-03-03 01:31:14 +130054static const struct MemmapEntry {
55 hwaddr base;
56 hwaddr size;
57} sifive_u_memmap[] = {
58 [SIFIVE_U_DEBUG] = { 0x0, 0x100 },
Michael Clark5aec3242018-03-04 11:52:13 +130059 [SIFIVE_U_MROM] = { 0x1000, 0x11000 },
Michael Clarka7240d12018-03-03 01:31:14 +130060 [SIFIVE_U_CLINT] = { 0x2000000, 0x10000 },
61 [SIFIVE_U_PLIC] = { 0xc000000, 0x4000000 },
62 [SIFIVE_U_UART0] = { 0x10013000, 0x1000 },
63 [SIFIVE_U_UART1] = { 0x10023000, 0x1000 },
64 [SIFIVE_U_DRAM] = { 0x80000000, 0x0 },
Alistair Francis5a7f76a2018-04-26 13:59:08 -070065 [SIFIVE_U_GEM] = { 0x100900FC, 0x2000 },
Michael Clarka7240d12018-03-03 01:31:14 +130066};
67
Alistair Francis5a7f76a2018-04-26 13:59:08 -070068#define GEM_REVISION 0x10070109
69
Bin Meng9f796382019-09-06 09:19:53 -070070static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap,
Michael Clarka7240d12018-03-03 01:31:14 +130071 uint64_t mem_size, const char *cmdline)
72{
73 void *fdt;
74 int cpu;
75 uint32_t *cells;
76 char *nodename;
Anup Patelfe935822018-12-13 18:34:52 +000077 char ethclk_names[] = "pclk\0hclk\0tx_clk";
Bin Meng382cb432019-05-17 08:51:24 -070078 uint32_t plic_phandle, ethclk_phandle, phandle = 1;
Guenter Roeck44e6dcd2019-07-19 06:40:44 -070079 uint32_t uartclk_phandle;
Michael Clarka7240d12018-03-03 01:31:14 +130080
81 fdt = s->fdt = create_device_tree(&s->fdt_size);
82 if (!fdt) {
83 error_report("create_device_tree() failed");
84 exit(1);
85 }
86
87 qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu");
88 qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev");
89 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
90 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
91
92 qemu_fdt_add_subnode(fdt, "/soc");
93 qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
Alistair Francis2a1a6f62018-05-11 10:22:48 -070094 qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
Michael Clarka7240d12018-03-03 01:31:14 +130095 qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
96 qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
97
98 nodename = g_strdup_printf("/memory@%lx",
99 (long)memmap[SIFIVE_U_DRAM].base);
100 qemu_fdt_add_subnode(fdt, nodename);
101 qemu_fdt_setprop_cells(fdt, nodename, "reg",
102 memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base,
103 mem_size >> 32, mem_size);
104 qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
105 g_free(nodename);
106
107 qemu_fdt_add_subnode(fdt, "/cpus");
Michael Clark2a8756e2018-03-03 14:30:07 +1300108 qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
109 SIFIVE_CLINT_TIMEBASE_FREQ);
Michael Clarka7240d12018-03-03 01:31:14 +1300110 qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
111 qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
112
Alistair Francis23080922018-04-26 11:15:24 -0700113 for (cpu = s->soc.cpus.num_harts - 1; cpu >= 0; cpu--) {
Bin Meng382cb432019-05-17 08:51:24 -0700114 int cpu_phandle = phandle++;
Michael Clarka7240d12018-03-03 01:31:14 +1300115 nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
116 char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
Alistair Francis23080922018-04-26 11:15:24 -0700117 char *isa = riscv_isa_string(&s->soc.cpus.harts[cpu]);
Michael Clarka7240d12018-03-03 01:31:14 +1300118 qemu_fdt_add_subnode(fdt, nodename);
Michael Clark2a8756e2018-03-03 14:30:07 +1300119 qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
120 SIFIVE_U_CLOCK_FREQ);
Michael Clarka7240d12018-03-03 01:31:14 +1300121 qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
122 qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
123 qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
124 qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
125 qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
126 qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
127 qemu_fdt_add_subnode(fdt, intc);
Bin Meng382cb432019-05-17 08:51:24 -0700128 qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle);
Michael Clarka7240d12018-03-03 01:31:14 +1300129 qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
130 qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
131 qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
132 g_free(isa);
133 g_free(intc);
134 g_free(nodename);
135 }
136
Alistair Francis23080922018-04-26 11:15:24 -0700137 cells = g_new0(uint32_t, s->soc.cpus.num_harts * 4);
138 for (cpu = 0; cpu < s->soc.cpus.num_harts; cpu++) {
Michael Clarka7240d12018-03-03 01:31:14 +1300139 nodename =
140 g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
141 uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
142 cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
143 cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
144 cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
145 cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
146 g_free(nodename);
147 }
148 nodename = g_strdup_printf("/soc/clint@%lx",
149 (long)memmap[SIFIVE_U_CLINT].base);
150 qemu_fdt_add_subnode(fdt, nodename);
151 qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0");
152 qemu_fdt_setprop_cells(fdt, nodename, "reg",
153 0x0, memmap[SIFIVE_U_CLINT].base,
154 0x0, memmap[SIFIVE_U_CLINT].size);
155 qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
Alistair Francis23080922018-04-26 11:15:24 -0700156 cells, s->soc.cpus.num_harts * sizeof(uint32_t) * 4);
Michael Clarka7240d12018-03-03 01:31:14 +1300157 g_free(cells);
158 g_free(nodename);
159
Bin Meng382cb432019-05-17 08:51:24 -0700160 plic_phandle = phandle++;
Alistair Francis23080922018-04-26 11:15:24 -0700161 cells = g_new0(uint32_t, s->soc.cpus.num_harts * 4);
162 for (cpu = 0; cpu < s->soc.cpus.num_harts; cpu++) {
Michael Clarka7240d12018-03-03 01:31:14 +1300163 nodename =
164 g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
165 uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
166 cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
167 cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
168 cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
169 cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
170 g_free(nodename);
171 }
172 nodename = g_strdup_printf("/soc/interrupt-controller@%lx",
173 (long)memmap[SIFIVE_U_PLIC].base);
174 qemu_fdt_add_subnode(fdt, nodename);
175 qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1);
176 qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0");
177 qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
178 qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
Alistair Francis23080922018-04-26 11:15:24 -0700179 cells, s->soc.cpus.num_harts * sizeof(uint32_t) * 4);
Michael Clarka7240d12018-03-03 01:31:14 +1300180 qemu_fdt_setprop_cells(fdt, nodename, "reg",
181 0x0, memmap[SIFIVE_U_PLIC].base,
182 0x0, memmap[SIFIVE_U_PLIC].size);
Alistair Francis98ceee72018-05-11 10:24:00 -0700183 qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35);
Bin Meng04e7edd2019-09-06 09:19:51 -0700184 qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle);
Michael Clarka7240d12018-03-03 01:31:14 +1300185 plic_phandle = qemu_fdt_get_phandle(fdt, nodename);
186 g_free(cells);
187 g_free(nodename);
188
Bin Meng382cb432019-05-17 08:51:24 -0700189 ethclk_phandle = phandle++;
Anup Patelfe935822018-12-13 18:34:52 +0000190 nodename = g_strdup_printf("/soc/ethclk");
191 qemu_fdt_add_subnode(fdt, nodename);
192 qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
193 qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
194 qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
195 SIFIVE_U_GEM_CLOCK_FREQ);
Bin Meng382cb432019-05-17 08:51:24 -0700196 qemu_fdt_setprop_cell(fdt, nodename, "phandle", ethclk_phandle);
Anup Patelfe935822018-12-13 18:34:52 +0000197 ethclk_phandle = qemu_fdt_get_phandle(fdt, nodename);
198 g_free(nodename);
199
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700200 nodename = g_strdup_printf("/soc/ethernet@%lx",
201 (long)memmap[SIFIVE_U_GEM].base);
202 qemu_fdt_add_subnode(fdt, nodename);
203 qemu_fdt_setprop_string(fdt, nodename, "compatible", "cdns,macb");
204 qemu_fdt_setprop_cells(fdt, nodename, "reg",
205 0x0, memmap[SIFIVE_U_GEM].base,
206 0x0, memmap[SIFIVE_U_GEM].size);
207 qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control");
208 qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii");
Bin Meng04e7edd2019-09-06 09:19:51 -0700209 qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
210 qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ);
Anup Patelfe935822018-12-13 18:34:52 +0000211 qemu_fdt_setprop_cells(fdt, nodename, "clocks",
212 ethclk_phandle, ethclk_phandle, ethclk_phandle);
Guenter Roeck04ece4f2019-07-19 06:40:45 -0700213 qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names,
Anup Patelfe935822018-12-13 18:34:52 +0000214 sizeof(ethclk_names));
Bin Meng04e7edd2019-09-06 09:19:51 -0700215 qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
216 qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700217 g_free(nodename);
218
219 nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0",
220 (long)memmap[SIFIVE_U_GEM].base);
221 qemu_fdt_add_subnode(fdt, nodename);
Bin Meng04e7edd2019-09-06 09:19:51 -0700222 qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700223 g_free(nodename);
224
Guenter Roeck44e6dcd2019-07-19 06:40:44 -0700225 uartclk_phandle = phandle++;
226 nodename = g_strdup_printf("/soc/uartclk");
227 qemu_fdt_add_subnode(fdt, nodename);
228 qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
229 qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
230 qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400);
231 qemu_fdt_setprop_cell(fdt, nodename, "phandle", uartclk_phandle);
Guenter Roeck44e6dcd2019-07-19 06:40:44 -0700232 uartclk_phandle = qemu_fdt_get_phandle(fdt, nodename);
233 g_free(nodename);
234
Alistair Francisbde3ab92018-05-11 10:26:23 -0700235 nodename = g_strdup_printf("/soc/uart@%lx",
Michael Clarka7240d12018-03-03 01:31:14 +1300236 (long)memmap[SIFIVE_U_UART0].base);
237 qemu_fdt_add_subnode(fdt, nodename);
238 qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0");
239 qemu_fdt_setprop_cells(fdt, nodename, "reg",
240 0x0, memmap[SIFIVE_U_UART0].base,
241 0x0, memmap[SIFIVE_U_UART0].size);
Bin Meng04e7edd2019-09-06 09:19:51 -0700242 qemu_fdt_setprop_cell(fdt, nodename, "clocks", uartclk_phandle);
243 qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
244 qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ);
Michael Clarka7240d12018-03-03 01:31:14 +1300245
246 qemu_fdt_add_subnode(fdt, "/chosen");
247 qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
Michael Clark7c28f4d2018-05-22 13:33:28 +1200248 if (cmdline) {
249 qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
250 }
Guenter Roeck44e6dcd2019-07-19 06:40:44 -0700251
252 qemu_fdt_add_subnode(fdt, "/aliases");
253 qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename);
254
Michael Clarka7240d12018-03-03 01:31:14 +1300255 g_free(nodename);
256}
257
258static void riscv_sifive_u_init(MachineState *machine)
259{
260 const struct MemmapEntry *memmap = sifive_u_memmap;
261
262 SiFiveUState *s = g_new0(SiFiveUState, 1);
Michael Clark5aec3242018-03-04 11:52:13 +1300263 MemoryRegion *system_memory = get_system_memory();
Michael Clarka7240d12018-03-03 01:31:14 +1300264 MemoryRegion *main_mem = g_new(MemoryRegion, 1);
Michael Clark5aec3242018-03-04 11:52:13 +1300265 int i;
Michael Clarka7240d12018-03-03 01:31:14 +1300266
Alistair Francis23080922018-04-26 11:15:24 -0700267 /* Initialize SoC */
Alistair Francis4eea9d72018-07-16 15:30:32 -0700268 object_initialize_child(OBJECT(machine), "soc", &s->soc,
269 sizeof(s->soc), TYPE_RISCV_U_SOC,
270 &error_abort, NULL);
Michael Clarka7240d12018-03-03 01:31:14 +1300271 object_property_set_bool(OBJECT(&s->soc), true, "realized",
272 &error_abort);
273
274 /* register RAM */
275 memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram",
276 machine->ram_size, &error_fatal);
Michael Clark5aec3242018-03-04 11:52:13 +1300277 memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base,
Alistair Francis23080922018-04-26 11:15:24 -0700278 main_mem);
Michael Clarka7240d12018-03-03 01:31:14 +1300279
280 /* create device tree */
Bin Meng9f796382019-09-06 09:19:53 -0700281 create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
Michael Clarka7240d12018-03-03 01:31:14 +1300282
Alistair Francisfdd1bda2019-07-16 11:47:25 -0700283 riscv_find_and_load_firmware(machine, BIOS_FILENAME,
284 memmap[SIFIVE_U_DRAM].base);
Alistair Francisb3042222019-06-24 15:11:52 -0700285
Michael Clarka7240d12018-03-03 01:31:14 +1300286 if (machine->kernel_filename) {
Guenter Roeck0f8d4462019-07-19 06:40:43 -0700287 uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename);
288
289 if (machine->initrd_filename) {
290 hwaddr start;
291 hwaddr end = riscv_load_initrd(machine->initrd_filename,
292 machine->ram_size, kernel_entry,
293 &start);
Bin Meng9f796382019-09-06 09:19:53 -0700294 qemu_fdt_setprop_cell(s->fdt, "/chosen",
Guenter Roeck0f8d4462019-07-19 06:40:43 -0700295 "linux,initrd-start", start);
Bin Meng9f796382019-09-06 09:19:53 -0700296 qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
Guenter Roeck0f8d4462019-07-19 06:40:43 -0700297 end);
298 }
Michael Clarka7240d12018-03-03 01:31:14 +1300299 }
300
301 /* reset vector */
302 uint32_t reset_vec[8] = {
303 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */
304 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */
305 0xf1402573, /* csrr a0, mhartid */
306#if defined(TARGET_RISCV32)
307 0x0182a283, /* lw t0, 24(t0) */
308#elif defined(TARGET_RISCV64)
309 0x0182b283, /* ld t0, 24(t0) */
310#endif
311 0x00028067, /* jr t0 */
312 0x00000000,
313 memmap[SIFIVE_U_DRAM].base, /* start: .dword DRAM_BASE */
314 0x00000000,
315 /* dtb: */
316 };
317
Michael Clark5aec3242018-03-04 11:52:13 +1300318 /* copy in the reset vector in little_endian byte order */
319 for (i = 0; i < sizeof(reset_vec) >> 2; i++) {
320 reset_vec[i] = cpu_to_le32(reset_vec[i]);
321 }
322 rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec),
323 memmap[SIFIVE_U_MROM].base, &address_space_memory);
Michael Clarka7240d12018-03-03 01:31:14 +1300324
325 /* copy in the device tree */
Michael Clark5aec3242018-03-04 11:52:13 +1300326 if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) >
327 memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) {
328 error_report("not enough space to store device-tree");
329 exit(1);
330 }
331 qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt));
332 rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt),
333 memmap[SIFIVE_U_MROM].base + sizeof(reset_vec),
334 &address_space_memory);
Alistair Francis23080922018-04-26 11:15:24 -0700335}
336
337static void riscv_sifive_u_soc_init(Object *obj)
338{
Like Xuc4473122019-05-19 04:54:23 +0800339 MachineState *ms = MACHINE(qdev_get_machine());
Alistair Francis23080922018-04-26 11:15:24 -0700340 SiFiveUSoCState *s = RISCV_U_SOC(obj);
341
Alistair Francis4eea9d72018-07-16 15:30:32 -0700342 object_initialize_child(obj, "cpus", &s->cpus, sizeof(s->cpus),
343 TYPE_RISCV_HART_ARRAY, &error_abort, NULL);
Alistair Francis23080922018-04-26 11:15:24 -0700344 object_property_set_str(OBJECT(&s->cpus), SIFIVE_U_CPU, "cpu-type",
345 &error_abort);
Like Xuc4473122019-05-19 04:54:23 +0800346 object_property_set_int(OBJECT(&s->cpus), ms->smp.cpus, "num-harts",
Alistair Francis23080922018-04-26 11:15:24 -0700347 &error_abort);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700348
Alistair Francis4eea9d72018-07-16 15:30:32 -0700349 sysbus_init_child_obj(obj, "gem", &s->gem, sizeof(s->gem),
350 TYPE_CADENCE_GEM);
Alistair Francis23080922018-04-26 11:15:24 -0700351}
352
353static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp)
354{
Like Xuc4473122019-05-19 04:54:23 +0800355 MachineState *ms = MACHINE(qdev_get_machine());
Alistair Francis23080922018-04-26 11:15:24 -0700356 SiFiveUSoCState *s = RISCV_U_SOC(dev);
357 const struct MemmapEntry *memmap = sifive_u_memmap;
358 MemoryRegion *system_memory = get_system_memory();
359 MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700360 qemu_irq plic_gpios[SIFIVE_U_PLIC_NUM_SOURCES];
Bin Meng05446f42019-05-17 08:51:25 -0700361 char *plic_hart_config;
362 size_t plic_hart_config_len;
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700363 int i;
364 Error *err = NULL;
365 NICInfo *nd = &nd_table[0];
Alistair Francis23080922018-04-26 11:15:24 -0700366
367 object_property_set_bool(OBJECT(&s->cpus), true, "realized",
368 &error_abort);
369
370 /* boot rom */
371 memory_region_init_rom(mask_rom, NULL, "riscv.sifive.u.mrom",
372 memmap[SIFIVE_U_MROM].size, &error_fatal);
373 memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base,
374 mask_rom);
Michael Clarka7240d12018-03-03 01:31:14 +1300375
Bin Meng05446f42019-05-17 08:51:25 -0700376 /* create PLIC hart topology configuration string */
Like Xuc4473122019-05-19 04:54:23 +0800377 plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) *
378 ms->smp.cpus;
Bin Meng05446f42019-05-17 08:51:25 -0700379 plic_hart_config = g_malloc0(plic_hart_config_len);
Like Xuc4473122019-05-19 04:54:23 +0800380 for (i = 0; i < ms->smp.cpus; i++) {
Bin Meng05446f42019-05-17 08:51:25 -0700381 if (i != 0) {
382 strncat(plic_hart_config, ",", plic_hart_config_len);
383 }
384 strncat(plic_hart_config, SIFIVE_U_PLIC_HART_CONFIG,
385 plic_hart_config_len);
386 plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1);
387 }
388
Michael Clarka7240d12018-03-03 01:31:14 +1300389 /* MMIO */
390 s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base,
Bin Meng05446f42019-05-17 08:51:25 -0700391 plic_hart_config,
Michael Clarka7240d12018-03-03 01:31:14 +1300392 SIFIVE_U_PLIC_NUM_SOURCES,
393 SIFIVE_U_PLIC_NUM_PRIORITIES,
394 SIFIVE_U_PLIC_PRIORITY_BASE,
395 SIFIVE_U_PLIC_PENDING_BASE,
396 SIFIVE_U_PLIC_ENABLE_BASE,
397 SIFIVE_U_PLIC_ENABLE_STRIDE,
398 SIFIVE_U_PLIC_CONTEXT_BASE,
399 SIFIVE_U_PLIC_CONTEXT_STRIDE,
400 memmap[SIFIVE_U_PLIC].size);
Michael Clark5aec3242018-03-04 11:52:13 +1300401 sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base,
Alistair Francis647a70a2018-04-26 13:54:12 -0700402 serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ));
Michael Clark194eef02018-12-14 00:19:03 +0000403 sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base,
404 serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ));
Michael Clarka7240d12018-03-03 01:31:14 +1300405 sifive_clint_create(memmap[SIFIVE_U_CLINT].base,
Like Xuc4473122019-05-19 04:54:23 +0800406 memmap[SIFIVE_U_CLINT].size, ms->smp.cpus,
Michael Clarka7240d12018-03-03 01:31:14 +1300407 SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE);
Alistair Francis5a7f76a2018-04-26 13:59:08 -0700408
409 for (i = 0; i < SIFIVE_U_PLIC_NUM_SOURCES; i++) {
410 plic_gpios[i] = qdev_get_gpio_in(DEVICE(s->plic), i);
411 }
412
413 if (nd->used) {
414 qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
415 qdev_set_nic_properties(DEVICE(&s->gem), nd);
416 }
417 object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision",
418 &error_abort);
419 object_property_set_bool(OBJECT(&s->gem), true, "realized", &err);
420 if (err) {
421 error_propagate(errp, err);
422 return;
423 }
424 sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base);
425 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0,
426 plic_gpios[SIFIVE_U_GEM_IRQ]);
Michael Clarka7240d12018-03-03 01:31:14 +1300427}
428
Michael Clarka7240d12018-03-03 01:31:14 +1300429static void riscv_sifive_u_machine_init(MachineClass *mc)
430{
431 mc->desc = "RISC-V Board compatible with SiFive U SDK";
432 mc->init = riscv_sifive_u_init;
Alistair Francis8b1d0712019-03-16 01:21:29 +0000433 /* The real hardware has 5 CPUs, but one of them is a small embedded power
434 * management CPU.
435 */
436 mc->max_cpus = 4;
Michael Clarka7240d12018-03-03 01:31:14 +1300437}
438
439DEFINE_MACHINE("sifive_u", riscv_sifive_u_machine_init)
Alistair Francis23080922018-04-26 11:15:24 -0700440
441static void riscv_sifive_u_soc_class_init(ObjectClass *oc, void *data)
442{
443 DeviceClass *dc = DEVICE_CLASS(oc);
444
445 dc->realize = riscv_sifive_u_soc_realize;
446 /* Reason: Uses serial_hds in realize function, thus can't be used twice */
447 dc->user_creatable = false;
448}
449
450static const TypeInfo riscv_sifive_u_soc_type_info = {
451 .name = TYPE_RISCV_U_SOC,
452 .parent = TYPE_DEVICE,
453 .instance_size = sizeof(SiFiveUSoCState),
454 .instance_init = riscv_sifive_u_soc_init,
455 .class_init = riscv_sifive_u_soc_class_init,
456};
457
458static void riscv_sifive_u_soc_register_types(void)
459{
460 type_register_static(&riscv_sifive_u_soc_type_info);
461}
462
463type_init(riscv_sifive_u_soc_register_types)