pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU PREP PCI host |
| 3 | * |
| 4 | * Copyright (c) 2006 Fabrice Bellard |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 5 | * Copyright (c) 2011-2013 Andreas Färber |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
| 25 | |
Peter Maydell | 0d75590 | 2016-01-26 18:16:58 +0000 | [diff] [blame] | 26 | #include "qemu/osdep.h" |
Paolo Bonzini | 2c65db5 | 2020-10-28 07:36:57 -0400 | [diff] [blame] | 27 | #include "qemu/datadir.h" |
Philippe Mathieu-Daudé | ab3dd74 | 2018-06-25 09:42:24 -0300 | [diff] [blame] | 28 | #include "qemu/units.h" |
Prasad J Pandit | 520f26f | 2020-08-11 17:11:25 +0530 | [diff] [blame] | 29 | #include "qemu/log.h" |
Markus Armbruster | da34e65 | 2016-03-14 09:01:28 +0100 | [diff] [blame] | 30 | #include "qapi/error.h" |
Markus Armbruster | edf5ca5 | 2022-12-22 11:03:28 +0100 | [diff] [blame] | 31 | #include "hw/pci/pci_device.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 32 | #include "hw/pci/pci_bus.h" |
| 33 | #include "hw/pci/pci_host.h" |
Markus Armbruster | a27bd6c | 2019-08-12 07:23:51 +0200 | [diff] [blame] | 34 | #include "hw/qdev-properties.h" |
Markus Armbruster | d645427 | 2019-08-12 07:23:45 +0200 | [diff] [blame] | 35 | #include "migration/vmstate.h" |
Paolo Bonzini | 852c27e | 2019-12-12 17:15:43 +0100 | [diff] [blame] | 36 | #include "hw/intc/i8259.h" |
Markus Armbruster | 64552b6 | 2019-08-12 07:23:42 +0200 | [diff] [blame] | 37 | #include "hw/irq.h" |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 38 | #include "hw/loader.h" |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame] | 39 | #include "hw/or-irq.h" |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 40 | #include "elf.h" |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 41 | #include "qom/object.h" |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 42 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 43 | #define TYPE_RAVEN_PCI_DEVICE "raven" |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 44 | #define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost" |
| 45 | |
Eduardo Habkost | 8063396 | 2020-09-16 14:25:19 -0400 | [diff] [blame] | 46 | OBJECT_DECLARE_SIMPLE_TYPE(RavenPCIState, RAVEN_PCI_DEVICE) |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 47 | |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 48 | struct RavenPCIState { |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 49 | PCIDevice dev; |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 50 | |
| 51 | uint32_t elf_machine; |
| 52 | char *bios_name; |
| 53 | MemoryRegion bios; |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 54 | }; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 55 | |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 56 | typedef struct PRePPCIState PREPPCIState; |
Eduardo Habkost | 8110fa1 | 2020-08-31 17:07:33 -0400 | [diff] [blame] | 57 | DECLARE_INSTANCE_CHECKER(PREPPCIState, RAVEN_PCI_HOST_BRIDGE, |
| 58 | TYPE_RAVEN_PCI_HOST_BRIDGE) |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 59 | |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 60 | struct PRePPCIState { |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 61 | PCIHostState parent_obj; |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 62 | |
Philippe Mathieu-Daudé | e844f0c | 2023-01-13 21:01:38 +0100 | [diff] [blame] | 63 | OrIRQState *or_irq; |
Mark Cave-Ayland | 55a2290 | 2018-09-08 10:08:18 +0100 | [diff] [blame] | 64 | qemu_irq pci_irqs[PCI_NUM_PINS]; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 65 | PCIBus pci_bus; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 66 | AddressSpace pci_io_as; |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 67 | MemoryRegion pci_io; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 68 | MemoryRegion pci_io_non_contiguous; |
Hervé Poussineau | 1fe9e26 | 2014-03-17 23:00:22 +0100 | [diff] [blame] | 69 | MemoryRegion pci_memory; |
Hervé Poussineau | 49a4e21 | 2014-03-17 23:00:19 +0100 | [diff] [blame] | 70 | MemoryRegion pci_intack; |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 71 | MemoryRegion bm; |
| 72 | MemoryRegion bm_ram_alias; |
| 73 | MemoryRegion bm_pci_memory_alias; |
| 74 | AddressSpace bm_as; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 75 | RavenPCIState pci_dev; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 76 | |
| 77 | int contiguous_map; |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame] | 78 | bool is_legacy_prep; |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 79 | }; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 80 | |
Philippe Mathieu-Daudé | ab3dd74 | 2018-06-25 09:42:24 -0300 | [diff] [blame] | 81 | #define BIOS_SIZE (1 * MiB) |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 82 | |
Philippe Mathieu-Daudé | 64e7392 | 2021-04-16 18:15:56 +0200 | [diff] [blame] | 83 | #define PCI_IO_BASE_ADDR 0x80000000 /* Physical address on main bus */ |
| 84 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 85 | static inline uint32_t raven_pci_io_config(hwaddr addr) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 86 | { |
| 87 | int i; |
| 88 | |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 89 | for (i = 0; i < 11; i++) { |
| 90 | if ((addr & (1 << (11 + i))) != 0) { |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 91 | break; |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 92 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 93 | } |
| 94 | return (addr & 0x7ff) | (i << 11); |
| 95 | } |
| 96 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 97 | static void raven_pci_io_write(void *opaque, hwaddr addr, |
| 98 | uint64_t val, unsigned int size) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 99 | { |
| 100 | PREPPCIState *s = opaque; |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 101 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 102 | pci_data_write(phb->bus, raven_pci_io_config(addr), val, size); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 103 | } |
| 104 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 105 | static uint64_t raven_pci_io_read(void *opaque, hwaddr addr, |
| 106 | unsigned int size) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 107 | { |
| 108 | PREPPCIState *s = opaque; |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 109 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 110 | return pci_data_read(phb->bus, raven_pci_io_config(addr), size); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 111 | } |
| 112 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 113 | static const MemoryRegionOps raven_pci_io_ops = { |
| 114 | .read = raven_pci_io_read, |
| 115 | .write = raven_pci_io_write, |
Andreas Färber | 9c95f18 | 2012-01-12 03:44:42 +0100 | [diff] [blame] | 116 | .endianness = DEVICE_LITTLE_ENDIAN, |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 117 | }; |
| 118 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 119 | static uint64_t raven_intack_read(void *opaque, hwaddr addr, |
| 120 | unsigned int size) |
Hervé Poussineau | 6c84ce0 | 2012-04-14 22:48:37 +0200 | [diff] [blame] | 121 | { |
| 122 | return pic_read_irq(isa_pic); |
| 123 | } |
| 124 | |
Prasad J Pandit | 520f26f | 2020-08-11 17:11:25 +0530 | [diff] [blame] | 125 | static void raven_intack_write(void *opaque, hwaddr addr, |
| 126 | uint64_t data, unsigned size) |
| 127 | { |
| 128 | qemu_log_mask(LOG_UNIMP, "%s not implemented\n", __func__); |
| 129 | } |
| 130 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 131 | static const MemoryRegionOps raven_intack_ops = { |
| 132 | .read = raven_intack_read, |
Prasad J Pandit | 520f26f | 2020-08-11 17:11:25 +0530 | [diff] [blame] | 133 | .write = raven_intack_write, |
Hervé Poussineau | 6c84ce0 | 2012-04-14 22:48:37 +0200 | [diff] [blame] | 134 | .valid = { |
| 135 | .max_access_size = 1, |
| 136 | }, |
| 137 | }; |
| 138 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 139 | static inline hwaddr raven_io_address(PREPPCIState *s, |
| 140 | hwaddr addr) |
| 141 | { |
| 142 | if (s->contiguous_map == 0) { |
| 143 | /* 64 KB contiguous space for IOs */ |
| 144 | addr &= 0xFFFF; |
| 145 | } else { |
| 146 | /* 8 MB non-contiguous space for IOs */ |
| 147 | addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7); |
| 148 | } |
| 149 | |
| 150 | /* FIXME: handle endianness switch */ |
| 151 | |
| 152 | return addr; |
| 153 | } |
| 154 | |
| 155 | static uint64_t raven_io_read(void *opaque, hwaddr addr, |
| 156 | unsigned int size) |
| 157 | { |
| 158 | PREPPCIState *s = opaque; |
| 159 | uint8_t buf[4]; |
| 160 | |
| 161 | addr = raven_io_address(s, addr); |
Philippe Mathieu-Daudé | 64e7392 | 2021-04-16 18:15:56 +0200 | [diff] [blame] | 162 | address_space_read(&s->pci_io_as, addr + PCI_IO_BASE_ADDR, |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 163 | MEMTXATTRS_UNSPECIFIED, buf, size); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 164 | |
| 165 | if (size == 1) { |
| 166 | return buf[0]; |
| 167 | } else if (size == 2) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 168 | return lduw_le_p(buf); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 169 | } else if (size == 4) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 170 | return ldl_le_p(buf); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 171 | } else { |
| 172 | g_assert_not_reached(); |
| 173 | } |
| 174 | } |
| 175 | |
| 176 | static void raven_io_write(void *opaque, hwaddr addr, |
| 177 | uint64_t val, unsigned int size) |
| 178 | { |
| 179 | PREPPCIState *s = opaque; |
| 180 | uint8_t buf[4]; |
| 181 | |
| 182 | addr = raven_io_address(s, addr); |
| 183 | |
| 184 | if (size == 1) { |
| 185 | buf[0] = val; |
| 186 | } else if (size == 2) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 187 | stw_le_p(buf, val); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 188 | } else if (size == 4) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 189 | stl_le_p(buf, val); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 190 | } else { |
| 191 | g_assert_not_reached(); |
| 192 | } |
| 193 | |
Philippe Mathieu-Daudé | 64e7392 | 2021-04-16 18:15:56 +0200 | [diff] [blame] | 194 | address_space_write(&s->pci_io_as, addr + PCI_IO_BASE_ADDR, |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 195 | MEMTXATTRS_UNSPECIFIED, buf, size); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | static const MemoryRegionOps raven_io_ops = { |
| 199 | .read = raven_io_read, |
| 200 | .write = raven_io_write, |
| 201 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 202 | .impl.max_access_size = 4, |
Peter Maydell | f94d58f | 2024-02-15 11:30:45 +0000 | [diff] [blame] | 203 | .impl.unaligned = true, |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 204 | .valid.unaligned = true, |
| 205 | }; |
| 206 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 207 | static int raven_map_irq(PCIDevice *pci_dev, int irq_num) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 208 | { |
pbrook | 80b3ada | 2006-09-24 17:01:44 +0000 | [diff] [blame] | 209 | return (irq_num + (pci_dev->devfn >> 3)) & 1; |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 210 | } |
| 211 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 212 | static void raven_set_irq(void *opaque, int irq_num, int level) |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 213 | { |
Mark Cave-Ayland | 55a2290 | 2018-09-08 10:08:18 +0100 | [diff] [blame] | 214 | PREPPCIState *s = opaque; |
Juan Quintela | 5d4e84c | 2009-08-28 15:28:17 +0200 | [diff] [blame] | 215 | |
Mark Cave-Ayland | 55a2290 | 2018-09-08 10:08:18 +0100 | [diff] [blame] | 216 | qemu_set_irq(s->pci_irqs[irq_num], level); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 217 | } |
| 218 | |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 219 | static AddressSpace *raven_pcihost_set_iommu(PCIBus *bus, void *opaque, |
| 220 | int devfn) |
| 221 | { |
| 222 | PREPPCIState *s = opaque; |
| 223 | |
| 224 | return &s->bm_as; |
| 225 | } |
| 226 | |
Yi Liu | ba7d12e | 2023-10-17 18:14:04 +0200 | [diff] [blame] | 227 | static const PCIIOMMUOps raven_iommu_ops = { |
| 228 | .get_address_space = raven_pcihost_set_iommu, |
| 229 | }; |
| 230 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 231 | static void raven_change_gpio(void *opaque, int n, int level) |
| 232 | { |
| 233 | PREPPCIState *s = opaque; |
| 234 | |
| 235 | s->contiguous_map = level; |
| 236 | } |
| 237 | |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 238 | static void raven_pcihost_realizefn(DeviceState *d, Error **errp) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 239 | { |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 240 | SysBusDevice *dev = SYS_BUS_DEVICE(d); |
Andreas Färber | 8558d94 | 2012-08-20 19:08:08 +0200 | [diff] [blame] | 241 | PCIHostState *h = PCI_HOST_BRIDGE(dev); |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 242 | PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 243 | MemoryRegion *address_space_mem = get_system_memory(); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 244 | int i; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 245 | |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame] | 246 | if (s->is_legacy_prep) { |
| 247 | for (i = 0; i < PCI_NUM_PINS; i++) { |
| 248 | sysbus_init_irq(dev, &s->pci_irqs[i]); |
| 249 | } |
| 250 | } else { |
| 251 | /* According to PReP specification section 6.1.6 "System Interrupt |
| 252 | * Assignments", all PCI interrupts are routed via IRQ 15 */ |
| 253 | s->or_irq = OR_IRQ(object_new(TYPE_OR_IRQ)); |
Markus Armbruster | 5325cc3 | 2020-07-07 18:05:54 +0200 | [diff] [blame] | 254 | object_property_set_int(OBJECT(s->or_irq), "num-lines", PCI_NUM_PINS, |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame] | 255 | &error_fatal); |
Markus Armbruster | ce189ab | 2020-06-10 07:32:45 +0200 | [diff] [blame] | 256 | qdev_realize(DEVICE(s->or_irq), NULL, &error_fatal); |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame] | 257 | sysbus_init_irq(dev, &s->or_irq->out_irq); |
| 258 | |
| 259 | for (i = 0; i < PCI_NUM_PINS; i++) { |
| 260 | s->pci_irqs[i] = qdev_get_gpio_in(DEVICE(s->or_irq), i); |
| 261 | } |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 262 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 263 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 264 | qdev_init_gpio_in(d, raven_change_gpio, 1); |
| 265 | |
Bernhard Beschow | f021f4e | 2023-01-09 18:23:17 +0100 | [diff] [blame] | 266 | pci_bus_irqs(&s->pci_bus, raven_set_irq, s, PCI_NUM_PINS); |
| 267 | pci_bus_map_irqs(&s->pci_bus, raven_map_irq); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 268 | |
Hervé Poussineau | 2403837 | 2014-03-17 23:00:24 +0100 | [diff] [blame] | 269 | memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops, s, |
| 270 | "pci-conf-idx", 4); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 271 | memory_region_add_subregion(&s->pci_io, 0xcf8, &h->conf_mem); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 272 | |
Hervé Poussineau | 2403837 | 2014-03-17 23:00:24 +0100 | [diff] [blame] | 273 | memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, s, |
| 274 | "pci-conf-data", 4); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 275 | memory_region_add_subregion(&s->pci_io, 0xcfc, &h->data_mem); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 276 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 277 | memory_region_init_io(&h->mmcfg, OBJECT(s), &raven_pci_io_ops, s, |
| 278 | "pciio", 0x00400000); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 279 | memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 280 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 281 | memory_region_init_io(&s->pci_intack, OBJECT(s), &raven_intack_ops, s, |
Hervé Poussineau | 49a4e21 | 2014-03-17 23:00:19 +0100 | [diff] [blame] | 282 | "pci-intack", 1); |
| 283 | memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->pci_intack); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 284 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 285 | /* TODO Remove once realize propagates to child devices. */ |
Markus Armbruster | 6842411 | 2020-06-10 07:32:01 +0200 | [diff] [blame] | 286 | qdev_realize(DEVICE(&s->pci_dev), BUS(&s->pci_bus), errp); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | static void raven_pcihost_initfn(Object *obj) |
| 290 | { |
| 291 | PCIHostState *h = PCI_HOST_BRIDGE(obj); |
| 292 | PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(obj); |
| 293 | MemoryRegion *address_space_mem = get_system_memory(); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 294 | DeviceState *pci_dev; |
| 295 | |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 296 | memory_region_init(&s->pci_io, obj, "pci-io", 0x3f800000); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 297 | memory_region_init_io(&s->pci_io_non_contiguous, obj, &raven_io_ops, s, |
| 298 | "pci-io-non-contiguous", 0x00800000); |
Hervé Poussineau | 97db046 | 2014-04-01 23:19:15 +0200 | [diff] [blame] | 299 | memory_region_init(&s->pci_memory, obj, "pci-memory", 0x3f000000); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 300 | address_space_init(&s->pci_io_as, &s->pci_io, "raven-io"); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 301 | |
Alexander Bulekov | 6dad5a6 | 2023-04-27 17:10:12 -0400 | [diff] [blame] | 302 | /* |
| 303 | * Raven's raven_io_ops use the address-space API to access pci-conf-idx |
| 304 | * (which is also owned by the raven device). As such, mark the |
| 305 | * pci_io_non_contiguous as re-entrancy safe. |
| 306 | */ |
| 307 | s->pci_io_non_contiguous.disable_reentrancy_guard = true; |
| 308 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 309 | /* CPU address space */ |
Philippe Mathieu-Daudé | 64e7392 | 2021-04-16 18:15:56 +0200 | [diff] [blame] | 310 | memory_region_add_subregion(address_space_mem, PCI_IO_BASE_ADDR, |
| 311 | &s->pci_io); |
| 312 | memory_region_add_subregion_overlap(address_space_mem, PCI_IO_BASE_ADDR, |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 313 | &s->pci_io_non_contiguous, 1); |
Hervé Poussineau | 1fe9e26 | 2014-03-17 23:00:22 +0100 | [diff] [blame] | 314 | memory_region_add_subregion(address_space_mem, 0xc0000000, &s->pci_memory); |
Peter Maydell | 8d4cdf0 | 2021-09-23 13:11:50 +0100 | [diff] [blame] | 315 | pci_root_bus_init(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL, |
| 316 | &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 317 | |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 318 | /* Bus master address space */ |
Philippe Mathieu-Daudé | ea2fe4d | 2020-06-01 16:29:24 +0200 | [diff] [blame] | 319 | memory_region_init(&s->bm, obj, "bm-raven", 4 * GiB); |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 320 | memory_region_init_alias(&s->bm_pci_memory_alias, obj, "bm-pci-memory", |
| 321 | &s->pci_memory, 0, |
| 322 | memory_region_size(&s->pci_memory)); |
| 323 | memory_region_init_alias(&s->bm_ram_alias, obj, "bm-system", |
| 324 | get_system_memory(), 0, 0x80000000); |
| 325 | memory_region_add_subregion(&s->bm, 0 , &s->bm_pci_memory_alias); |
| 326 | memory_region_add_subregion(&s->bm, 0x80000000, &s->bm_ram_alias); |
| 327 | address_space_init(&s->bm_as, &s->bm, "raven-bm"); |
Yi Liu | ba7d12e | 2023-10-17 18:14:04 +0200 | [diff] [blame] | 328 | pci_setup_iommu(&s->pci_bus, &raven_iommu_ops, s); |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 329 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 330 | h->bus = &s->pci_bus; |
| 331 | |
Andreas Färber | 213f0c4 | 2013-08-23 19:37:12 +0200 | [diff] [blame] | 332 | object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_RAVEN_PCI_DEVICE); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 333 | pci_dev = DEVICE(&s->pci_dev); |
Markus Armbruster | 5325cc3 | 2020-07-07 18:05:54 +0200 | [diff] [blame] | 334 | object_property_set_int(OBJECT(&s->pci_dev), "addr", PCI_DEVFN(0, 0), |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 335 | NULL); |
| 336 | qdev_prop_set_bit(pci_dev, "multifunction", false); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 337 | } |
| 338 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 339 | static void raven_realize(PCIDevice *d, Error **errp) |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 340 | { |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 341 | RavenPCIState *s = RAVEN_PCI_DEVICE(d); |
| 342 | char *filename; |
| 343 | int bios_size = -1; |
| 344 | |
Philippe Mathieu-Daudé | 8a8c9c3 | 2023-01-05 18:37:02 +0100 | [diff] [blame] | 345 | d->config[PCI_CACHE_LINE_SIZE] = 0x08; |
| 346 | d->config[PCI_LATENCY_TIMER] = 0x10; |
| 347 | d->config[PCI_CAPABILITY_LIST] = 0x00; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 348 | |
Philippe Mathieu-Daudé | cb50fc6 | 2023-11-20 13:25:56 +0100 | [diff] [blame] | 349 | if (!memory_region_init_rom_nomigrate(&s->bios, OBJECT(s), "bios", |
| 350 | BIOS_SIZE, errp)) { |
| 351 | return; |
| 352 | } |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 353 | memory_region_add_subregion(get_system_memory(), (uint32_t)(-BIOS_SIZE), |
| 354 | &s->bios); |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 355 | if (s->bios_name) { |
| 356 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, s->bios_name); |
| 357 | if (filename) { |
| 358 | if (s->elf_machine != EM_NONE) { |
Liam Merwick | 4366e1d | 2019-01-15 12:18:03 +0000 | [diff] [blame] | 359 | bios_size = load_elf(filename, NULL, NULL, NULL, NULL, |
Aleksandar Markovic | 6cdda0f | 2020-01-26 23:55:04 +0100 | [diff] [blame] | 360 | NULL, NULL, NULL, 1, s->elf_machine, |
| 361 | 0, 0); |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 362 | } |
| 363 | if (bios_size < 0) { |
| 364 | bios_size = get_image_size(filename); |
| 365 | if (bios_size > 0 && bios_size <= BIOS_SIZE) { |
| 366 | hwaddr bios_addr; |
| 367 | bios_size = (bios_size + 0xfff) & ~0xfff; |
| 368 | bios_addr = (uint32_t)(-BIOS_SIZE); |
| 369 | bios_size = load_image_targphys(filename, bios_addr, |
| 370 | bios_size); |
| 371 | } |
| 372 | } |
| 373 | } |
Daniel P. Berrange | ef1e1e0 | 2015-08-26 12:17:18 +0100 | [diff] [blame] | 374 | g_free(filename); |
Thomas Huth | fb38ebf | 2017-02-09 12:14:41 +0100 | [diff] [blame] | 375 | if (bios_size < 0 || bios_size > BIOS_SIZE) { |
| 376 | memory_region_del_subregion(get_system_memory(), &s->bios); |
| 377 | error_setg(errp, "Could not load bios image '%s'", s->bios_name); |
| 378 | return; |
| 379 | } |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 380 | } |
Thomas Huth | fb38ebf | 2017-02-09 12:14:41 +0100 | [diff] [blame] | 381 | |
| 382 | vmstate_register_ram_global(&s->bios); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 383 | } |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 384 | |
| 385 | static const VMStateDescription vmstate_raven = { |
| 386 | .name = "raven", |
| 387 | .version_id = 0, |
| 388 | .minimum_version_id = 0, |
Richard Henderson | e2bd53a | 2023-12-21 14:16:27 +1100 | [diff] [blame] | 389 | .fields = (const VMStateField[]) { |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 390 | VMSTATE_PCI_DEVICE(dev, RavenPCIState), |
| 391 | VMSTATE_END_OF_LIST() |
| 392 | }, |
| 393 | }; |
| 394 | |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 395 | static void raven_class_init(ObjectClass *klass, void *data) |
| 396 | { |
| 397 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 398 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 399 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 400 | k->realize = raven_realize; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 401 | k->vendor_id = PCI_VENDOR_ID_MOTOROLA; |
| 402 | k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN; |
| 403 | k->revision = 0x00; |
| 404 | k->class_id = PCI_CLASS_BRIDGE_HOST; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 405 | dc->desc = "PReP Host Bridge - Motorola Raven"; |
| 406 | dc->vmsd = &vmstate_raven; |
Markus Armbruster | 08c58f9 | 2013-11-28 17:26:58 +0100 | [diff] [blame] | 407 | /* |
Markus Armbruster | 9280eb3 | 2015-12-17 17:35:13 +0100 | [diff] [blame] | 408 | * Reason: PCI-facing part of the host bridge, not usable without |
| 409 | * the host-facing part, which can't be device_add'ed, yet. |
Markus Armbruster | 08c58f9 | 2013-11-28 17:26:58 +0100 | [diff] [blame] | 410 | */ |
Eduardo Habkost | e90f2a8 | 2017-05-03 17:35:44 -0300 | [diff] [blame] | 411 | dc->user_creatable = false; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 412 | } |
| 413 | |
Andreas Färber | 4240abf | 2012-08-20 19:07:56 +0200 | [diff] [blame] | 414 | static const TypeInfo raven_info = { |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 415 | .name = TYPE_RAVEN_PCI_DEVICE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 416 | .parent = TYPE_PCI_DEVICE, |
| 417 | .instance_size = sizeof(RavenPCIState), |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 418 | .class_init = raven_class_init, |
Eduardo Habkost | fd3b02c | 2017-09-27 16:56:34 -0300 | [diff] [blame] | 419 | .interfaces = (InterfaceInfo[]) { |
| 420 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, |
| 421 | { }, |
| 422 | }, |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 423 | }; |
| 424 | |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 425 | static Property raven_pcihost_properties[] = { |
| 426 | DEFINE_PROP_UINT32("elf-machine", PREPPCIState, pci_dev.elf_machine, |
| 427 | EM_NONE), |
| 428 | DEFINE_PROP_STRING("bios-name", PREPPCIState, pci_dev.bios_name), |
Mark Cave-Ayland | f40b83a | 2018-09-08 10:08:19 +0100 | [diff] [blame] | 429 | /* Temporary workaround until legacy prep machine is removed */ |
| 430 | DEFINE_PROP_BOOL("is-legacy-prep", PREPPCIState, is_legacy_prep, |
| 431 | false), |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 432 | DEFINE_PROP_END_OF_LIST() |
| 433 | }; |
| 434 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 435 | static void raven_pcihost_class_init(ObjectClass *klass, void *data) |
| 436 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 437 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 438 | |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 439 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 440 | dc->realize = raven_pcihost_realizefn; |
Marc-André Lureau | 4f67d30 | 2020-01-10 19:30:32 +0400 | [diff] [blame] | 441 | device_class_set_props(dc, raven_pcihost_properties); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 442 | dc->fw_name = "pci"; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 443 | } |
| 444 | |
Andreas Färber | 4240abf | 2012-08-20 19:07:56 +0200 | [diff] [blame] | 445 | static const TypeInfo raven_pcihost_info = { |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 446 | .name = TYPE_RAVEN_PCI_HOST_BRIDGE, |
Andreas Färber | 8558d94 | 2012-08-20 19:08:08 +0200 | [diff] [blame] | 447 | .parent = TYPE_PCI_HOST_BRIDGE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 448 | .instance_size = sizeof(PREPPCIState), |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 449 | .instance_init = raven_pcihost_initfn, |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 450 | .class_init = raven_pcihost_class_init, |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 451 | }; |
| 452 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 453 | static void raven_register_types(void) |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 454 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 455 | type_register_static(&raven_pcihost_info); |
| 456 | type_register_static(&raven_info); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 457 | } |
| 458 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 459 | type_init(raven_register_types) |