blob: a7dfddd69ea9dc8568fbac2a0c47a93e8dca18b3 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
Andreas Färber98aca3c2012-05-26 19:14:52 +02005 * Copyright (c) 2011-2013 Andreas Färber
ths5fafdf22007-09-16 21:08:06 +00006 *
pbrook502a5392006-05-13 16:11:23 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25
Peter Maydell0d755902016-01-26 18:16:58 +000026#include "qemu/osdep.h"
Paolo Bonzini2c65db52020-10-28 07:36:57 -040027#include "qemu/datadir.h"
Philippe Mathieu-Daudéab3dd742018-06-25 09:42:24 -030028#include "qemu/units.h"
Prasad J Pandit520f26f2020-08-11 17:11:25 +053029#include "qemu/log.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010030#include "qapi/error.h"
Markus Armbrusteredf5ca52022-12-22 11:03:28 +010031#include "hw/pci/pci_device.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010032#include "hw/pci/pci_bus.h"
33#include "hw/pci/pci_host.h"
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020034#include "hw/qdev-properties.h"
Markus Armbrusterd6454272019-08-12 07:23:45 +020035#include "migration/vmstate.h"
Paolo Bonzini852c27e2019-12-12 17:15:43 +010036#include "hw/intc/i8259.h"
Markus Armbruster64552b62019-08-12 07:23:42 +020037#include "hw/irq.h"
Hervé Poussineaud0b25422013-11-05 00:09:45 +010038#include "hw/loader.h"
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +010039#include "hw/or-irq.h"
Hervé Poussineaud0b25422013-11-05 00:09:45 +010040#include "elf.h"
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040041#include "qom/object.h"
pbrook502a5392006-05-13 16:11:23 +000042
Andreas Färber98aca3c2012-05-26 19:14:52 +020043#define TYPE_RAVEN_PCI_DEVICE "raven"
Andreas Färber03a6b662012-08-20 19:08:04 +020044#define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
45
Eduardo Habkost80633962020-09-16 14:25:19 -040046OBJECT_DECLARE_SIMPLE_TYPE(RavenPCIState, RAVEN_PCI_DEVICE)
Andreas Färber98aca3c2012-05-26 19:14:52 +020047
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040048struct RavenPCIState {
Andreas Färber98aca3c2012-05-26 19:14:52 +020049 PCIDevice dev;
Hervé Poussineaud0b25422013-11-05 00:09:45 +010050
51 uint32_t elf_machine;
52 char *bios_name;
53 MemoryRegion bios;
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040054};
Andreas Färber98aca3c2012-05-26 19:14:52 +020055
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040056typedef struct PRePPCIState PREPPCIState;
Eduardo Habkost8110fa12020-08-31 17:07:33 -040057DECLARE_INSTANCE_CHECKER(PREPPCIState, RAVEN_PCI_HOST_BRIDGE,
58 TYPE_RAVEN_PCI_HOST_BRIDGE)
Andreas Färber03a6b662012-08-20 19:08:04 +020059
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040060struct PRePPCIState {
Andreas Färber67c332f2012-08-20 19:08:09 +020061 PCIHostState parent_obj;
Andreas Färber03a6b662012-08-20 19:08:04 +020062
Philippe Mathieu-Daudée844f0c2023-01-13 21:01:38 +010063 OrIRQState *or_irq;
Mark Cave-Ayland55a22902018-09-08 10:08:18 +010064 qemu_irq pci_irqs[PCI_NUM_PINS];
Andreas Färber98aca3c2012-05-26 19:14:52 +020065 PCIBus pci_bus;
Hervé Poussineau9a183912014-03-17 23:00:20 +010066 AddressSpace pci_io_as;
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +010067 MemoryRegion pci_io;
Hervé Poussineau9a183912014-03-17 23:00:20 +010068 MemoryRegion pci_io_non_contiguous;
Hervé Poussineau1fe9e262014-03-17 23:00:22 +010069 MemoryRegion pci_memory;
Hervé Poussineau49a4e212014-03-17 23:00:19 +010070 MemoryRegion pci_intack;
Hervé Poussineaud16644e2014-03-17 23:00:23 +010071 MemoryRegion bm;
72 MemoryRegion bm_ram_alias;
73 MemoryRegion bm_pci_memory_alias;
74 AddressSpace bm_as;
Andreas Färber98aca3c2012-05-26 19:14:52 +020075 RavenPCIState pci_dev;
Hervé Poussineau9a183912014-03-17 23:00:20 +010076
77 int contiguous_map;
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +010078 bool is_legacy_prep;
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040079};
pbrook502a5392006-05-13 16:11:23 +000080
Philippe Mathieu-Daudéab3dd742018-06-25 09:42:24 -030081#define BIOS_SIZE (1 * MiB)
Hervé Poussineaud0b25422013-11-05 00:09:45 +010082
Philippe Mathieu-Daudé64e73922021-04-16 18:15:56 +020083#define PCI_IO_BASE_ADDR 0x80000000 /* Physical address on main bus */
84
Hervé Poussineauf205da62014-03-17 23:00:25 +010085static inline uint32_t raven_pci_io_config(hwaddr addr)
pbrook502a5392006-05-13 16:11:23 +000086{
87 int i;
88
Andreas Färber03a6b662012-08-20 19:08:04 +020089 for (i = 0; i < 11; i++) {
90 if ((addr & (1 << (11 + i))) != 0) {
pbrook502a5392006-05-13 16:11:23 +000091 break;
Andreas Färber03a6b662012-08-20 19:08:04 +020092 }
pbrook502a5392006-05-13 16:11:23 +000093 }
94 return (addr & 0x7ff) | (i << 11);
95}
96
Hervé Poussineauf205da62014-03-17 23:00:25 +010097static void raven_pci_io_write(void *opaque, hwaddr addr,
98 uint64_t val, unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000099{
100 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +0200101 PCIHostState *phb = PCI_HOST_BRIDGE(s);
Hervé Poussineauf205da62014-03-17 23:00:25 +0100102 pci_data_write(phb->bus, raven_pci_io_config(addr), val, size);
pbrook502a5392006-05-13 16:11:23 +0000103}
104
Hervé Poussineauf205da62014-03-17 23:00:25 +0100105static uint64_t raven_pci_io_read(void *opaque, hwaddr addr,
106 unsigned int size)
pbrook502a5392006-05-13 16:11:23 +0000107{
108 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +0200109 PCIHostState *phb = PCI_HOST_BRIDGE(s);
Hervé Poussineauf205da62014-03-17 23:00:25 +0100110 return pci_data_read(phb->bus, raven_pci_io_config(addr), size);
pbrook502a5392006-05-13 16:11:23 +0000111}
112
Hervé Poussineauf205da62014-03-17 23:00:25 +0100113static const MemoryRegionOps raven_pci_io_ops = {
114 .read = raven_pci_io_read,
115 .write = raven_pci_io_write,
Andreas Färber9c95f182012-01-12 03:44:42 +0100116 .endianness = DEVICE_LITTLE_ENDIAN,
pbrook502a5392006-05-13 16:11:23 +0000117};
118
Hervé Poussineauf205da62014-03-17 23:00:25 +0100119static uint64_t raven_intack_read(void *opaque, hwaddr addr,
120 unsigned int size)
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200121{
122 return pic_read_irq(isa_pic);
123}
124
Prasad J Pandit520f26f2020-08-11 17:11:25 +0530125static void raven_intack_write(void *opaque, hwaddr addr,
126 uint64_t data, unsigned size)
127{
128 qemu_log_mask(LOG_UNIMP, "%s not implemented\n", __func__);
129}
130
Hervé Poussineauf205da62014-03-17 23:00:25 +0100131static const MemoryRegionOps raven_intack_ops = {
132 .read = raven_intack_read,
Prasad J Pandit520f26f2020-08-11 17:11:25 +0530133 .write = raven_intack_write,
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200134 .valid = {
135 .max_access_size = 1,
136 },
137};
138
Hervé Poussineau9a183912014-03-17 23:00:20 +0100139static inline hwaddr raven_io_address(PREPPCIState *s,
140 hwaddr addr)
141{
142 if (s->contiguous_map == 0) {
143 /* 64 KB contiguous space for IOs */
144 addr &= 0xFFFF;
145 } else {
146 /* 8 MB non-contiguous space for IOs */
147 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
148 }
149
150 /* FIXME: handle endianness switch */
151
152 return addr;
153}
154
155static uint64_t raven_io_read(void *opaque, hwaddr addr,
156 unsigned int size)
157{
158 PREPPCIState *s = opaque;
159 uint8_t buf[4];
160
161 addr = raven_io_address(s, addr);
Philippe Mathieu-Daudé64e73922021-04-16 18:15:56 +0200162 address_space_read(&s->pci_io_as, addr + PCI_IO_BASE_ADDR,
Peter Maydell5c9eb022015-04-26 16:49:24 +0100163 MEMTXATTRS_UNSPECIFIED, buf, size);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100164
165 if (size == 1) {
166 return buf[0];
167 } else if (size == 2) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100168 return lduw_le_p(buf);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100169 } else if (size == 4) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100170 return ldl_le_p(buf);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100171 } else {
172 g_assert_not_reached();
173 }
174}
175
176static void raven_io_write(void *opaque, hwaddr addr,
177 uint64_t val, unsigned int size)
178{
179 PREPPCIState *s = opaque;
180 uint8_t buf[4];
181
182 addr = raven_io_address(s, addr);
183
184 if (size == 1) {
185 buf[0] = val;
186 } else if (size == 2) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100187 stw_le_p(buf, val);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100188 } else if (size == 4) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100189 stl_le_p(buf, val);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100190 } else {
191 g_assert_not_reached();
192 }
193
Philippe Mathieu-Daudé64e73922021-04-16 18:15:56 +0200194 address_space_write(&s->pci_io_as, addr + PCI_IO_BASE_ADDR,
Peter Maydell5c9eb022015-04-26 16:49:24 +0100195 MEMTXATTRS_UNSPECIFIED, buf, size);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100196}
197
198static const MemoryRegionOps raven_io_ops = {
199 .read = raven_io_read,
200 .write = raven_io_write,
201 .endianness = DEVICE_LITTLE_ENDIAN,
202 .impl.max_access_size = 4,
Peter Maydellf94d58f2024-02-15 11:30:45 +0000203 .impl.unaligned = true,
Hervé Poussineau9a183912014-03-17 23:00:20 +0100204 .valid.unaligned = true,
205};
206
Hervé Poussineauf205da62014-03-17 23:00:25 +0100207static int raven_map_irq(PCIDevice *pci_dev, int irq_num)
pbrook502a5392006-05-13 16:11:23 +0000208{
pbrook80b3ada2006-09-24 17:01:44 +0000209 return (irq_num + (pci_dev->devfn >> 3)) & 1;
pbrookd2b59312006-09-24 00:16:34 +0000210}
211
Hervé Poussineauf205da62014-03-17 23:00:25 +0100212static void raven_set_irq(void *opaque, int irq_num, int level)
pbrookd2b59312006-09-24 00:16:34 +0000213{
Mark Cave-Ayland55a22902018-09-08 10:08:18 +0100214 PREPPCIState *s = opaque;
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200215
Mark Cave-Ayland55a22902018-09-08 10:08:18 +0100216 qemu_set_irq(s->pci_irqs[irq_num], level);
pbrook502a5392006-05-13 16:11:23 +0000217}
218
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100219static AddressSpace *raven_pcihost_set_iommu(PCIBus *bus, void *opaque,
220 int devfn)
221{
222 PREPPCIState *s = opaque;
223
224 return &s->bm_as;
225}
226
Yi Liuba7d12e2023-10-17 18:14:04 +0200227static const PCIIOMMUOps raven_iommu_ops = {
228 .get_address_space = raven_pcihost_set_iommu,
229};
230
Hervé Poussineau9a183912014-03-17 23:00:20 +0100231static void raven_change_gpio(void *opaque, int n, int level)
232{
233 PREPPCIState *s = opaque;
234
235 s->contiguous_map = level;
236}
237
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100238static void raven_pcihost_realizefn(DeviceState *d, Error **errp)
pbrook502a5392006-05-13 16:11:23 +0000239{
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100240 SysBusDevice *dev = SYS_BUS_DEVICE(d);
Andreas Färber8558d942012-08-20 19:08:08 +0200241 PCIHostState *h = PCI_HOST_BRIDGE(dev);
Andreas Färber03a6b662012-08-20 19:08:04 +0200242 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100243 MemoryRegion *address_space_mem = get_system_memory();
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100244 int i;
pbrook502a5392006-05-13 16:11:23 +0000245
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +0100246 if (s->is_legacy_prep) {
247 for (i = 0; i < PCI_NUM_PINS; i++) {
248 sysbus_init_irq(dev, &s->pci_irqs[i]);
249 }
250 } else {
251 /* According to PReP specification section 6.1.6 "System Interrupt
252 * Assignments", all PCI interrupts are routed via IRQ 15 */
253 s->or_irq = OR_IRQ(object_new(TYPE_OR_IRQ));
Markus Armbruster5325cc32020-07-07 18:05:54 +0200254 object_property_set_int(OBJECT(s->or_irq), "num-lines", PCI_NUM_PINS,
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +0100255 &error_fatal);
Markus Armbrusterce189ab2020-06-10 07:32:45 +0200256 qdev_realize(DEVICE(s->or_irq), NULL, &error_fatal);
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +0100257 sysbus_init_irq(dev, &s->or_irq->out_irq);
258
259 for (i = 0; i < PCI_NUM_PINS; i++) {
260 s->pci_irqs[i] = qdev_get_gpio_in(DEVICE(s->or_irq), i);
261 }
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100262 }
pbrook502a5392006-05-13 16:11:23 +0000263
Hervé Poussineau9a183912014-03-17 23:00:20 +0100264 qdev_init_gpio_in(d, raven_change_gpio, 1);
265
Bernhard Beschowf021f4e2023-01-09 18:23:17 +0100266 pci_bus_irqs(&s->pci_bus, raven_set_irq, s, PCI_NUM_PINS);
267 pci_bus_map_irqs(&s->pci_bus, raven_map_irq);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100268
Hervé Poussineau24038372014-03-17 23:00:24 +0100269 memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops, s,
270 "pci-conf-idx", 4);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100271 memory_region_add_subregion(&s->pci_io, 0xcf8, &h->conf_mem);
pbrook502a5392006-05-13 16:11:23 +0000272
Hervé Poussineau24038372014-03-17 23:00:24 +0100273 memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, s,
274 "pci-conf-data", 4);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100275 memory_region_add_subregion(&s->pci_io, 0xcfc, &h->data_mem);
pbrook502a5392006-05-13 16:11:23 +0000276
Hervé Poussineauf205da62014-03-17 23:00:25 +0100277 memory_region_init_io(&h->mmcfg, OBJECT(s), &raven_pci_io_ops, s,
278 "pciio", 0x00400000);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100279 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
pbrook502a5392006-05-13 16:11:23 +0000280
Hervé Poussineauf205da62014-03-17 23:00:25 +0100281 memory_region_init_io(&s->pci_intack, OBJECT(s), &raven_intack_ops, s,
Hervé Poussineau49a4e212014-03-17 23:00:19 +0100282 "pci-intack", 1);
283 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->pci_intack);
Andreas Färber55526052012-01-03 01:50:07 +0100284
Andreas Färber98aca3c2012-05-26 19:14:52 +0200285 /* TODO Remove once realize propagates to child devices. */
Markus Armbruster68424112020-06-10 07:32:01 +0200286 qdev_realize(DEVICE(&s->pci_dev), BUS(&s->pci_bus), errp);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200287}
288
289static void raven_pcihost_initfn(Object *obj)
290{
291 PCIHostState *h = PCI_HOST_BRIDGE(obj);
292 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(obj);
293 MemoryRegion *address_space_mem = get_system_memory();
Andreas Färber98aca3c2012-05-26 19:14:52 +0200294 DeviceState *pci_dev;
295
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100296 memory_region_init(&s->pci_io, obj, "pci-io", 0x3f800000);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100297 memory_region_init_io(&s->pci_io_non_contiguous, obj, &raven_io_ops, s,
298 "pci-io-non-contiguous", 0x00800000);
Hervé Poussineau97db0462014-04-01 23:19:15 +0200299 memory_region_init(&s->pci_memory, obj, "pci-memory", 0x3f000000);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100300 address_space_init(&s->pci_io_as, &s->pci_io, "raven-io");
Hervé Poussineau9a183912014-03-17 23:00:20 +0100301
Alexander Bulekov6dad5a62023-04-27 17:10:12 -0400302 /*
303 * Raven's raven_io_ops use the address-space API to access pci-conf-idx
304 * (which is also owned by the raven device). As such, mark the
305 * pci_io_non_contiguous as re-entrancy safe.
306 */
307 s->pci_io_non_contiguous.disable_reentrancy_guard = true;
308
Hervé Poussineau9a183912014-03-17 23:00:20 +0100309 /* CPU address space */
Philippe Mathieu-Daudé64e73922021-04-16 18:15:56 +0200310 memory_region_add_subregion(address_space_mem, PCI_IO_BASE_ADDR,
311 &s->pci_io);
312 memory_region_add_subregion_overlap(address_space_mem, PCI_IO_BASE_ADDR,
Hervé Poussineau9a183912014-03-17 23:00:20 +0100313 &s->pci_io_non_contiguous, 1);
Hervé Poussineau1fe9e262014-03-17 23:00:22 +0100314 memory_region_add_subregion(address_space_mem, 0xc0000000, &s->pci_memory);
Peter Maydell8d4cdf02021-09-23 13:11:50 +0100315 pci_root_bus_init(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL,
316 &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100317
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100318 /* Bus master address space */
Philippe Mathieu-Daudéea2fe4d2020-06-01 16:29:24 +0200319 memory_region_init(&s->bm, obj, "bm-raven", 4 * GiB);
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100320 memory_region_init_alias(&s->bm_pci_memory_alias, obj, "bm-pci-memory",
321 &s->pci_memory, 0,
322 memory_region_size(&s->pci_memory));
323 memory_region_init_alias(&s->bm_ram_alias, obj, "bm-system",
324 get_system_memory(), 0, 0x80000000);
325 memory_region_add_subregion(&s->bm, 0 , &s->bm_pci_memory_alias);
326 memory_region_add_subregion(&s->bm, 0x80000000, &s->bm_ram_alias);
327 address_space_init(&s->bm_as, &s->bm, "raven-bm");
Yi Liuba7d12e2023-10-17 18:14:04 +0200328 pci_setup_iommu(&s->pci_bus, &raven_iommu_ops, s);
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100329
Andreas Färber98aca3c2012-05-26 19:14:52 +0200330 h->bus = &s->pci_bus;
331
Andreas Färber213f0c42013-08-23 19:37:12 +0200332 object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_RAVEN_PCI_DEVICE);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200333 pci_dev = DEVICE(&s->pci_dev);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200334 object_property_set_int(OBJECT(&s->pci_dev), "addr", PCI_DEVFN(0, 0),
Andreas Färber98aca3c2012-05-26 19:14:52 +0200335 NULL);
336 qdev_prop_set_bit(pci_dev, "multifunction", false);
Andreas Färber55526052012-01-03 01:50:07 +0100337}
338
Markus Armbruster9af21db2015-01-19 15:52:30 +0100339static void raven_realize(PCIDevice *d, Error **errp)
Andreas Färber55526052012-01-03 01:50:07 +0100340{
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100341 RavenPCIState *s = RAVEN_PCI_DEVICE(d);
342 char *filename;
343 int bios_size = -1;
344
Philippe Mathieu-Daudé8a8c9c32023-01-05 18:37:02 +0100345 d->config[PCI_CACHE_LINE_SIZE] = 0x08;
346 d->config[PCI_LATENCY_TIMER] = 0x10;
347 d->config[PCI_CAPABILITY_LIST] = 0x00;
pbrook502a5392006-05-13 16:11:23 +0000348
Philippe Mathieu-Daudécb50fc62023-11-20 13:25:56 +0100349 if (!memory_region_init_rom_nomigrate(&s->bios, OBJECT(s), "bios",
350 BIOS_SIZE, errp)) {
351 return;
352 }
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100353 memory_region_add_subregion(get_system_memory(), (uint32_t)(-BIOS_SIZE),
354 &s->bios);
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100355 if (s->bios_name) {
356 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, s->bios_name);
357 if (filename) {
358 if (s->elf_machine != EM_NONE) {
Liam Merwick4366e1d2019-01-15 12:18:03 +0000359 bios_size = load_elf(filename, NULL, NULL, NULL, NULL,
Aleksandar Markovic6cdda0f2020-01-26 23:55:04 +0100360 NULL, NULL, NULL, 1, s->elf_machine,
361 0, 0);
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100362 }
363 if (bios_size < 0) {
364 bios_size = get_image_size(filename);
365 if (bios_size > 0 && bios_size <= BIOS_SIZE) {
366 hwaddr bios_addr;
367 bios_size = (bios_size + 0xfff) & ~0xfff;
368 bios_addr = (uint32_t)(-BIOS_SIZE);
369 bios_size = load_image_targphys(filename, bios_addr,
370 bios_size);
371 }
372 }
373 }
Daniel P. Berrangeef1e1e02015-08-26 12:17:18 +0100374 g_free(filename);
Thomas Huthfb38ebf2017-02-09 12:14:41 +0100375 if (bios_size < 0 || bios_size > BIOS_SIZE) {
376 memory_region_del_subregion(get_system_memory(), &s->bios);
377 error_setg(errp, "Could not load bios image '%s'", s->bios_name);
378 return;
379 }
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100380 }
Thomas Huthfb38ebf2017-02-09 12:14:41 +0100381
382 vmstate_register_ram_global(&s->bios);
pbrook502a5392006-05-13 16:11:23 +0000383}
Andreas Färber55526052012-01-03 01:50:07 +0100384
385static const VMStateDescription vmstate_raven = {
386 .name = "raven",
387 .version_id = 0,
388 .minimum_version_id = 0,
Richard Hendersone2bd53a2023-12-21 14:16:27 +1100389 .fields = (const VMStateField[]) {
Andreas Färber55526052012-01-03 01:50:07 +0100390 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
391 VMSTATE_END_OF_LIST()
392 },
393};
394
Anthony Liguori40021f02011-12-04 12:22:06 -0600395static void raven_class_init(ObjectClass *klass, void *data)
396{
397 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600398 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600399
Markus Armbruster9af21db2015-01-19 15:52:30 +0100400 k->realize = raven_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600401 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
402 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
403 k->revision = 0x00;
404 k->class_id = PCI_CLASS_BRIDGE_HOST;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600405 dc->desc = "PReP Host Bridge - Motorola Raven";
406 dc->vmsd = &vmstate_raven;
Markus Armbruster08c58f92013-11-28 17:26:58 +0100407 /*
Markus Armbruster9280eb32015-12-17 17:35:13 +0100408 * Reason: PCI-facing part of the host bridge, not usable without
409 * the host-facing part, which can't be device_add'ed, yet.
Markus Armbruster08c58f92013-11-28 17:26:58 +0100410 */
Eduardo Habkoste90f2a82017-05-03 17:35:44 -0300411 dc->user_creatable = false;
Anthony Liguori40021f02011-12-04 12:22:06 -0600412}
413
Andreas Färber4240abf2012-08-20 19:07:56 +0200414static const TypeInfo raven_info = {
Andreas Färber98aca3c2012-05-26 19:14:52 +0200415 .name = TYPE_RAVEN_PCI_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600416 .parent = TYPE_PCI_DEVICE,
417 .instance_size = sizeof(RavenPCIState),
Anthony Liguori40021f02011-12-04 12:22:06 -0600418 .class_init = raven_class_init,
Eduardo Habkostfd3b02c2017-09-27 16:56:34 -0300419 .interfaces = (InterfaceInfo[]) {
420 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
421 { },
422 },
Andreas Färber55526052012-01-03 01:50:07 +0100423};
424
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100425static Property raven_pcihost_properties[] = {
426 DEFINE_PROP_UINT32("elf-machine", PREPPCIState, pci_dev.elf_machine,
427 EM_NONE),
428 DEFINE_PROP_STRING("bios-name", PREPPCIState, pci_dev.bios_name),
Mark Cave-Aylandf40b83a2018-09-08 10:08:19 +0100429 /* Temporary workaround until legacy prep machine is removed */
430 DEFINE_PROP_BOOL("is-legacy-prep", PREPPCIState, is_legacy_prep,
431 false),
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100432 DEFINE_PROP_END_OF_LIST()
433};
434
Anthony Liguori999e12b2012-01-24 13:12:29 -0600435static void raven_pcihost_class_init(ObjectClass *klass, void *data)
436{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600437 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600438
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300439 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100440 dc->realize = raven_pcihost_realizefn;
Marc-André Lureau4f67d302020-01-10 19:30:32 +0400441 device_class_set_props(dc, raven_pcihost_properties);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600442 dc->fw_name = "pci";
Anthony Liguori999e12b2012-01-24 13:12:29 -0600443}
444
Andreas Färber4240abf2012-08-20 19:07:56 +0200445static const TypeInfo raven_pcihost_info = {
Andreas Färber03a6b662012-08-20 19:08:04 +0200446 .name = TYPE_RAVEN_PCI_HOST_BRIDGE,
Andreas Färber8558d942012-08-20 19:08:08 +0200447 .parent = TYPE_PCI_HOST_BRIDGE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600448 .instance_size = sizeof(PREPPCIState),
Andreas Färber98aca3c2012-05-26 19:14:52 +0200449 .instance_init = raven_pcihost_initfn,
Anthony Liguori999e12b2012-01-24 13:12:29 -0600450 .class_init = raven_pcihost_class_init,
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100451};
452
Andreas Färber83f7d432012-02-09 15:20:55 +0100453static void raven_register_types(void)
Andreas Färber55526052012-01-03 01:50:07 +0100454{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600455 type_register_static(&raven_pcihost_info);
456 type_register_static(&raven_info);
Andreas Färber55526052012-01-03 01:50:07 +0100457}
458
Andreas Färber83f7d432012-02-09 15:20:55 +0100459type_init(raven_register_types)