blob: e15070188eaa5546a0e3e4068f587b70d3e591f2 [file] [log] [blame]
balrogc1713132007-04-30 01:26:42 +00001/*
2 * Intel XScale PXA255/270 GPIO controller emulation.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 *
7 * This code is licensed under the GPL.
8 */
9
Peter Maydell12b16722015-12-07 16:23:45 +000010#include "qemu/osdep.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010011#include "cpu.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010012#include "hw/hw.h"
13#include "hw/sysbus.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010014#include "hw/arm/pxa.h"
Paolo Bonzini03dd0242015-12-15 13:16:16 +010015#include "qemu/log.h"
balrogc1713132007-04-30 01:26:42 +000016
17#define PXA2XX_GPIO_BANKS 4
18
Andreas Färber922bb312013-07-24 02:03:39 +020019#define TYPE_PXA2XX_GPIO "pxa2xx-gpio"
20#define PXA2XX_GPIO(obj) \
21 OBJECT_CHECK(PXA2xxGPIOInfo, (obj), TYPE_PXA2XX_GPIO)
22
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030023typedef struct PXA2xxGPIOInfo PXA2xxGPIOInfo;
Paul Brookbc24a222009-05-10 01:44:56 +010024struct PXA2xxGPIOInfo {
Andreas Färber922bb312013-07-24 02:03:39 +020025 /*< private >*/
26 SysBusDevice parent_obj;
27 /*< public >*/
28
Benoît Canet55a8b802011-10-30 14:50:11 +010029 MemoryRegion iomem;
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030030 qemu_irq irq0, irq1, irqX;
balrogc1713132007-04-30 01:26:42 +000031 int lines;
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030032 int ncpu;
Andreas Färber95d42bb2012-05-04 00:23:14 +020033 ARMCPU *cpu;
balrogc1713132007-04-30 01:26:42 +000034
35 /* XXX: GNU C vectors are more suitable */
36 uint32_t ilevel[PXA2XX_GPIO_BANKS];
37 uint32_t olevel[PXA2XX_GPIO_BANKS];
38 uint32_t dir[PXA2XX_GPIO_BANKS];
39 uint32_t rising[PXA2XX_GPIO_BANKS];
40 uint32_t falling[PXA2XX_GPIO_BANKS];
41 uint32_t status[PXA2XX_GPIO_BANKS];
42 uint32_t gafr[PXA2XX_GPIO_BANKS * 2];
43
44 uint32_t prev_level[PXA2XX_GPIO_BANKS];
balrog38641a52007-11-17 14:07:13 +000045 qemu_irq handler[PXA2XX_GPIO_BANKS * 32];
46 qemu_irq read_notify;
balrogc1713132007-04-30 01:26:42 +000047};
48
49static struct {
50 enum {
51 GPIO_NONE,
52 GPLR,
53 GPSR,
54 GPCR,
55 GPDR,
56 GRER,
57 GFER,
58 GEDR,
59 GAFR_L,
60 GAFR_U,
61 } reg;
62 int bank;
63} pxa2xx_gpio_regs[0x200] = {
64 [0 ... 0x1ff] = { GPIO_NONE, 0 },
65#define PXA2XX_REG(reg, a0, a1, a2, a3) \
ths5fafdf22007-09-16 21:08:06 +000066 [a0] = { reg, 0 }, [a1] = { reg, 1 }, [a2] = { reg, 2 }, [a3] = { reg, 3 },
balrogc1713132007-04-30 01:26:42 +000067
68 PXA2XX_REG(GPLR, 0x000, 0x004, 0x008, 0x100)
69 PXA2XX_REG(GPSR, 0x018, 0x01c, 0x020, 0x118)
70 PXA2XX_REG(GPCR, 0x024, 0x028, 0x02c, 0x124)
71 PXA2XX_REG(GPDR, 0x00c, 0x010, 0x014, 0x10c)
72 PXA2XX_REG(GRER, 0x030, 0x034, 0x038, 0x130)
73 PXA2XX_REG(GFER, 0x03c, 0x040, 0x044, 0x13c)
74 PXA2XX_REG(GEDR, 0x048, 0x04c, 0x050, 0x148)
75 PXA2XX_REG(GAFR_L, 0x054, 0x05c, 0x064, 0x06c)
76 PXA2XX_REG(GAFR_U, 0x058, 0x060, 0x068, 0x070)
77};
78
Paul Brookbc24a222009-05-10 01:44:56 +010079static void pxa2xx_gpio_irq_update(PXA2xxGPIOInfo *s)
balrogc1713132007-04-30 01:26:42 +000080{
81 if (s->status[0] & (1 << 0))
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030082 qemu_irq_raise(s->irq0);
balrogc1713132007-04-30 01:26:42 +000083 else
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030084 qemu_irq_lower(s->irq0);
balrogc1713132007-04-30 01:26:42 +000085
86 if (s->status[0] & (1 << 1))
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030087 qemu_irq_raise(s->irq1);
balrogc1713132007-04-30 01:26:42 +000088 else
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030089 qemu_irq_lower(s->irq1);
balrogc1713132007-04-30 01:26:42 +000090
91 if ((s->status[0] & ~3) | s->status[1] | s->status[2] | s->status[3])
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030092 qemu_irq_raise(s->irqX);
balrogc1713132007-04-30 01:26:42 +000093 else
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +030094 qemu_irq_lower(s->irqX);
balrogc1713132007-04-30 01:26:42 +000095}
96
97/* Bitmap of pins used as standby and sleep wake-up sources. */
balrog38641a52007-11-17 14:07:13 +000098static const int pxa2xx_gpio_wake[PXA2XX_GPIO_BANKS] = {
balrogc1713132007-04-30 01:26:42 +000099 0x8003fe1b, 0x002001fc, 0xec080000, 0x0012007f,
100};
101
balrog38641a52007-11-17 14:07:13 +0000102static void pxa2xx_gpio_set(void *opaque, int line, int level)
balrogc1713132007-04-30 01:26:42 +0000103{
Paul Brookbc24a222009-05-10 01:44:56 +0100104 PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
Andreas Färber259186a2013-01-17 18:51:17 +0100105 CPUState *cpu = CPU(s->cpu);
balrogc1713132007-04-30 01:26:42 +0000106 int bank;
107 uint32_t mask;
108
109 if (line >= s->lines) {
Alistair Francisa89f3642017-11-08 14:56:31 -0800110 printf("%s: No GPIO pin %i\n", __func__, line);
balrogc1713132007-04-30 01:26:42 +0000111 return;
112 }
113
114 bank = line >> 5;
Peter Maydell43a32ed2014-03-10 14:56:29 +0000115 mask = 1U << (line & 31);
balrogc1713132007-04-30 01:26:42 +0000116
117 if (level) {
118 s->status[bank] |= s->rising[bank] & mask &
119 ~s->ilevel[bank] & ~s->dir[bank];
120 s->ilevel[bank] |= mask;
121 } else {
122 s->status[bank] |= s->falling[bank] & mask &
123 s->ilevel[bank] & ~s->dir[bank];
124 s->ilevel[bank] &= ~mask;
125 }
126
127 if (s->status[bank] & mask)
128 pxa2xx_gpio_irq_update(s);
129
130 /* Wake-up GPIOs */
Andreas Färber259186a2013-01-17 18:51:17 +0100131 if (cpu->halted && (mask & ~s->dir[bank] & pxa2xx_gpio_wake[bank])) {
Andreas Färberc3affe52013-01-18 15:03:43 +0100132 cpu_interrupt(cpu, CPU_INTERRUPT_EXITTB);
Andreas Färber95d42bb2012-05-04 00:23:14 +0200133 }
balrogc1713132007-04-30 01:26:42 +0000134}
135
Paul Brookbc24a222009-05-10 01:44:56 +0100136static void pxa2xx_gpio_handler_update(PXA2xxGPIOInfo *s) {
balrogc1713132007-04-30 01:26:42 +0000137 uint32_t level, diff;
138 int i, bit, line;
139 for (i = 0; i < PXA2XX_GPIO_BANKS; i ++) {
140 level = s->olevel[i] & s->dir[i];
141
142 for (diff = s->prev_level[i] ^ level; diff; diff ^= 1 << bit) {
Stefan Hajnoczi786a4ea2015-03-23 15:29:26 +0000143 bit = ctz32(diff);
balrogc1713132007-04-30 01:26:42 +0000144 line = bit + 32 * i;
balrog38641a52007-11-17 14:07:13 +0000145 qemu_set_irq(s->handler[line], (level >> bit) & 1);
balrogc1713132007-04-30 01:26:42 +0000146 }
147
148 s->prev_level[i] = level;
149 }
150}
151
Avi Kivitya8170e52012-10-23 12:30:10 +0200152static uint64_t pxa2xx_gpio_read(void *opaque, hwaddr offset,
Benoît Canet55a8b802011-10-30 14:50:11 +0100153 unsigned size)
balrogc1713132007-04-30 01:26:42 +0000154{
Paul Brookbc24a222009-05-10 01:44:56 +0100155 PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
balrogc1713132007-04-30 01:26:42 +0000156 uint32_t ret;
157 int bank;
balrogc1713132007-04-30 01:26:42 +0000158 if (offset >= 0x200)
159 return 0;
160
161 bank = pxa2xx_gpio_regs[offset].bank;
162 switch (pxa2xx_gpio_regs[offset].reg) {
163 case GPDR: /* GPIO Pin-Direction registers */
164 return s->dir[bank];
165
balrog2b76bdc2007-10-04 19:41:17 +0000166 case GPSR: /* GPIO Pin-Output Set registers */
Peter Maydellab7a0f02014-06-29 18:38:40 +0100167 qemu_log_mask(LOG_GUEST_ERROR,
168 "pxa2xx GPIO: read from write only register GPSR\n");
169 return 0;
balrog2b76bdc2007-10-04 19:41:17 +0000170
balroge1dad5a2007-11-17 18:43:47 +0000171 case GPCR: /* GPIO Pin-Output Clear registers */
Peter Maydellab7a0f02014-06-29 18:38:40 +0100172 qemu_log_mask(LOG_GUEST_ERROR,
173 "pxa2xx GPIO: read from write only register GPCR\n");
174 return 0;
balroge1dad5a2007-11-17 18:43:47 +0000175
balrogc1713132007-04-30 01:26:42 +0000176 case GRER: /* GPIO Rising-Edge Detect Enable registers */
177 return s->rising[bank];
178
179 case GFER: /* GPIO Falling-Edge Detect Enable registers */
180 return s->falling[bank];
181
182 case GAFR_L: /* GPIO Alternate Function registers */
183 return s->gafr[bank * 2];
184
185 case GAFR_U: /* GPIO Alternate Function registers */
186 return s->gafr[bank * 2 + 1];
187
188 case GPLR: /* GPIO Pin-Level registers */
189 ret = (s->olevel[bank] & s->dir[bank]) |
190 (s->ilevel[bank] & ~s->dir[bank]);
balrog38641a52007-11-17 14:07:13 +0000191 qemu_irq_raise(s->read_notify);
balrogc1713132007-04-30 01:26:42 +0000192 return ret;
193
194 case GEDR: /* GPIO Edge Detect Status registers */
195 return s->status[bank];
196
197 default:
Alistair Francisa89f3642017-11-08 14:56:31 -0800198 hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset);
balrogc1713132007-04-30 01:26:42 +0000199 }
200
201 return 0;
202}
203
Avi Kivitya8170e52012-10-23 12:30:10 +0200204static void pxa2xx_gpio_write(void *opaque, hwaddr offset,
Benoît Canet55a8b802011-10-30 14:50:11 +0100205 uint64_t value, unsigned size)
balrogc1713132007-04-30 01:26:42 +0000206{
Paul Brookbc24a222009-05-10 01:44:56 +0100207 PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
balrogc1713132007-04-30 01:26:42 +0000208 int bank;
balrogc1713132007-04-30 01:26:42 +0000209 if (offset >= 0x200)
210 return;
211
212 bank = pxa2xx_gpio_regs[offset].bank;
213 switch (pxa2xx_gpio_regs[offset].reg) {
214 case GPDR: /* GPIO Pin-Direction registers */
215 s->dir[bank] = value;
216 pxa2xx_gpio_handler_update(s);
217 break;
218
219 case GPSR: /* GPIO Pin-Output Set registers */
220 s->olevel[bank] |= value;
221 pxa2xx_gpio_handler_update(s);
222 break;
223
224 case GPCR: /* GPIO Pin-Output Clear registers */
225 s->olevel[bank] &= ~value;
226 pxa2xx_gpio_handler_update(s);
227 break;
228
229 case GRER: /* GPIO Rising-Edge Detect Enable registers */
230 s->rising[bank] = value;
231 break;
232
233 case GFER: /* GPIO Falling-Edge Detect Enable registers */
234 s->falling[bank] = value;
235 break;
236
237 case GAFR_L: /* GPIO Alternate Function registers */
238 s->gafr[bank * 2] = value;
239 break;
240
241 case GAFR_U: /* GPIO Alternate Function registers */
242 s->gafr[bank * 2 + 1] = value;
243 break;
244
245 case GEDR: /* GPIO Edge Detect Status registers */
246 s->status[bank] &= ~value;
247 pxa2xx_gpio_irq_update(s);
248 break;
249
250 default:
Alistair Francisa89f3642017-11-08 14:56:31 -0800251 hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset);
balrogc1713132007-04-30 01:26:42 +0000252 }
253}
254
Benoît Canet55a8b802011-10-30 14:50:11 +0100255static const MemoryRegionOps pxa_gpio_ops = {
256 .read = pxa2xx_gpio_read,
257 .write = pxa2xx_gpio_write,
258 .endianness = DEVICE_NATIVE_ENDIAN,
balrogc1713132007-04-30 01:26:42 +0000259};
260
Avi Kivitya8170e52012-10-23 12:30:10 +0200261DeviceState *pxa2xx_gpio_init(hwaddr base,
Andreas Färber55e5c282012-12-17 06:18:02 +0100262 ARMCPU *cpu, DeviceState *pic, int lines)
balrogc1713132007-04-30 01:26:42 +0000263{
Andreas Färber55e5c282012-12-17 06:18:02 +0100264 CPUState *cs = CPU(cpu);
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300265 DeviceState *dev;
266
Andreas Färber922bb312013-07-24 02:03:39 +0200267 dev = qdev_create(NULL, TYPE_PXA2XX_GPIO);
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300268 qdev_prop_set_int32(dev, "lines", lines);
Andreas Färber55e5c282012-12-17 06:18:02 +0100269 qdev_prop_set_int32(dev, "ncpu", cs->cpu_index);
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300270 qdev_init_nofail(dev);
271
Andreas Färber1356b982013-01-20 02:47:33 +0100272 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
273 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
Dmitry Eremin-Solenikove1f8c722011-02-25 12:13:38 +0100274 qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_0));
Andreas Färber1356b982013-01-20 02:47:33 +0100275 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1,
Dmitry Eremin-Solenikove1f8c722011-02-25 12:13:38 +0100276 qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_1));
Andreas Färber1356b982013-01-20 02:47:33 +0100277 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2,
Dmitry Eremin-Solenikove1f8c722011-02-25 12:13:38 +0100278 qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_X));
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300279
280 return dev;
281}
282
xiaoqiang zhaof79a7ff2016-10-24 16:26:55 +0100283static void pxa2xx_gpio_initfn(Object *obj)
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300284{
xiaoqiang zhaof79a7ff2016-10-24 16:26:55 +0100285 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
Andreas Färber922bb312013-07-24 02:03:39 +0200286 DeviceState *dev = DEVICE(sbd);
287 PXA2xxGPIOInfo *s = PXA2XX_GPIO(dev);
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300288
xiaoqiang zhaof79a7ff2016-10-24 16:26:55 +0100289 memory_region_init_io(&s->iomem, obj, &pxa_gpio_ops,
290 s, "pxa2xx-gpio", 0x1000);
291 sysbus_init_mmio(sbd, &s->iomem);
292 sysbus_init_irq(sbd, &s->irq0);
293 sysbus_init_irq(sbd, &s->irq1);
294 sysbus_init_irq(sbd, &s->irqX);
295}
296
297static void pxa2xx_gpio_realize(DeviceState *dev, Error **errp)
298{
299 PXA2xxGPIOInfo *s = PXA2XX_GPIO(dev);
300
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100301 s->cpu = ARM_CPU(qemu_get_cpu(s->ncpu));
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300302
Andreas Färber922bb312013-07-24 02:03:39 +0200303 qdev_init_gpio_in(dev, pxa2xx_gpio_set, s->lines);
304 qdev_init_gpio_out(dev, s->handler, s->lines);
balrogc1713132007-04-30 01:26:42 +0000305}
306
307/*
308 * Registers a callback to notify on GPLR reads. This normally
309 * shouldn't be needed but it is used for the hack on Spitz machines.
310 */
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300311void pxa2xx_gpio_read_notifier(DeviceState *dev, qemu_irq handler)
balrog38641a52007-11-17 14:07:13 +0000312{
Andreas Färber922bb312013-07-24 02:03:39 +0200313 PXA2xxGPIOInfo *s = PXA2XX_GPIO(dev);
314
balrogc1713132007-04-30 01:26:42 +0000315 s->read_notify = handler;
balrogc1713132007-04-30 01:26:42 +0000316}
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300317
318static const VMStateDescription vmstate_pxa2xx_gpio_regs = {
319 .name = "pxa2xx-gpio",
320 .version_id = 1,
321 .minimum_version_id = 1,
Juan Quintela8f1e8842014-05-13 16:09:35 +0100322 .fields = (VMStateField[]) {
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300323 VMSTATE_UINT32_ARRAY(ilevel, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
324 VMSTATE_UINT32_ARRAY(olevel, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
325 VMSTATE_UINT32_ARRAY(dir, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
326 VMSTATE_UINT32_ARRAY(rising, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
327 VMSTATE_UINT32_ARRAY(falling, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
328 VMSTATE_UINT32_ARRAY(status, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
329 VMSTATE_UINT32_ARRAY(gafr, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS * 2),
Peter Maydell166fa992014-06-29 18:38:40 +0100330 VMSTATE_UINT32_ARRAY(prev_level, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300331 VMSTATE_END_OF_LIST(),
332 },
333};
334
Anthony Liguori999e12b2012-01-24 13:12:29 -0600335static Property pxa2xx_gpio_properties[] = {
336 DEFINE_PROP_INT32("lines", PXA2xxGPIOInfo, lines, 0),
337 DEFINE_PROP_INT32("ncpu", PXA2xxGPIOInfo, ncpu, 0),
338 DEFINE_PROP_END_OF_LIST(),
339};
340
341static void pxa2xx_gpio_class_init(ObjectClass *klass, void *data)
342{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600343 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600344
Anthony Liguori39bffca2011-12-07 21:34:16 -0600345 dc->desc = "PXA2xx GPIO controller";
346 dc->props = pxa2xx_gpio_properties;
Peter Maydell166fa992014-06-29 18:38:40 +0100347 dc->vmsd = &vmstate_pxa2xx_gpio_regs;
xiaoqiang zhaof79a7ff2016-10-24 16:26:55 +0100348 dc->realize = pxa2xx_gpio_realize;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600349}
350
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100351static const TypeInfo pxa2xx_gpio_info = {
Andreas Färber922bb312013-07-24 02:03:39 +0200352 .name = TYPE_PXA2XX_GPIO,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600353 .parent = TYPE_SYS_BUS_DEVICE,
354 .instance_size = sizeof(PXA2xxGPIOInfo),
xiaoqiang zhaof79a7ff2016-10-24 16:26:55 +0100355 .instance_init = pxa2xx_gpio_initfn,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600356 .class_init = pxa2xx_gpio_class_init,
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300357};
358
Andreas Färber83f7d432012-02-09 15:20:55 +0100359static void pxa2xx_gpio_register_types(void)
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300360{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600361 type_register_static(&pxa2xx_gpio_info);
Dmitry Eremin-Solenikov0bb53332011-01-21 19:57:50 +0300362}
Andreas Färber83f7d432012-02-09 15:20:55 +0100363
364type_init(pxa2xx_gpio_register_types)