blob: 3e65e68619969deeeae01e8278ee1c595f4a1db4 [file] [log] [blame]
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +02001/*
2 * QEMU Xilinx OPB Interrupt Controller.
3 *
4 * Copyright (c) 2009 Edgar E. Iglesias.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
Peter Maydell90191d02016-01-26 18:17:19 +000025#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010026#include "hw/sysbus.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020027#include "qemu/module.h"
Markus Armbruster64552b62019-08-12 07:23:42 +020028#include "hw/irq.h"
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020029#include "hw/qdev-properties.h"
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020030
31#define D(x)
32
33#define R_ISR 0
34#define R_IPR 1
35#define R_IER 2
36#define R_IAR 3
37#define R_SIE 4
38#define R_CIE 5
39#define R_IVR 6
40#define R_MER 7
41#define R_MAX 8
42
Andreas Färbercc3e0642013-07-26 20:46:22 +020043#define TYPE_XILINX_INTC "xlnx.xps-intc"
44#define XILINX_INTC(obj) OBJECT_CHECK(struct xlx_pic, (obj), TYPE_XILINX_INTC)
45
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020046struct xlx_pic
47{
Andreas Färbercc3e0642013-07-26 20:46:22 +020048 SysBusDevice parent_obj;
49
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +020050 MemoryRegion mmio;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020051 qemu_irq parent_irq;
52
53 /* Configuration reg chosen at synthesis-time. QEMU populates
54 the bits at board-setup. */
55 uint32_t c_kind_of_intr;
56
57 /* Runtime control registers. */
58 uint32_t regs[R_MAX];
Peter Crosthwaite45fdd3b2013-06-11 10:59:09 +100059 /* state of the interrupt input pins */
60 uint32_t irq_pin_state;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020061};
62
63static void update_irq(struct xlx_pic *p)
64{
65 uint32_t i;
Peter Crosthwaite45fdd3b2013-06-11 10:59:09 +100066
67 /* level triggered interrupt */
68 if (p->regs[R_MER] & 2) {
69 p->regs[R_ISR] |= p->irq_pin_state & ~p->c_kind_of_intr;
70 }
71
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020072 /* Update the pending register. */
73 p->regs[R_IPR] = p->regs[R_ISR] & p->regs[R_IER];
74
75 /* Update the vector register. */
76 for (i = 0; i < 32; i++) {
Peter Maydell0bc60bd2014-03-17 16:00:40 +000077 if (p->regs[R_IPR] & (1U << i)) {
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020078 break;
Peter Maydell0bc60bd2014-03-17 16:00:40 +000079 }
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020080 }
81 if (i == 32)
82 i = ~0;
83
84 p->regs[R_IVR] = i;
Peter Crosthwaite5c9f4332013-06-06 16:38:03 +000085 qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020086}
87
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +020088static uint64_t
Avi Kivitya8170e52012-10-23 12:30:10 +020089pic_read(void *opaque, hwaddr addr, unsigned int size)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020090{
91 struct xlx_pic *p = opaque;
92 uint32_t r = 0;
93
94 addr >>= 2;
95 switch (addr)
96 {
97 default:
98 if (addr < ARRAY_SIZE(p->regs))
99 r = p->regs[addr];
100 break;
101
102 }
103 D(printf("%s %x=%x\n", __func__, addr * 4, r));
104 return r;
105}
106
107static void
Avi Kivitya8170e52012-10-23 12:30:10 +0200108pic_write(void *opaque, hwaddr addr,
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +0200109 uint64_t val64, unsigned int size)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200110{
111 struct xlx_pic *p = opaque;
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +0200112 uint32_t value = val64;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200113
114 addr >>= 2;
115 D(qemu_log("%s addr=%x val=%x\n", __func__, addr * 4, value));
116 switch (addr)
117 {
118 case R_IAR:
119 p->regs[R_ISR] &= ~value; /* ACK. */
120 break;
121 case R_SIE:
122 p->regs[R_IER] |= value; /* Atomic set ie. */
123 break;
124 case R_CIE:
125 p->regs[R_IER] &= ~value; /* Atomic clear ie. */
126 break;
Guenter Roeck12f7fb62014-04-25 08:39:47 -0700127 case R_MER:
128 p->regs[R_MER] = value & 0x3;
129 break;
Peter Crosthwaitefa96d612013-06-11 10:59:55 +1000130 case R_ISR:
131 if ((p->regs[R_MER] & 2)) {
132 break;
133 }
134 /* fallthrough */
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200135 default:
136 if (addr < ARRAY_SIZE(p->regs))
137 p->regs[addr] = value;
138 break;
139 }
140 update_irq(p);
141}
142
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +0200143static const MemoryRegionOps pic_ops = {
144 .read = pic_read,
145 .write = pic_write,
146 .endianness = DEVICE_NATIVE_ENDIAN,
147 .valid = {
148 .min_access_size = 4,
149 .max_access_size = 4
150 }
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200151};
152
153static void irq_handler(void *opaque, int irq, int level)
154{
155 struct xlx_pic *p = opaque;
156
Peter Crosthwaite45fdd3b2013-06-11 10:59:09 +1000157 /* edge triggered interrupt */
158 if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) {
159 p->regs[R_ISR] |= (level << irq);
160 }
161
162 p->irq_pin_state &= ~(1 << irq);
163 p->irq_pin_state |= level << irq;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200164 update_irq(p);
165}
166
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700167static void xilinx_intc_init(Object *obj)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200168{
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700169 struct xlx_pic *p = XILINX_INTC(obj);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200170
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700171 qdev_init_gpio_in(DEVICE(obj), irq_handler, 32);
172 sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200173
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700174 memory_region_init_io(&p->mmio, obj, &pic_ops, p, "xlnx.xps-intc",
Paolo Bonzini1437c942013-06-06 21:25:08 -0400175 R_MAX * 4);
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700176 sysbus_init_mmio(SYS_BUS_DEVICE(obj), &p->mmio);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200177}
178
Anthony Liguori999e12b2012-01-24 13:12:29 -0600179static Property xilinx_intc_properties[] = {
180 DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0),
181 DEFINE_PROP_END_OF_LIST(),
182};
183
184static void xilinx_intc_class_init(ObjectClass *klass, void *data)
185{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600186 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600187
Marc-André Lureau4f67d302020-01-10 19:30:32 +0400188 device_class_set_props(dc, xilinx_intc_properties);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600189}
190
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100191static const TypeInfo xilinx_intc_info = {
Andreas Färbercc3e0642013-07-26 20:46:22 +0200192 .name = TYPE_XILINX_INTC,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600193 .parent = TYPE_SYS_BUS_DEVICE,
194 .instance_size = sizeof(struct xlx_pic),
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700195 .instance_init = xilinx_intc_init,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600196 .class_init = xilinx_intc_class_init,
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200197};
198
Andreas Färber83f7d432012-02-09 15:20:55 +0100199static void xilinx_intc_register_types(void)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200200{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600201 type_register_static(&xilinx_intc_info);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200202}
203
Andreas Färber83f7d432012-02-09 15:20:55 +0100204type_init(xilinx_intc_register_types)