blob: e49fc86eb88897e804c724cfa56598037a870331 [file] [log] [blame]
Michal Simek00914b72011-03-14 11:29:19 +01001/*
2 * Model of Petalogix linux reference design targeting Xilinx Spartan ml605
3 * board.
4 *
5 * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
6 * Copyright (c) 2011 PetaLogix
7 * Copyright (c) 2009 Edgar E. Iglesias.
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * THE SOFTWARE.
26 */
27
Peter Maydell8fd9dec2016-01-26 18:05:31 +000028#include "qemu/osdep.h"
Philippe Mathieu-Daudéa4fb3312018-06-25 09:42:16 -030029#include "qemu/units.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010030#include "qapi/error.h"
Paolo Bonzini4771d752016-01-19 21:51:44 +010031#include "cpu.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010032#include "hw/sysbus.h"
Paolo Bonzini1422e322012-10-24 08:43:34 +020033#include "net/net.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/block/flash.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/sysemu.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010036#include "hw/boards.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010037#include "hw/char/serial.h"
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020038#include "hw/qdev-properties.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
Alistair Francis8fd06712016-01-21 14:15:03 +000040#include "hw/ssi/ssi.h"
Michal Simek00914b72011-03-14 11:29:19 +010041
Paolo Bonzini47b43a12013-03-18 17:36:02 +010042#include "boot.h"
Peter A. G. Crosthwaite669b4982012-08-10 13:16:11 +100043
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010044#include "hw/stream.h"
Michal Simek00914b72011-03-14 11:29:19 +010045
Philippe Mathieu-Daudéa4fb3312018-06-25 09:42:16 -030046#define LMB_BRAM_SIZE (128 * KiB)
47#define FLASH_SIZE (32 * MiB)
Michal Simek00914b72011-03-14 11:29:19 +010048
Peter A. G. Crosthwaited94e7432012-03-04 21:03:51 +100049#define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb"
Michal Simek00914b72011-03-14 11:29:19 +010050
Peter A. G. Crosthwaiteacd3b6b2012-03-27 17:57:47 +100051#define NUM_SPI_FLASHES 4
52
Peter Crosthwaite81741962014-02-25 16:39:29 -080053#define SPI_BASEADDR 0x40a00000
Peter A. G. Crosthwaited94e7432012-03-04 21:03:51 +100054#define MEMORY_BASEADDR 0x50000000
55#define FLASH_BASEADDR 0x86000000
56#define INTC_BASEADDR 0x81800000
57#define TIMER_BASEADDR 0x83c00000
58#define UART16550_BASEADDR 0x83e00000
59#define AXIENET_BASEADDR 0x82780000
60#define AXIDMA_BASEADDR 0x84600000
Michal Simek00914b72011-03-14 11:29:19 +010061
Peter Crosthwaite81741962014-02-25 16:39:29 -080062#define AXIDMA_IRQ1 0
63#define AXIDMA_IRQ0 1
64#define TIMER_IRQ 2
65#define AXIENET_IRQ 3
66#define SPI_IRQ 4
67#define UART16550_IRQ 5
68
Michal Simek00914b72011-03-14 11:29:19 +010069static void
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +030070petalogix_ml605_init(MachineState *machine)
Michal Simek00914b72011-03-14 11:29:19 +010071{
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +030072 ram_addr_t ram_size = machine->ram_size;
Richard Henderson39186d82011-08-11 16:07:16 -070073 MemoryRegion *address_space_mem = get_system_memory();
Peter A. G. Crosthwaite669b4982012-08-10 13:16:11 +100074 DeviceState *dev, *dma, *eth0;
Peter Crosthwaite42bb9c92013-04-16 10:28:35 +100075 Object *ds, *cs;
Andreas Färbera9480e52012-05-05 12:19:03 +020076 MicroBlazeCPU *cpu;
Peter A. G. Crosthwaiteacd3b6b2012-03-27 17:57:47 +100077 SysBusDevice *busdev;
Michal Simek00914b72011-03-14 11:29:19 +010078 DriveInfo *dinfo;
79 int i;
Avi Kivityd7973c72011-09-12 15:27:25 +030080 MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1);
81 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
Alistair Francis73c69452014-01-13 13:35:26 +100082 qemu_irq irq[32];
Michal Simek00914b72011-03-14 11:29:19 +010083
84 /* init CPUs */
Edgar E. Iglesiasa4550442013-12-16 12:44:20 +100085 cpu = MICROBLAZE_CPU(object_new(TYPE_MICROBLAZE_CPU));
Markus Armbruster5325cc32020-07-07 18:05:54 +020086 object_property_set_str(OBJECT(cpu), "version", "8.10.a", &error_abort);
Alistair Francis4e5d45a2015-05-29 16:31:58 +100087 /* Use FPU but don't use floating point conversion and square
88 * root instructions
89 */
Markus Armbruster5325cc32020-07-07 18:05:54 +020090 object_property_set_int(OBJECT(cpu), "use-fpu", 1, &error_abort);
91 object_property_set_bool(OBJECT(cpu), "dcache-writeback", true,
Alistair Francisa6c3ed22015-06-18 21:16:32 -070092 &error_abort);
Markus Armbruster5325cc32020-07-07 18:05:54 +020093 object_property_set_bool(OBJECT(cpu), "endianness", true, &error_abort);
Markus Armbrusterce189ab2020-06-10 07:32:45 +020094 qdev_realize(DEVICE(cpu), NULL, &error_abort);
Michal Simek00914b72011-03-14 11:29:19 +010095
Michal Simek00914b72011-03-14 11:29:19 +010096 /* Attach emulated BRAM through the LMB. */
Peter Maydell98a99ce2017-07-07 15:42:53 +010097 memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram",
Markus Armbrusterf8ed85a2015-09-11 16:51:43 +020098 LMB_BRAM_SIZE, &error_fatal);
Avi Kivityd7973c72011-09-12 15:27:25 +030099 memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram);
Michal Simek00914b72011-03-14 11:29:19 +0100100
Peter Maydell98a99ce2017-07-07 15:42:53 +0100101 memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size,
Markus Armbrusterf8ed85a2015-09-11 16:51:43 +0200102 &error_fatal);
Peter Crosthwaitef55f8852014-08-17 17:52:38 -0700103 memory_region_add_subregion(address_space_mem, MEMORY_BASEADDR, phys_ram);
Michal Simek00914b72011-03-14 11:29:19 +0100104
Michal Simek00914b72011-03-14 11:29:19 +0100105 dinfo = drive_get(IF_PFLASH, 0, 0);
106 /* 5th parameter 2 means bank-width
107 * 10th paremeter 0 means little-endian */
Markus Armbruster940d5b12019-03-08 10:46:09 +0100108 pflash_cfi01_register(FLASH_BASEADDR, "petalogix_ml605.flash", FLASH_SIZE,
Markus Armbruster4be74632014-10-07 13:59:18 +0200109 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
Markus Armbrusterce147102019-03-08 10:46:10 +0100110 64 * KiB, 2, 0x89, 0x18, 0x0000, 0x0, 0);
Michal Simek00914b72011-03-14 11:29:19 +0100111
112
Markus Armbruster3e80f692020-06-10 07:31:58 +0200113 dev = qdev_new("xlnx.xps-intc");
Peter Crosthwaite13c9bfb2014-02-25 16:40:04 -0800114 qdev_prop_set_uint32(dev, "kind-of-intr", 1 << TIMER_IRQ);
Markus Armbruster3c6ef472020-06-10 07:32:34 +0200115 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
Peter Crosthwaite13c9bfb2014-02-25 16:40:04 -0800116 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR);
117 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
118 qdev_get_gpio_in(DEVICE(cpu), MB_CPU_IRQ));
Michal Simek00914b72011-03-14 11:29:19 +0100119 for (i = 0; i < 32; i++) {
120 irq[i] = qdev_get_gpio_in(dev, i);
121 }
122
Richard Henderson39186d82011-08-11 16:07:16 -0700123 serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2,
Peter Maydell9bca0ed2018-04-20 15:52:43 +0100124 irq[UART16550_IRQ], 115200, serial_hd(0),
Peter Crosthwaite81741962014-02-25 16:39:29 -0800125 DEVICE_LITTLE_ENDIAN);
Michal Simek00914b72011-03-14 11:29:19 +0100126
127 /* 2 timers at irq 2 @ 100 Mhz. */
Markus Armbruster3e80f692020-06-10 07:31:58 +0200128 dev = qdev_new("xlnx.xps-timer");
Peter Crosthwaite29873712014-02-25 16:40:39 -0800129 qdev_prop_set_uint32(dev, "one-timer-only", 0);
130 qdev_prop_set_uint32(dev, "clock-frequency", 100 * 1000000);
Markus Armbruster3c6ef472020-06-10 07:32:34 +0200131 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
Peter Crosthwaite29873712014-02-25 16:40:39 -0800132 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR);
133 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]);
Michal Simek00914b72011-03-14 11:29:19 +0100134
Peter A. G. Crosthwaite669b4982012-08-10 13:16:11 +1000135 /* axi ethernet and dma initialization. */
Peter Crosthwaitedada5c72013-02-12 11:17:10 +1000136 qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet");
Markus Armbruster3e80f692020-06-10 07:31:58 +0200137 eth0 = qdev_new("xlnx.axi-ethernet");
138 dma = qdev_new("xlnx.axi-dma");
Michal Simek00914b72011-03-14 11:29:19 +0100139
Peter A. G. Crosthwaite669b4982012-08-10 13:16:11 +1000140 /* FIXME: attach to the sysbus instead */
Markus Armbrusterd2623122020-05-05 17:29:22 +0200141 object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0));
142 object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma));
Peter A. G. Crosthwaite669b4982012-08-10 13:16:11 +1000143
Peter Crosthwaite42bb9c92013-04-16 10:28:35 +1000144 ds = object_property_get_link(OBJECT(dma),
145 "axistream-connected-target", NULL);
146 cs = object_property_get_link(OBJECT(dma),
147 "axistream-control-connected-target", NULL);
Peter Crosthwaited91a68a2014-02-25 16:41:49 -0800148 qdev_set_nic_properties(eth0, &nd_table[0]);
149 qdev_prop_set_uint32(eth0, "rxmem", 0x1000);
150 qdev_prop_set_uint32(eth0, "txmem", 0x1000);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200151 object_property_set_link(OBJECT(eth0), "axistream-connected", ds,
152 &error_abort);
153 object_property_set_link(OBJECT(eth0), "axistream-control-connected", cs,
154 &error_abort);
Markus Armbruster3c6ef472020-06-10 07:32:34 +0200155 sysbus_realize_and_unref(SYS_BUS_DEVICE(eth0), &error_fatal);
Peter Crosthwaited91a68a2014-02-25 16:41:49 -0800156 sysbus_mmio_map(SYS_BUS_DEVICE(eth0), 0, AXIENET_BASEADDR);
157 sysbus_connect_irq(SYS_BUS_DEVICE(eth0), 0, irq[AXIENET_IRQ]);
Peter A. G. Crosthwaite669b4982012-08-10 13:16:11 +1000158
Peter Crosthwaite42bb9c92013-04-16 10:28:35 +1000159 ds = object_property_get_link(OBJECT(eth0),
160 "axistream-connected-target", NULL);
161 cs = object_property_get_link(OBJECT(eth0),
162 "axistream-control-connected-target", NULL);
Peter Crosthwaited91a68a2014-02-25 16:41:49 -0800163 qdev_prop_set_uint32(dma, "freqhz", 100 * 1000000);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200164 object_property_set_link(OBJECT(dma), "axistream-connected", ds,
165 &error_abort);
166 object_property_set_link(OBJECT(dma), "axistream-control-connected", cs,
167 &error_abort);
Markus Armbruster3c6ef472020-06-10 07:32:34 +0200168 sysbus_realize_and_unref(SYS_BUS_DEVICE(dma), &error_fatal);
Peter Crosthwaited91a68a2014-02-25 16:41:49 -0800169 sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, AXIDMA_BASEADDR);
170 sysbus_connect_irq(SYS_BUS_DEVICE(dma), 0, irq[AXIDMA_IRQ0]);
171 sysbus_connect_irq(SYS_BUS_DEVICE(dma), 1, irq[AXIDMA_IRQ1]);
Michal Simek00914b72011-03-14 11:29:19 +0100172
Peter A. G. Crosthwaiteacd3b6b2012-03-27 17:57:47 +1000173 {
174 SSIBus *spi;
175
Markus Armbruster3e80f692020-06-10 07:31:58 +0200176 dev = qdev_new("xlnx.xps-spi");
Peter A. G. Crosthwaiteacd3b6b2012-03-27 17:57:47 +1000177 qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES);
Andreas Färber1356b982013-01-20 02:47:33 +0100178 busdev = SYS_BUS_DEVICE(dev);
Markus Armbruster3c6ef472020-06-10 07:32:34 +0200179 sysbus_realize_and_unref(busdev, &error_fatal);
Peter Crosthwaite81741962014-02-25 16:39:29 -0800180 sysbus_mmio_map(busdev, 0, SPI_BASEADDR);
181 sysbus_connect_irq(busdev, 0, irq[SPI_IRQ]);
Peter A. G. Crosthwaiteacd3b6b2012-03-27 17:57:47 +1000182
183 spi = (SSIBus *)qdev_get_child_bus(dev, "spi");
184
185 for (i = 0; i < NUM_SPI_FLASHES; i++) {
Paolo Bonzini73bce512016-07-04 13:06:37 +0100186 DriveInfo *dinfo = drive_get_next(IF_MTD);
Peter A. G. Crosthwaiteacd3b6b2012-03-27 17:57:47 +1000187 qemu_irq cs_line;
188
Markus Armbruster57d479c2020-06-10 07:32:12 +0200189 dev = qdev_new("n25q128");
Paolo Bonzini73bce512016-07-04 13:06:37 +0100190 if (dinfo) {
Markus Armbruster934df912020-06-22 11:42:24 +0200191 qdev_prop_set_drive_err(dev, "drive",
192 blk_by_legacy_dinfo(dinfo),
193 &error_fatal);
Paolo Bonzini73bce512016-07-04 13:06:37 +0100194 }
Markus Armbruster57d479c2020-06-10 07:32:12 +0200195 qdev_realize_and_unref(dev, BUS(spi), &error_fatal);
Paolo Bonzini73bce512016-07-04 13:06:37 +0100196
Peter Crosthwaitede779142014-05-19 23:31:33 -0700197 cs_line = qdev_get_gpio_in_named(dev, SSI_GPIO_CS, 0);
Peter A. G. Crosthwaiteacd3b6b2012-03-27 17:57:47 +1000198 sysbus_connect_irq(busdev, i+1, cs_line);
199 }
200 }
201
Alistair Francisa87310a2015-06-18 21:16:45 -0700202 /* setup PVR to match kernel settings */
203 cpu->env.pvr.regs[4] = 0xc56b8000;
204 cpu->env.pvr.regs[5] = 0xc56be000;
205 cpu->env.pvr.regs[10] = 0x0e000000; /* virtex 6 */
206
Peter Crosthwaitef55f8852014-08-17 17:52:38 -0700207 microblaze_load_kernel(cpu, MEMORY_BASEADDR, ram_size,
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300208 machine->initrd_filename,
Edgar E. Iglesiasd0b022a2013-05-05 10:52:41 +0200209 BINARY_DEVICE_TREE_FILE,
Alistair Francisa87310a2015-06-18 21:16:45 -0700210 NULL);
Michal Simek00914b72011-03-14 11:29:19 +0100211
Michal Simek00914b72011-03-14 11:29:19 +0100212}
213
Eduardo Habkoste264d292015-09-04 15:37:08 -0300214static void petalogix_ml605_machine_init(MachineClass *mc)
Michal Simek00914b72011-03-14 11:29:19 +0100215{
Eduardo Habkoste264d292015-09-04 15:37:08 -0300216 mc->desc = "PetaLogix linux refdesign for xilinx ml605 little endian";
217 mc->init = petalogix_ml605_init;
Michal Simek00914b72011-03-14 11:29:19 +0100218}
219
Eduardo Habkoste264d292015-09-04 15:37:08 -0300220DEFINE_MACHINE("petalogix-ml605", petalogix_ml605_machine_init)