blob: 2431fc5353fa979c50fe8e36731f690826fe52f8 [file] [log] [blame]
Aurelien Jarnoafa05232009-10-17 14:17:47 +02001/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org>
5 * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net>
6 * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
Markus Armbruster14e54f82016-06-29 11:14:47 +020026
27#ifndef MIPS_TCG_TARGET_H
28#define MIPS_TCG_TARGET_H
Aurelien Jarnoafa05232009-10-17 14:17:47 +020029
Jin Guojie999b9412017-01-05 12:57:54 +080030#if _MIPS_SIM == _ABIO32
31# define TCG_TARGET_REG_BITS 32
32#elif _MIPS_SIM == _ABIN32 || _MIPS_SIM == _ABI64
33# define TCG_TARGET_REG_BITS 64
34#else
35# error "Unknown ABI"
36#endif
37
Richard Hendersonae0218e2014-04-25 19:22:44 +000038#define TCG_TARGET_INSN_UNIT_SIZE 4
Paolo Bonzini006f8632015-05-05 09:18:22 +020039#define TCG_TARGET_TLB_DISPLACEMENT_BITS 16
Aurelien Jarnoafa05232009-10-17 14:17:47 +020040#define TCG_TARGET_NB_REGS 32
41
Richard Henderson5a8f0a52021-08-06 07:49:03 -100042#define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1)
Richard Henderson26a75d12021-03-09 23:30:38 -060043
Richard Henderson771142c2011-11-09 08:03:33 +000044typedef enum {
Aurelien Jarnoafa05232009-10-17 14:17:47 +020045 TCG_REG_ZERO = 0,
46 TCG_REG_AT,
47 TCG_REG_V0,
48 TCG_REG_V1,
49 TCG_REG_A0,
50 TCG_REG_A1,
51 TCG_REG_A2,
52 TCG_REG_A3,
53 TCG_REG_T0,
54 TCG_REG_T1,
55 TCG_REG_T2,
56 TCG_REG_T3,
57 TCG_REG_T4,
58 TCG_REG_T5,
59 TCG_REG_T6,
60 TCG_REG_T7,
61 TCG_REG_S0,
62 TCG_REG_S1,
63 TCG_REG_S2,
64 TCG_REG_S3,
65 TCG_REG_S4,
66 TCG_REG_S5,
67 TCG_REG_S6,
68 TCG_REG_S7,
69 TCG_REG_T8,
70 TCG_REG_T9,
71 TCG_REG_K0,
72 TCG_REG_K1,
73 TCG_REG_GP,
74 TCG_REG_SP,
Richard Henderson41883902014-04-15 09:03:59 -070075 TCG_REG_S8,
Aurelien Jarnoafa05232009-10-17 14:17:47 +020076 TCG_REG_RA,
Richard Henderson41883902014-04-15 09:03:59 -070077
78 TCG_REG_CALL_STACK = TCG_REG_SP,
79 TCG_AREG0 = TCG_REG_S0,
Richard Henderson771142c2011-11-09 08:03:33 +000080} TCGReg;
Aurelien Jarnoafa05232009-10-17 14:17:47 +020081
Aurelien Jarnoafa05232009-10-17 14:17:47 +020082/* used for function call generation */
Jin Guojie999b9412017-01-05 12:57:54 +080083#define TCG_TARGET_STACK_ALIGN 16
84#if _MIPS_SIM == _ABIO32
85# define TCG_TARGET_CALL_STACK_OFFSET 16
Richard Hendersonc8eef962022-10-16 13:48:48 +110086# define TCG_TARGET_CALL_ARG_I64 TCG_CALL_ARG_EVEN
Richard Henderson25acc3f2023-04-08 05:37:03 +010087# define TCG_TARGET_CALL_RET_I128 TCG_CALL_RET_BY_REF
Jin Guojie999b9412017-01-05 12:57:54 +080088#else
89# define TCG_TARGET_CALL_STACK_OFFSET 0
Richard Hendersonc8eef962022-10-16 13:48:48 +110090# define TCG_TARGET_CALL_ARG_I64 TCG_CALL_ARG_NORMAL
Richard Henderson25acc3f2023-04-08 05:37:03 +010091# define TCG_TARGET_CALL_RET_I128 TCG_CALL_RET_NORMAL
Jin Guojie999b9412017-01-05 12:57:54 +080092#endif
Richard Hendersoneb8b0222022-10-16 20:07:48 +100093#define TCG_TARGET_CALL_ARG_I32 TCG_CALL_ARG_NORMAL
Richard Henderson5427a9a2022-10-20 07:54:48 +100094#define TCG_TARGET_CALL_ARG_I128 TCG_CALL_ARG_EVEN
Aurelien Jarnoafa05232009-10-17 14:17:47 +020095
Aurelien Jarno988902f2013-08-15 17:57:59 +020096/* MOVN/MOVZ instructions detection */
97#if (defined(__mips_isa_rev) && (__mips_isa_rev >= 1)) || \
98 defined(_MIPS_ARCH_LOONGSON2E) || defined(_MIPS_ARCH_LOONGSON2F) || \
99 defined(_MIPS_ARCH_MIPS4)
100#define use_movnz_instructions 1
101#else
102extern bool use_movnz_instructions;
103#endif
104
105/* MIPS32 instruction set detection */
106#if defined(__mips_isa_rev) && (__mips_isa_rev >= 1)
107#define use_mips32_instructions 1
108#else
109extern bool use_mips32_instructions;
110#endif
111
112/* MIPS32R2 instruction set detection */
113#if defined(__mips_isa_rev) && (__mips_isa_rev >= 2)
114#define use_mips32r2_instructions 1
115#else
116extern bool use_mips32r2_instructions;
117#endif
118
James Hogance14bd42015-10-02 13:24:14 +0100119/* MIPS32R6 instruction set detection */
120#if defined(__mips_isa_rev) && (__mips_isa_rev >= 6)
121#define use_mips32r6_instructions 1
122#else
123#define use_mips32r6_instructions 0
124#endif
125
Aurelien Jarnoafa05232009-10-17 14:17:47 +0200126/* optional instructions */
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700127#define TCG_TARGET_HAS_div_i32 1
Richard Hendersonca675f42013-03-11 22:41:47 -0700128#define TCG_TARGET_HAS_rem_i32 1
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700129#define TCG_TARGET_HAS_not_i32 1
130#define TCG_TARGET_HAS_nor_i32 1
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700131#define TCG_TARGET_HAS_andc_i32 0
132#define TCG_TARGET_HAS_orc_i32 0
133#define TCG_TARGET_HAS_eqv_i32 0
134#define TCG_TARGET_HAS_nand_i32 0
James Hoganbc6d0c22015-10-02 13:24:16 +0100135#define TCG_TARGET_HAS_mulu2_i32 (!use_mips32r6_instructions)
136#define TCG_TARGET_HAS_muls2_i32 (!use_mips32r6_instructions)
Richard Henderson3c9a8f12013-08-14 14:41:43 -0700137#define TCG_TARGET_HAS_muluh_i32 1
138#define TCG_TARGET_HAS_mulsh_i32 1
Jin Guojiebb08afe2017-01-05 12:57:46 +0800139#define TCG_TARGET_HAS_bswap32_i32 1
Aurelien Jarno7d7c4932012-09-21 18:20:26 +0200140
Jin Guojie0119b192017-01-05 12:57:48 +0800141#if TCG_TARGET_REG_BITS == 64
142#define TCG_TARGET_HAS_add2_i32 0
143#define TCG_TARGET_HAS_sub2_i32 0
144#define TCG_TARGET_HAS_extrl_i64_i32 1
145#define TCG_TARGET_HAS_extrh_i64_i32 1
146#define TCG_TARGET_HAS_div_i64 1
147#define TCG_TARGET_HAS_rem_i64 1
148#define TCG_TARGET_HAS_not_i64 1
149#define TCG_TARGET_HAS_nor_i64 1
150#define TCG_TARGET_HAS_andc_i64 0
151#define TCG_TARGET_HAS_orc_i64 0
152#define TCG_TARGET_HAS_eqv_i64 0
153#define TCG_TARGET_HAS_nand_i64 0
154#define TCG_TARGET_HAS_add2_i64 0
155#define TCG_TARGET_HAS_sub2_i64 0
156#define TCG_TARGET_HAS_mulu2_i64 (!use_mips32r6_instructions)
157#define TCG_TARGET_HAS_muls2_i64 (!use_mips32r6_instructions)
158#define TCG_TARGET_HAS_muluh_i64 1
159#define TCG_TARGET_HAS_mulsh_i64 1
160#define TCG_TARGET_HAS_ext32s_i64 1
161#define TCG_TARGET_HAS_ext32u_i64 1
162#endif
163
Aurelien Jarno988902f2013-08-15 17:57:59 +0200164/* optional instructions detected at runtime */
165#define TCG_TARGET_HAS_movcond_i32 use_movnz_instructions
166#define TCG_TARGET_HAS_bswap16_i32 use_mips32r2_instructions
Aurelien Jarno988902f2013-08-15 17:57:59 +0200167#define TCG_TARGET_HAS_deposit_i32 use_mips32r2_instructions
Richard Hendersonbefbb3c2016-10-14 15:50:25 -0500168#define TCG_TARGET_HAS_extract_i32 use_mips32r2_instructions
Richard Henderson7ec8bab2016-10-14 12:04:32 -0500169#define TCG_TARGET_HAS_sextract_i32 0
Richard Hendersonfce12962019-02-25 10:29:25 -0800170#define TCG_TARGET_HAS_extract2_i32 0
Aurelien Jarno3207bf22013-08-15 17:57:59 +0200171#define TCG_TARGET_HAS_ext8s_i32 use_mips32r2_instructions
172#define TCG_TARGET_HAS_ext16s_i32 use_mips32r2_instructions
Aurelien Jarno988902f2013-08-15 17:57:59 +0200173#define TCG_TARGET_HAS_rot_i32 use_mips32r2_instructions
Richard Henderson2a1d9d42016-11-16 15:34:03 +0100174#define TCG_TARGET_HAS_clz_i32 use_mips32r2_instructions
175#define TCG_TARGET_HAS_ctz_i32 0
Richard Hendersona768e4e2016-11-21 11:13:39 +0100176#define TCG_TARGET_HAS_ctpop_i32 0
Richard Henderson07ce0b02020-12-09 13:58:39 -0600177#define TCG_TARGET_HAS_qemu_st8_i32 0
Aurelien Jarnoc1cf85c2012-09-21 18:20:26 +0200178
Jin Guojie0119b192017-01-05 12:57:48 +0800179#if TCG_TARGET_REG_BITS == 64
180#define TCG_TARGET_HAS_movcond_i64 use_movnz_instructions
181#define TCG_TARGET_HAS_bswap16_i64 use_mips32r2_instructions
182#define TCG_TARGET_HAS_bswap32_i64 use_mips32r2_instructions
183#define TCG_TARGET_HAS_bswap64_i64 use_mips32r2_instructions
184#define TCG_TARGET_HAS_deposit_i64 use_mips32r2_instructions
Richard Hendersonbefbb3c2016-10-14 15:50:25 -0500185#define TCG_TARGET_HAS_extract_i64 use_mips32r2_instructions
186#define TCG_TARGET_HAS_sextract_i64 0
Richard Hendersonfce12962019-02-25 10:29:25 -0800187#define TCG_TARGET_HAS_extract2_i64 0
Jin Guojie0119b192017-01-05 12:57:48 +0800188#define TCG_TARGET_HAS_ext8s_i64 use_mips32r2_instructions
189#define TCG_TARGET_HAS_ext16s_i64 use_mips32r2_instructions
190#define TCG_TARGET_HAS_rot_i64 use_mips32r2_instructions
Richard Henderson2a1d9d42016-11-16 15:34:03 +0100191#define TCG_TARGET_HAS_clz_i64 use_mips32r2_instructions
192#define TCG_TARGET_HAS_ctz_i64 0
Richard Hendersona768e4e2016-11-21 11:13:39 +0100193#define TCG_TARGET_HAS_ctpop_i64 0
Jin Guojie0119b192017-01-05 12:57:48 +0800194#endif
195
Aurelien Jarnoafa05232009-10-17 14:17:47 +0200196/* optional instructions automatically implemented */
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700197#define TCG_TARGET_HAS_neg_i32 0 /* sub rd, zero, rt */
198#define TCG_TARGET_HAS_ext8u_i32 0 /* andi rt, rs, 0xff */
199#define TCG_TARGET_HAS_ext16u_i32 0 /* andi rt, rs, 0xffff */
Aurelien Jarnoafa05232009-10-17 14:17:47 +0200200
Jin Guojie0119b192017-01-05 12:57:48 +0800201#if TCG_TARGET_REG_BITS == 64
202#define TCG_TARGET_HAS_neg_i64 0 /* sub rd, zero, rt */
203#define TCG_TARGET_HAS_ext8u_i64 0 /* andi rt, rs, 0xff */
204#define TCG_TARGET_HAS_ext16u_i64 0 /* andi rt, rs, 0xffff */
205#endif
206
Richard Hendersona8583392017-07-31 22:02:31 -0700207#define TCG_TARGET_DEFAULT_MO (0)
Richard Hendersone1dcf352018-11-20 08:37:42 +0100208#define TCG_TARGET_HAS_MEMORY_BSWAP 1
Richard Hendersona8583392017-07-31 22:02:31 -0700209
Richard Henderson659ef5c2017-07-30 12:30:41 -0700210#define TCG_TARGET_NEED_LDST_LABELS
Richard Henderson659ef5c2017-07-30 12:30:41 -0700211
Paolo Bonzinicb9c3772012-12-06 12:15:58 +0100212#endif