blob: cae78d0a3685d009dff674f0fc78022850c67a9b [file] [log] [blame]
balrog997641a2008-12-15 02:05:00 +00001/* omap_sx1.c Support for the Siemens SX1 smartphone emulation.
2 *
3 * Copyright (C) 2008
4 * Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
5 * Copyright (C) 2007 Vladimir Ananiev <vovan888@gmail.com>
6 *
7 * based on PalmOne's (TM) PDAs support (palm.c)
8 */
9
10/*
11 * PalmOne's (TM) PDAs.
12 *
13 * Copyright (C) 2006-2007 Andrzej Zaborowski <balrog@zabor.org>
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
aurel32fad6cb12009-01-04 22:05:52 +000025 * You should have received a copy of the GNU General Public License along
Blue Swirl8167ee82009-07-16 20:47:01 +000026 * with this program; if not, see <http://www.gnu.org/licenses/>.
balrog997641a2008-12-15 02:05:00 +000027 */
Peter Maydell12b16722015-12-07 16:23:45 +000028#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010029#include "qapi/error.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010030#include "hw/hw.h"
Paolo Bonzini28ecbae2012-11-28 12:06:30 +010031#include "ui/console.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010032#include "hw/arm/omap.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010033#include "hw/boards.h"
Peter Maydell12ec8bd2019-05-23 14:47:43 +010034#include "hw/arm/boot.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/block/flash.h"
Andreas Färberdb3fd062013-07-29 18:27:58 +020036#include "sysemu/qtest.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/address-spaces.h"
Igor Mammedovba1ba5c2017-09-13 18:04:57 +020038#include "cpu.h"
balrog997641a2008-12-15 02:05:00 +000039
40/*****************************************************************************/
41/* Siemens SX1 Cellphone V1 */
42/* - ARM OMAP310 processor
43 * - SRAM 192 kB
44 * - SDRAM 32 MB at 0x10000000
45 * - Boot flash 16 MB at 0x00000000
46 * - Application flash 8 MB at 0x04000000
47 * - 3 serial ports
48 * - 1 SecureDigital
49 * - 1 LCD display
50 * - 1 RTC
51 */
52
53/*****************************************************************************/
54/* Siemens SX1 Cellphone V2 */
55/* - ARM OMAP310 processor
56 * - SRAM 192 kB
57 * - SDRAM 32 MB at 0x10000000
58 * - Boot flash 32 MB at 0x00000000
59 * - 3 serial ports
60 * - 1 SecureDigital
61 * - 1 LCD display
62 * - 1 RTC
63 */
64
Avi Kivitya8170e52012-10-23 12:30:10 +020065static uint64_t static_read(void *opaque, hwaddr offset,
Benoît Canetba158022011-11-28 13:53:34 +010066 unsigned size)
balrog997641a2008-12-15 02:05:00 +000067{
68 uint32_t *val = (uint32_t *) opaque;
Benoît Canetba158022011-11-28 13:53:34 +010069 uint32_t mask = (4 / size) - 1;
balrog997641a2008-12-15 02:05:00 +000070
Benoît Canetba158022011-11-28 13:53:34 +010071 return *val >> ((offset & mask) << 3);
balrog997641a2008-12-15 02:05:00 +000072}
73
Avi Kivitya8170e52012-10-23 12:30:10 +020074static void static_write(void *opaque, hwaddr offset,
Benoît Canetba158022011-11-28 13:53:34 +010075 uint64_t value, unsigned size)
balrog997641a2008-12-15 02:05:00 +000076{
77#ifdef SPY
Benoît Canetba158022011-11-28 13:53:34 +010078 printf("%s: value %" PRIx64 " %u bytes written at 0x%x\n",
79 __func__, value, size, (int)offset);
balrog997641a2008-12-15 02:05:00 +000080#endif
81}
82
Benoît Canetba158022011-11-28 13:53:34 +010083static const MemoryRegionOps static_ops = {
84 .read = static_read,
85 .write = static_write,
86 .endianness = DEVICE_NATIVE_ENDIAN,
balrog997641a2008-12-15 02:05:00 +000087};
88
89#define sdram_size 0x02000000
90#define sector_size (128 * 1024)
91#define flash0_size (16 * 1024 * 1024)
92#define flash1_size ( 8 * 1024 * 1024)
93#define flash2_size (32 * 1024 * 1024)
94#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE)
95#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE)
96
97static struct arm_boot_info sx1_binfo = {
98 .loader_start = OMAP_EMIFF_BASE,
99 .ram_size = sdram_size,
100 .board_id = 0x265,
101};
102
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300103static void sx1_init(MachineState *machine, const int version)
balrog997641a2008-12-15 02:05:00 +0000104{
Andreas Färber59b91992012-05-14 01:17:03 +0200105 struct omap_mpu_state_s *mpu;
Avi Kivity4b3fedf2011-08-09 19:35:00 +0300106 MemoryRegion *address_space = get_system_memory();
Benoît Canetba158022011-11-28 13:53:34 +0100107 MemoryRegion *flash = g_new(MemoryRegion, 1);
Benoît Canetba158022011-11-28 13:53:34 +0100108 MemoryRegion *cs = g_new(MemoryRegion, 4);
balrog997641a2008-12-15 02:05:00 +0000109 static uint32_t cs0val = 0x00213090;
110 static uint32_t cs1val = 0x00215070;
111 static uint32_t cs2val = 0x00001139;
112 static uint32_t cs3val = 0x00001139;
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200113 DriveInfo *dinfo;
balrog997641a2008-12-15 02:05:00 +0000114 int fl_idx;
115 uint32_t flash_size = flash0_size;
Anthony Liguori01e04512011-08-25 14:39:18 -0500116 int be;
balrog997641a2008-12-15 02:05:00 +0000117
118 if (version == 2) {
119 flash_size = flash2_size;
120 }
121
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300122 mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size,
Igor Mammedovba1ba5c2017-09-13 18:04:57 +0200123 machine->cpu_type);
balrog997641a2008-12-15 02:05:00 +0000124
125 /* External Flash (EMIFS) */
Peter Maydell98a99ce2017-07-07 15:42:53 +0100126 memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size,
Markus Armbrusterf8ed85a2015-09-11 16:51:43 +0200127 &error_fatal);
Benoît Canetba158022011-11-28 13:53:34 +0100128 memory_region_set_readonly(flash, true);
129 memory_region_add_subregion(address_space, OMAP_CS0_BASE, flash);
balrog997641a2008-12-15 02:05:00 +0000130
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400131 memory_region_init_io(&cs[0], NULL, &static_ops, &cs0val,
Benoît Canetba158022011-11-28 13:53:34 +0100132 "sx1.cs0", OMAP_CS0_SIZE - flash_size);
133 memory_region_add_subregion(address_space,
134 OMAP_CS0_BASE + flash_size, &cs[0]);
135
136
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400137 memory_region_init_io(&cs[2], NULL, &static_ops, &cs2val,
Benoît Canetba158022011-11-28 13:53:34 +0100138 "sx1.cs2", OMAP_CS2_SIZE);
139 memory_region_add_subregion(address_space,
140 OMAP_CS2_BASE, &cs[2]);
141
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400142 memory_region_init_io(&cs[3], NULL, &static_ops, &cs3val,
Benoît Canetba158022011-11-28 13:53:34 +0100143 "sx1.cs3", OMAP_CS3_SIZE);
144 memory_region_add_subregion(address_space,
145 OMAP_CS2_BASE, &cs[3]);
balrog997641a2008-12-15 02:05:00 +0000146
147 fl_idx = 0;
Blue Swirl3d08ff62010-03-29 19:23:56 +0000148#ifdef TARGET_WORDS_BIGENDIAN
Anthony Liguori01e04512011-08-25 14:39:18 -0500149 be = 1;
Blue Swirl3d08ff62010-03-29 19:23:56 +0000150#else
Anthony Liguori01e04512011-08-25 14:39:18 -0500151 be = 0;
Blue Swirl3d08ff62010-03-29 19:23:56 +0000152#endif
balrog997641a2008-12-15 02:05:00 +0000153
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200154 if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) {
Markus Armbruster940d5b12019-03-08 10:46:09 +0100155 if (!pflash_cfi01_register(OMAP_CS0_BASE,
Avi Kivitycfe5f012011-08-04 15:55:30 +0300156 "omap_sx1.flash0-1", flash_size,
Markus Armbruster4be74632014-10-07 13:59:18 +0200157 blk_by_legacy_dinfo(dinfo),
Markus Armbrusterce147102019-03-08 10:46:10 +0100158 sector_size, 4, 0, 0, 0, 0, be)) {
balrog997641a2008-12-15 02:05:00 +0000159 fprintf(stderr, "qemu: Error registering flash memory %d.\n",
160 fl_idx);
161 }
162 fl_idx++;
163 }
164
165 if ((version == 1) &&
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200166 (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) {
Shannon Zhao9f9b0262015-05-29 13:38:34 +0800167 MemoryRegion *flash_1 = g_new(MemoryRegion, 1);
Peter Maydell98a99ce2017-07-07 15:42:53 +0100168 memory_region_init_ram(flash_1, NULL, "omap_sx1.flash1-0",
169 flash1_size, &error_fatal);
Benoît Canetba158022011-11-28 13:53:34 +0100170 memory_region_set_readonly(flash_1, true);
171 memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1);
172
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400173 memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val,
Benoît Canetba158022011-11-28 13:53:34 +0100174 "sx1.cs1", OMAP_CS1_SIZE - flash1_size);
175 memory_region_add_subregion(address_space,
176 OMAP_CS1_BASE + flash1_size, &cs[1]);
balrog997641a2008-12-15 02:05:00 +0000177
Markus Armbruster940d5b12019-03-08 10:46:09 +0100178 if (!pflash_cfi01_register(OMAP_CS1_BASE,
Avi Kivitycfe5f012011-08-04 15:55:30 +0300179 "omap_sx1.flash1-1", flash1_size,
Markus Armbruster4be74632014-10-07 13:59:18 +0200180 blk_by_legacy_dinfo(dinfo),
Markus Armbrusterce147102019-03-08 10:46:10 +0100181 sector_size, 4, 0, 0, 0, 0, be)) {
balrog997641a2008-12-15 02:05:00 +0000182 fprintf(stderr, "qemu: Error registering flash memory %d.\n",
183 fl_idx);
184 }
185 fl_idx++;
186 } else {
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400187 memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val,
Benoît Canetba158022011-11-28 13:53:34 +0100188 "sx1.cs1", OMAP_CS1_SIZE);
189 memory_region_add_subregion(address_space,
190 OMAP_CS1_BASE, &cs[1]);
balrog997641a2008-12-15 02:05:00 +0000191 }
192
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300193 if (!machine->kernel_filename && !fl_idx && !qtest_enabled()) {
Alistair Francisc0dbca32018-02-03 09:43:03 +0100194 error_report("Kernel or Flash image must be specified");
balrog997641a2008-12-15 02:05:00 +0000195 exit(1);
196 }
197
198 /* Load the kernel. */
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300199 sx1_binfo.kernel_filename = machine->kernel_filename;
200 sx1_binfo.kernel_cmdline = machine->kernel_cmdline;
201 sx1_binfo.initrd_filename = machine->initrd_filename;
Peter Maydelldacecf52013-10-25 15:44:38 +0100202 arm_load_kernel(mpu->cpu, &sx1_binfo);
balrog997641a2008-12-15 02:05:00 +0000203
aurel325f70aab2009-02-07 15:20:14 +0000204 /* TODO: fix next line */
205 //~ qemu_console_resize(ds, 640, 480);
balrog997641a2008-12-15 02:05:00 +0000206}
207
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300208static void sx1_init_v1(MachineState *machine)
balrog997641a2008-12-15 02:05:00 +0000209{
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300210 sx1_init(machine, 1);
balrog997641a2008-12-15 02:05:00 +0000211}
212
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300213static void sx1_init_v2(MachineState *machine)
balrog997641a2008-12-15 02:05:00 +0000214{
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300215 sx1_init(machine, 2);
balrog997641a2008-12-15 02:05:00 +0000216}
217
Andreas Färber8a661ae2015-09-19 10:49:44 +0200218static void sx1_machine_v2_class_init(ObjectClass *oc, void *data)
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500219{
Andreas Färber8a661ae2015-09-19 10:49:44 +0200220 MachineClass *mc = MACHINE_CLASS(oc);
221
Eduardo Habkoste264d292015-09-04 15:37:08 -0300222 mc->desc = "Siemens SX1 (OMAP310) V2";
223 mc->init = sx1_init_v2;
Peter Maydell4672cbd2017-09-07 13:54:54 +0100224 mc->ignore_memory_transaction_failures = true;
Igor Mammedovba1ba5c2017-09-13 18:04:57 +0200225 mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t");
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500226}
227
Andreas Färber8a661ae2015-09-19 10:49:44 +0200228static const TypeInfo sx1_machine_v2_type = {
229 .name = MACHINE_TYPE_NAME("sx1"),
230 .parent = TYPE_MACHINE,
231 .class_init = sx1_machine_v2_class_init,
232};
Eduardo Habkoste264d292015-09-04 15:37:08 -0300233
Andreas Färber8a661ae2015-09-19 10:49:44 +0200234static void sx1_machine_v1_class_init(ObjectClass *oc, void *data)
Eduardo Habkoste264d292015-09-04 15:37:08 -0300235{
Andreas Färber8a661ae2015-09-19 10:49:44 +0200236 MachineClass *mc = MACHINE_CLASS(oc);
237
Eduardo Habkoste264d292015-09-04 15:37:08 -0300238 mc->desc = "Siemens SX1 (OMAP310) V1";
239 mc->init = sx1_init_v1;
Peter Maydell4672cbd2017-09-07 13:54:54 +0100240 mc->ignore_memory_transaction_failures = true;
Igor Mammedovba1ba5c2017-09-13 18:04:57 +0200241 mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t");
Eduardo Habkoste264d292015-09-04 15:37:08 -0300242}
243
Andreas Färber8a661ae2015-09-19 10:49:44 +0200244static const TypeInfo sx1_machine_v1_type = {
245 .name = MACHINE_TYPE_NAME("sx1-v1"),
246 .parent = TYPE_MACHINE,
247 .class_init = sx1_machine_v1_class_init,
248};
249
250static void sx1_machine_init(void)
251{
252 type_register_static(&sx1_machine_v1_type);
253 type_register_static(&sx1_machine_v2_type);
254}
255
Eduardo Habkost0e6aac82016-02-16 18:59:04 -0200256type_init(sx1_machine_init)