aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU MIPS Jazz support |
| 3 | * |
| 4 | * Copyright (c) 2007-2008 Hervé Poussineau |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
| 24 | |
Peter Maydell | c684822 | 2016-01-18 17:35:00 +0000 | [diff] [blame] | 25 | #include "qemu/osdep.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 26 | #include "hw/hw.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 27 | #include "hw/mips/mips.h" |
| 28 | #include "hw/mips/cpudevs.h" |
| 29 | #include "hw/i386/pc.h" |
Philippe Mathieu-Daudé | 55f613a | 2018-03-08 23:39:23 +0100 | [diff] [blame] | 30 | #include "hw/dma/i8257.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 31 | #include "hw/char/serial.h" |
Philippe Mathieu-Daudé | bb3d5ea | 2018-03-08 23:39:22 +0100 | [diff] [blame] | 32 | #include "hw/char/parallel.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 33 | #include "hw/isa/isa.h" |
| 34 | #include "hw/block/fdc.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 35 | #include "sysemu/sysemu.h" |
| 36 | #include "sysemu/arch_init.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 37 | #include "hw/boards.h" |
Paolo Bonzini | 1422e32 | 2012-10-24 08:43:34 +0200 | [diff] [blame] | 38 | #include "net/net.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 39 | #include "hw/scsi/esp.h" |
| 40 | #include "hw/mips/bios.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 41 | #include "hw/loader.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 42 | #include "hw/timer/mc146818rtc.h" |
| 43 | #include "hw/timer/i8254.h" |
Philippe Mathieu-Daudé | 866e2b3 | 2017-10-17 13:44:21 -0300 | [diff] [blame] | 44 | #include "hw/display/vga.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 45 | #include "hw/audio/pcspk.h" |
Philippe Mathieu-Daudé | 47973a2 | 2018-03-08 23:39:24 +0100 | [diff] [blame] | 46 | #include "hw/input/i8042.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 47 | #include "hw/sysbus.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 48 | #include "exec/address-spaces.h" |
Andreas Färber | 38c8894 | 2013-07-29 16:05:32 +0200 | [diff] [blame] | 49 | #include "sysemu/qtest.h" |
Markus Armbruster | e688df6 | 2018-02-01 12:18:31 +0100 | [diff] [blame] | 50 | #include "qapi/error.h" |
Aurelien Jarno | 2e985fe | 2013-08-03 16:03:18 +0200 | [diff] [blame] | 51 | #include "qemu/error-report.h" |
Veronia Bahaa | f348b6d | 2016-03-20 19:16:19 +0200 | [diff] [blame] | 52 | #include "qemu/help_option.h" |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 53 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 54 | enum jazz_model_e |
| 55 | { |
| 56 | JAZZ_MAGNUM, |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 57 | JAZZ_PICA61, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 58 | }; |
| 59 | |
| 60 | static void main_cpu_reset(void *opaque) |
| 61 | { |
Andreas Färber | f37f435 | 2012-05-05 14:06:50 +0200 | [diff] [blame] | 62 | MIPSCPU *cpu = opaque; |
| 63 | |
| 64 | cpu_reset(CPU(cpu)); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 65 | } |
| 66 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 67 | static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 68 | { |
Hervé Poussineau | 5c63bcf | 2015-02-01 09:12:52 +0100 | [diff] [blame] | 69 | uint8_t val; |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 70 | address_space_read(&address_space_memory, 0x90000071, |
| 71 | MEMTXATTRS_UNSPECIFIED, &val, 1); |
Hervé Poussineau | 5c63bcf | 2015-02-01 09:12:52 +0100 | [diff] [blame] | 72 | return val; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 73 | } |
| 74 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 75 | static void rtc_write(void *opaque, hwaddr addr, |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 76 | uint64_t val, unsigned size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 77 | { |
Hervé Poussineau | 5c63bcf | 2015-02-01 09:12:52 +0100 | [diff] [blame] | 78 | uint8_t buf = val & 0xff; |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 79 | address_space_write(&address_space_memory, 0x90000071, |
| 80 | MEMTXATTRS_UNSPECIFIED, &buf, 1); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 81 | } |
| 82 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 83 | static const MemoryRegionOps rtc_ops = { |
| 84 | .read = rtc_read, |
| 85 | .write = rtc_write, |
| 86 | .endianness = DEVICE_NATIVE_ENDIAN, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 87 | }; |
| 88 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 89 | static uint64_t dma_dummy_read(void *opaque, hwaddr addr, |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 90 | unsigned size) |
| 91 | { |
| 92 | /* Nothing to do. That is only to ensure that |
| 93 | * the current DMA acknowledge cycle is completed. */ |
| 94 | return 0xff; |
| 95 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 96 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 97 | static void dma_dummy_write(void *opaque, hwaddr addr, |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 98 | uint64_t val, unsigned size) |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 99 | { |
| 100 | /* Nothing to do. That is only to ensure that |
| 101 | * the current DMA acknowledge cycle is completed. */ |
| 102 | } |
| 103 | |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 104 | static const MemoryRegionOps dma_dummy_ops = { |
| 105 | .read = dma_dummy_read, |
| 106 | .write = dma_dummy_write, |
| 107 | .endianness = DEVICE_NATIVE_ENDIAN, |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 108 | }; |
| 109 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 110 | #define MAGNUM_BIOS_SIZE_MAX 0x7e000 |
| 111 | #define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX) |
| 112 | |
Hervé Poussineau | 54e7555 | 2013-11-04 23:26:17 +0100 | [diff] [blame] | 113 | static CPUUnassignedAccess real_do_unassigned_access; |
| 114 | static void mips_jazz_do_unassigned_access(CPUState *cpu, hwaddr addr, |
| 115 | bool is_write, bool is_exec, |
| 116 | int opaque, unsigned size) |
| 117 | { |
| 118 | if (!is_exec) { |
| 119 | /* ignore invalid access (ie do not raise exception) */ |
| 120 | return; |
| 121 | } |
| 122 | (*real_do_unassigned_access)(cpu, addr, is_write, is_exec, opaque, size); |
| 123 | } |
| 124 | |
Hervé Poussineau | f33772c | 2015-02-01 09:12:51 +0100 | [diff] [blame] | 125 | static void mips_jazz_init(MachineState *machine, |
Richard Henderson | c2d0d01 | 2011-08-10 15:28:11 -0700 | [diff] [blame] | 126 | enum jazz_model_e jazz_model) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 127 | { |
Hervé Poussineau | f33772c | 2015-02-01 09:12:51 +0100 | [diff] [blame] | 128 | MemoryRegion *address_space = get_system_memory(); |
Paul Brook | 5cea859 | 2009-05-30 00:52:44 +0100 | [diff] [blame] | 129 | char *filename; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 130 | int bios_size, n; |
Andreas Färber | 6bd8da6 | 2012-05-05 14:05:42 +0200 | [diff] [blame] | 131 | MIPSCPU *cpu; |
Hervé Poussineau | 54e7555 | 2013-11-04 23:26:17 +0100 | [diff] [blame] | 132 | CPUClass *cc; |
Andreas Färber | 61c56c8 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 133 | CPUMIPSState *env; |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 134 | qemu_irq *i8259; |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 135 | rc4030_dma *dmas; |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 136 | IOMMUMemoryRegion *rc4030_dma_mr; |
Hervé Poussineau | 5c63bcf | 2015-02-01 09:12:52 +0100 | [diff] [blame] | 137 | MemoryRegion *isa_mem = g_new(MemoryRegion, 1); |
| 138 | MemoryRegion *isa_io = g_new(MemoryRegion, 1); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 139 | MemoryRegion *rtc = g_new(MemoryRegion, 1); |
Richard Henderson | dbff76a | 2011-08-10 15:28:17 -0700 | [diff] [blame] | 140 | MemoryRegion *i8042 = g_new(MemoryRegion, 1); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 141 | MemoryRegion *dma_dummy = g_new(MemoryRegion, 1); |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 142 | NICInfo *nd; |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 143 | DeviceState *dev, *rc4030; |
Hervé Poussineau | cd3e240 | 2011-07-18 23:34:22 +0200 | [diff] [blame] | 144 | SysBusDevice *sysbus; |
Hervé Poussineau | 48a18b3 | 2011-12-15 22:09:51 +0100 | [diff] [blame] | 145 | ISABus *isa_bus; |
Blue Swirl | 64d7e9a | 2011-02-13 19:54:40 +0000 | [diff] [blame] | 146 | ISADevice *pit; |
Gerd Hoffmann | fd8014e | 2009-09-22 13:53:18 +0200 | [diff] [blame] | 147 | DriveInfo *fds[MAX_FD]; |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 148 | MemoryRegion *ram = g_new(MemoryRegion, 1); |
| 149 | MemoryRegion *bios = g_new(MemoryRegion, 1); |
| 150 | MemoryRegion *bios2 = g_new(MemoryRegion, 1); |
Mark Cave-Ayland | 09eb69a | 2018-06-13 10:47:26 +0100 | [diff] [blame] | 151 | SysBusESPState *sysbus_esp; |
Thomas Huth | 148b2ba | 2018-03-07 10:24:04 +0100 | [diff] [blame] | 152 | ESPState *esp; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 153 | |
| 154 | /* init CPUs */ |
Igor Mammedov | 3469e65 | 2017-10-05 15:51:12 +0200 | [diff] [blame] | 155 | cpu = MIPS_CPU(cpu_create(machine->cpu_type)); |
Andreas Färber | 6bd8da6 | 2012-05-05 14:05:42 +0200 | [diff] [blame] | 156 | env = &cpu->env; |
Andreas Färber | f37f435 | 2012-05-05 14:06:50 +0200 | [diff] [blame] | 157 | qemu_register_reset(main_cpu_reset, cpu); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 158 | |
Hervé Poussineau | 54e7555 | 2013-11-04 23:26:17 +0100 | [diff] [blame] | 159 | /* Chipset returns 0 in invalid reads and do not raise data exceptions. |
| 160 | * However, we can't simply add a global memory region to catch |
| 161 | * everything, as memory core directly call unassigned_mem_read/write |
| 162 | * on some invalid accesses, which call do_unassigned_access on the |
| 163 | * CPU, which raise an exception. |
| 164 | * Handle that case by hijacking the do_unassigned_access method on |
| 165 | * the CPU, and do not raise exceptions for data access. */ |
| 166 | cc = CPU_GET_CLASS(cpu); |
| 167 | real_do_unassigned_access = cc->do_unassigned_access; |
| 168 | cc->do_unassigned_access = mips_jazz_do_unassigned_access; |
| 169 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 170 | /* allocate RAM */ |
Dirk Müller | 6a926fb | 2015-03-24 22:28:15 +0100 | [diff] [blame] | 171 | memory_region_allocate_system_memory(ram, NULL, "mips_jazz.ram", |
| 172 | machine->ram_size); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 173 | memory_region_add_subregion(address_space, 0, ram); |
pbrook | dcac967 | 2009-04-09 20:05:49 +0000 | [diff] [blame] | 174 | |
Peter Maydell | 98a99ce | 2017-07-07 15:42:53 +0100 | [diff] [blame] | 175 | memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE, |
Markus Armbruster | f8ed85a | 2015-09-11 16:51:43 +0200 | [diff] [blame] | 176 | &error_fatal); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 177 | memory_region_set_readonly(bios, true); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 178 | memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios, |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 179 | 0, MAGNUM_BIOS_SIZE); |
| 180 | memory_region_add_subregion(address_space, 0x1fc00000LL, bios); |
| 181 | memory_region_add_subregion(address_space, 0xfff00000LL, bios2); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 182 | |
| 183 | /* load the BIOS image. */ |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 184 | if (bios_name == NULL) |
| 185 | bios_name = BIOS_FILENAME; |
Paul Brook | 5cea859 | 2009-05-30 00:52:44 +0100 | [diff] [blame] | 186 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
| 187 | if (filename) { |
| 188 | bios_size = load_image_targphys(filename, 0xfff00000LL, |
| 189 | MAGNUM_BIOS_SIZE); |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 190 | g_free(filename); |
Paul Brook | 5cea859 | 2009-05-30 00:52:44 +0100 | [diff] [blame] | 191 | } else { |
| 192 | bios_size = -1; |
| 193 | } |
Andreas Färber | 38c8894 | 2013-07-29 16:05:32 +0200 | [diff] [blame] | 194 | if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) && !qtest_enabled()) { |
Aurelien Jarno | 2e985fe | 2013-08-03 16:03:18 +0200 | [diff] [blame] | 195 | error_report("Could not load MIPS bios '%s'", bios_name); |
| 196 | exit(1); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 197 | } |
| 198 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 199 | /* Init CPU internal devices */ |
Paolo Bonzini | 5a975d4 | 2016-03-15 14:32:19 +0100 | [diff] [blame] | 200 | cpu_mips_irq_init_cpu(cpu); |
| 201 | cpu_mips_clock_init(cpu); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 202 | |
| 203 | /* Chipset */ |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 204 | rc4030 = rc4030_init(&dmas, &rc4030_dma_mr); |
| 205 | sysbus = SYS_BUS_DEVICE(rc4030); |
| 206 | sysbus_connect_irq(sysbus, 0, env->irq[6]); |
| 207 | sysbus_connect_irq(sysbus, 1, env->irq[3]); |
| 208 | memory_region_add_subregion(address_space, 0x80000000, |
| 209 | sysbus_mmio_get_region(sysbus, 0)); |
| 210 | memory_region_add_subregion(address_space, 0xf0000000, |
| 211 | sysbus_mmio_get_region(sysbus, 1)); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 212 | memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops, NULL, "dummy_dma", 0x1000); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 213 | memory_region_add_subregion(address_space, 0x8000d000, dma_dummy); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 214 | |
Hervé Poussineau | 5c63bcf | 2015-02-01 09:12:52 +0100 | [diff] [blame] | 215 | /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */ |
| 216 | memory_region_init(isa_io, NULL, "isa-io", 0x00010000); |
| 217 | memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000); |
| 218 | memory_region_add_subregion(address_space, 0x90000000, isa_io); |
| 219 | memory_region_add_subregion(address_space, 0x91000000, isa_mem); |
Markus Armbruster | d10e543 | 2015-12-17 17:35:18 +0100 | [diff] [blame] | 220 | isa_bus = isa_bus_new(NULL, isa_mem, isa_io, &error_abort); |
Hervé Poussineau | 5c63bcf | 2015-02-01 09:12:52 +0100 | [diff] [blame] | 221 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 222 | /* ISA devices */ |
Hervé Poussineau | 48a18b3 | 2011-12-15 22:09:51 +0100 | [diff] [blame] | 223 | i8259 = i8259_init(isa_bus, env->irq[4]); |
| 224 | isa_bus_irqs(isa_bus, i8259); |
Philippe Mathieu-Daudé | 55f613a | 2018-03-08 23:39:23 +0100 | [diff] [blame] | 225 | i8257_dma_init(isa_bus, 0); |
Philippe Mathieu-Daudé | acf695e | 2017-10-17 13:44:15 -0300 | [diff] [blame] | 226 | pit = i8254_pit_init(isa_bus, 0x40, 0, NULL); |
Jan Kiszka | 302fe51 | 2012-02-17 11:24:34 +0100 | [diff] [blame] | 227 | pcspk_init(isa_bus, pit); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 228 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 229 | /* Video card */ |
| 230 | switch (jazz_model) { |
| 231 | case JAZZ_MAGNUM: |
Hervé Poussineau | 97a3f6f | 2011-08-26 21:20:12 +0200 | [diff] [blame] | 232 | dev = qdev_create(NULL, "sysbus-g364"); |
| 233 | qdev_init_nofail(dev); |
Andreas Färber | 1356b98 | 2013-01-20 02:47:33 +0100 | [diff] [blame] | 234 | sysbus = SYS_BUS_DEVICE(dev); |
Hervé Poussineau | 97a3f6f | 2011-08-26 21:20:12 +0200 | [diff] [blame] | 235 | sysbus_mmio_map(sysbus, 0, 0x60080000); |
| 236 | sysbus_mmio_map(sysbus, 1, 0x40000000); |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 237 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 3)); |
Hervé Poussineau | 97a3f6f | 2011-08-26 21:20:12 +0200 | [diff] [blame] | 238 | { |
| 239 | /* Simple ROM, so user doesn't have to provide one */ |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 240 | MemoryRegion *rom_mr = g_new(MemoryRegion, 1); |
Peter Maydell | 98a99ce | 2017-07-07 15:42:53 +0100 | [diff] [blame] | 241 | memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000, |
Markus Armbruster | f8ed85a | 2015-09-11 16:51:43 +0200 | [diff] [blame] | 242 | &error_fatal); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 243 | memory_region_set_readonly(rom_mr, true); |
| 244 | uint8_t *rom = memory_region_get_ram_ptr(rom_mr); |
| 245 | memory_region_add_subregion(address_space, 0x60000000, rom_mr); |
Hervé Poussineau | 97a3f6f | 2011-08-26 21:20:12 +0200 | [diff] [blame] | 246 | rom[0] = 0x10; /* Mips G364 */ |
| 247 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 248 | break; |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 249 | case JAZZ_PICA61: |
Avi Kivity | be20f9e | 2011-08-15 17:17:37 +0300 | [diff] [blame] | 250 | isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory()); |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 251 | break; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 252 | default: |
| 253 | break; |
| 254 | } |
| 255 | |
| 256 | /* Network controller */ |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 257 | for (n = 0; n < nb_nics; n++) { |
| 258 | nd = &nd_table[n]; |
| 259 | if (!nd->model) |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 260 | nd->model = g_strdup("dp83932"); |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 261 | if (strcmp(nd->model, "dp83932") == 0) { |
Hervé Poussineau | 104655a | 2015-06-03 22:45:45 +0200 | [diff] [blame] | 262 | qemu_check_nic_model(nd, "dp83932"); |
| 263 | |
| 264 | dev = qdev_create(NULL, "dp8393x"); |
| 265 | qdev_set_nic_properties(dev, nd); |
| 266 | qdev_prop_set_uint8(dev, "it_shift", 2); |
| 267 | qdev_prop_set_ptr(dev, "dma_mr", rc4030_dma_mr); |
| 268 | qdev_init_nofail(dev); |
| 269 | sysbus = SYS_BUS_DEVICE(dev); |
| 270 | sysbus_mmio_map(sysbus, 0, 0x80001000); |
Hervé Poussineau | 89ae0ff | 2015-06-03 22:45:46 +0200 | [diff] [blame] | 271 | sysbus_mmio_map(sysbus, 1, 0x8000b000); |
Hervé Poussineau | 104655a | 2015-06-03 22:45:45 +0200 | [diff] [blame] | 272 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 4)); |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 273 | break; |
Peter Maydell | c8057f9 | 2012-08-02 13:45:54 +0100 | [diff] [blame] | 274 | } else if (is_help_option(nd->model)) { |
Alistair Francis | bd6e1d8 | 2018-02-03 09:43:06 +0100 | [diff] [blame] | 275 | error_report("Supported NICs: dp83932"); |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 276 | exit(1); |
| 277 | } else { |
Alistair Francis | bd6e1d8 | 2018-02-03 09:43:06 +0100 | [diff] [blame] | 278 | error_report("Unsupported NIC: %s", nd->model); |
aurel32 | a65f56e | 2009-04-15 14:57:54 +0000 | [diff] [blame] | 279 | exit(1); |
| 280 | } |
| 281 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 282 | |
| 283 | /* SCSI adapter */ |
Mark Cave-Ayland | 09eb69a | 2018-06-13 10:47:26 +0100 | [diff] [blame] | 284 | dev = qdev_create(NULL, TYPE_ESP); |
| 285 | sysbus_esp = ESP_STATE(dev); |
| 286 | esp = &sysbus_esp->esp; |
| 287 | esp->dma_memory_read = rc4030_dma_read; |
| 288 | esp->dma_memory_write = rc4030_dma_write; |
| 289 | esp->dma_opaque = dmas[0]; |
| 290 | sysbus_esp->it_shift = 0; |
| 291 | /* XXX for now until rc4030 has been changed to use DMA enable signal */ |
| 292 | esp->dma_enabled = 1; |
| 293 | qdev_init_nofail(dev); |
| 294 | |
| 295 | sysbus = SYS_BUS_DEVICE(dev); |
| 296 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 5)); |
| 297 | sysbus_mmio_map(sysbus, 0, 0x80002000); |
| 298 | |
Thomas Huth | 148b2ba | 2018-03-07 10:24:04 +0100 | [diff] [blame] | 299 | scsi_bus_legacy_handle_cmdline(&esp->bus); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 300 | |
| 301 | /* Floppy */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 302 | for (n = 0; n < MAX_FD; n++) { |
Gerd Hoffmann | fd8014e | 2009-09-22 13:53:18 +0200 | [diff] [blame] | 303 | fds[n] = drive_get(IF_FLOPPY, 0, n); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 304 | } |
Hervé Poussineau | 020e298 | 2016-02-03 11:28:57 -0500 | [diff] [blame] | 305 | /* FIXME: we should enable DMA with a custom IsaDma device */ |
| 306 | fdctrl_init_sysbus(qdev_get_gpio_in(rc4030, 1), -1, 0x80003000, fds); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 307 | |
| 308 | /* Real time clock */ |
Philippe Mathieu-Daudé | 6c646a1 | 2017-10-17 13:44:16 -0300 | [diff] [blame] | 309 | mc146818_rtc_init(isa_bus, 1980, NULL); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 310 | memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000); |
Avi Kivity | 60581b3 | 2011-08-08 21:59:19 +0300 | [diff] [blame] | 311 | memory_region_add_subregion(address_space, 0x80004000, rtc); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 312 | |
| 313 | /* Keyboard (i8042) */ |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 314 | i8042_mm_init(qdev_get_gpio_in(rc4030, 6), qdev_get_gpio_in(rc4030, 7), |
| 315 | i8042, 0x1000, 0x1); |
Richard Henderson | dbff76a | 2011-08-10 15:28:17 -0700 | [diff] [blame] | 316 | memory_region_add_subregion(address_space, 0x80005000, i8042); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 317 | |
| 318 | /* Serial ports */ |
Peter Maydell | 9bca0ed | 2018-04-20 15:52:43 +0100 | [diff] [blame] | 319 | if (serial_hd(0)) { |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 320 | serial_mm_init(address_space, 0x80006000, 0, |
| 321 | qdev_get_gpio_in(rc4030, 8), 8000000/16, |
Peter Maydell | 9bca0ed | 2018-04-20 15:52:43 +0100 | [diff] [blame] | 322 | serial_hd(0), DEVICE_NATIVE_ENDIAN); |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 323 | } |
Peter Maydell | 9bca0ed | 2018-04-20 15:52:43 +0100 | [diff] [blame] | 324 | if (serial_hd(1)) { |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 325 | serial_mm_init(address_space, 0x80007000, 0, |
| 326 | qdev_get_gpio_in(rc4030, 9), 8000000/16, |
Peter Maydell | 9bca0ed | 2018-04-20 15:52:43 +0100 | [diff] [blame] | 327 | serial_hd(1), DEVICE_NATIVE_ENDIAN); |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 328 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 329 | |
| 330 | /* Parallel port */ |
| 331 | if (parallel_hds[0]) |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 332 | parallel_mm_init(address_space, 0x80008000, 0, |
| 333 | qdev_get_gpio_in(rc4030, 0), parallel_hds[0]); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 334 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 335 | /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 336 | |
Hervé Poussineau | cd3e240 | 2011-07-18 23:34:22 +0200 | [diff] [blame] | 337 | /* NVRAM */ |
| 338 | dev = qdev_create(NULL, "ds1225y"); |
| 339 | qdev_init_nofail(dev); |
Andreas Färber | 1356b98 | 2013-01-20 02:47:33 +0100 | [diff] [blame] | 340 | sysbus = SYS_BUS_DEVICE(dev); |
Hervé Poussineau | cd3e240 | 2011-07-18 23:34:22 +0200 | [diff] [blame] | 341 | sysbus_mmio_map(sysbus, 0, 0x80009000); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 342 | |
| 343 | /* LED indicator */ |
Hervé Poussineau | b39506e | 2012-02-17 20:27:16 +0100 | [diff] [blame] | 344 | sysbus_create_simple("jazz-led", 0x8000f000, NULL); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 345 | } |
| 346 | |
| 347 | static |
Marcel Apfelbaum | 3ef9622 | 2014-05-07 17:42:57 +0300 | [diff] [blame] | 348 | void mips_magnum_init(MachineState *machine) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 349 | { |
Hervé Poussineau | f33772c | 2015-02-01 09:12:51 +0100 | [diff] [blame] | 350 | mips_jazz_init(machine, JAZZ_MAGNUM); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 351 | } |
| 352 | |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 353 | static |
Marcel Apfelbaum | 3ef9622 | 2014-05-07 17:42:57 +0300 | [diff] [blame] | 354 | void mips_pica61_init(MachineState *machine) |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 355 | { |
Hervé Poussineau | f33772c | 2015-02-01 09:12:51 +0100 | [diff] [blame] | 356 | mips_jazz_init(machine, JAZZ_PICA61); |
aurel32 | c171148 | 2008-04-08 19:51:06 +0000 | [diff] [blame] | 357 | } |
| 358 | |
Andreas Färber | 8a661ae | 2015-09-19 10:49:44 +0200 | [diff] [blame] | 359 | static void mips_magnum_class_init(ObjectClass *oc, void *data) |
Anthony Liguori | f80f9ec | 2009-05-20 18:38:09 -0500 | [diff] [blame] | 360 | { |
Andreas Färber | 8a661ae | 2015-09-19 10:49:44 +0200 | [diff] [blame] | 361 | MachineClass *mc = MACHINE_CLASS(oc); |
| 362 | |
Eduardo Habkost | e264d29 | 2015-09-04 15:37:08 -0300 | [diff] [blame] | 363 | mc->desc = "MIPS Magnum"; |
| 364 | mc->init = mips_magnum_init; |
| 365 | mc->block_default_type = IF_SCSI; |
Igor Mammedov | 3469e65 | 2017-10-05 15:51:12 +0200 | [diff] [blame] | 366 | mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); |
Anthony Liguori | f80f9ec | 2009-05-20 18:38:09 -0500 | [diff] [blame] | 367 | } |
| 368 | |
Andreas Färber | 8a661ae | 2015-09-19 10:49:44 +0200 | [diff] [blame] | 369 | static const TypeInfo mips_magnum_type = { |
| 370 | .name = MACHINE_TYPE_NAME("magnum"), |
| 371 | .parent = TYPE_MACHINE, |
| 372 | .class_init = mips_magnum_class_init, |
| 373 | }; |
Eduardo Habkost | e264d29 | 2015-09-04 15:37:08 -0300 | [diff] [blame] | 374 | |
Andreas Färber | 8a661ae | 2015-09-19 10:49:44 +0200 | [diff] [blame] | 375 | static void mips_pica61_class_init(ObjectClass *oc, void *data) |
Eduardo Habkost | e264d29 | 2015-09-04 15:37:08 -0300 | [diff] [blame] | 376 | { |
Andreas Färber | 8a661ae | 2015-09-19 10:49:44 +0200 | [diff] [blame] | 377 | MachineClass *mc = MACHINE_CLASS(oc); |
| 378 | |
Eduardo Habkost | e264d29 | 2015-09-04 15:37:08 -0300 | [diff] [blame] | 379 | mc->desc = "Acer Pica 61"; |
| 380 | mc->init = mips_pica61_init; |
| 381 | mc->block_default_type = IF_SCSI; |
Igor Mammedov | 3469e65 | 2017-10-05 15:51:12 +0200 | [diff] [blame] | 382 | mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); |
Eduardo Habkost | e264d29 | 2015-09-04 15:37:08 -0300 | [diff] [blame] | 383 | } |
| 384 | |
Andreas Färber | 8a661ae | 2015-09-19 10:49:44 +0200 | [diff] [blame] | 385 | static const TypeInfo mips_pica61_type = { |
| 386 | .name = MACHINE_TYPE_NAME("pica61"), |
| 387 | .parent = TYPE_MACHINE, |
| 388 | .class_init = mips_pica61_class_init, |
| 389 | }; |
| 390 | |
| 391 | static void mips_jazz_machine_init(void) |
| 392 | { |
| 393 | type_register_static(&mips_magnum_type); |
| 394 | type_register_static(&mips_pica61_type); |
| 395 | } |
| 396 | |
Eduardo Habkost | 0e6aac8 | 2016-02-16 18:59:04 -0200 | [diff] [blame] | 397 | type_init(mips_jazz_machine_init) |