blob: 1afbe3ce6adf8ef25f37dbfc2bfb70a101996515 [file] [log] [blame]
aurel324ce7ff62008-04-07 19:47:14 +00001/*
2 * QEMU MIPS Jazz support
3 *
4 * Copyright (c) 2007-2008 Hervé Poussineau
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
Peter Maydellc6848222016-01-18 17:35:00 +000025#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010026#include "hw/hw.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010027#include "hw/mips/mips.h"
28#include "hw/mips/cpudevs.h"
29#include "hw/i386/pc.h"
Philippe Mathieu-Daudé55f613a2018-03-08 23:39:23 +010030#include "hw/dma/i8257.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010031#include "hw/char/serial.h"
Philippe Mathieu-Daudébb3d5ea2018-03-08 23:39:22 +010032#include "hw/char/parallel.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/isa/isa.h"
34#include "hw/block/fdc.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010035#include "sysemu/sysemu.h"
36#include "sysemu/arch_init.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010037#include "hw/boards.h"
Paolo Bonzini1422e322012-10-24 08:43:34 +020038#include "net/net.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010039#include "hw/scsi/esp.h"
40#include "hw/mips/bios.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010041#include "hw/loader.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010042#include "hw/timer/mc146818rtc.h"
43#include "hw/timer/i8254.h"
Philippe Mathieu-Daudé866e2b32017-10-17 13:44:21 -030044#include "hw/display/vga.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010045#include "hw/audio/pcspk.h"
Philippe Mathieu-Daudé47973a22018-03-08 23:39:24 +010046#include "hw/input/i8042.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010047#include "hw/sysbus.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/address-spaces.h"
Andreas Färber38c88942013-07-29 16:05:32 +020049#include "sysemu/qtest.h"
Markus Armbrustere688df62018-02-01 12:18:31 +010050#include "qapi/error.h"
Aurelien Jarno2e985fe2013-08-03 16:03:18 +020051#include "qemu/error-report.h"
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020052#include "qemu/help_option.h"
aurel324ce7ff62008-04-07 19:47:14 +000053
aurel324ce7ff62008-04-07 19:47:14 +000054enum jazz_model_e
55{
56 JAZZ_MAGNUM,
aurel32c1711482008-04-08 19:51:06 +000057 JAZZ_PICA61,
aurel324ce7ff62008-04-07 19:47:14 +000058};
59
60static void main_cpu_reset(void *opaque)
61{
Andreas Färberf37f4352012-05-05 14:06:50 +020062 MIPSCPU *cpu = opaque;
63
64 cpu_reset(CPU(cpu));
aurel324ce7ff62008-04-07 19:47:14 +000065}
66
Avi Kivitya8170e52012-10-23 12:30:10 +020067static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size)
aurel324ce7ff62008-04-07 19:47:14 +000068{
Hervé Poussineau5c63bcf2015-02-01 09:12:52 +010069 uint8_t val;
Peter Maydell5c9eb022015-04-26 16:49:24 +010070 address_space_read(&address_space_memory, 0x90000071,
71 MEMTXATTRS_UNSPECIFIED, &val, 1);
Hervé Poussineau5c63bcf2015-02-01 09:12:52 +010072 return val;
aurel324ce7ff62008-04-07 19:47:14 +000073}
74
Avi Kivitya8170e52012-10-23 12:30:10 +020075static void rtc_write(void *opaque, hwaddr addr,
Avi Kivity60581b32011-08-08 21:59:19 +030076 uint64_t val, unsigned size)
aurel324ce7ff62008-04-07 19:47:14 +000077{
Hervé Poussineau5c63bcf2015-02-01 09:12:52 +010078 uint8_t buf = val & 0xff;
Peter Maydell5c9eb022015-04-26 16:49:24 +010079 address_space_write(&address_space_memory, 0x90000071,
80 MEMTXATTRS_UNSPECIFIED, &buf, 1);
aurel324ce7ff62008-04-07 19:47:14 +000081}
82
Avi Kivity60581b32011-08-08 21:59:19 +030083static const MemoryRegionOps rtc_ops = {
84 .read = rtc_read,
85 .write = rtc_write,
86 .endianness = DEVICE_NATIVE_ENDIAN,
aurel324ce7ff62008-04-07 19:47:14 +000087};
88
Avi Kivitya8170e52012-10-23 12:30:10 +020089static uint64_t dma_dummy_read(void *opaque, hwaddr addr,
Avi Kivity60581b32011-08-08 21:59:19 +030090 unsigned size)
91{
92 /* Nothing to do. That is only to ensure that
93 * the current DMA acknowledge cycle is completed. */
94 return 0xff;
95}
aurel324ce7ff62008-04-07 19:47:14 +000096
Avi Kivitya8170e52012-10-23 12:30:10 +020097static void dma_dummy_write(void *opaque, hwaddr addr,
Avi Kivity60581b32011-08-08 21:59:19 +030098 uint64_t val, unsigned size)
aurel32c6945b12009-01-01 13:03:36 +000099{
100 /* Nothing to do. That is only to ensure that
101 * the current DMA acknowledge cycle is completed. */
102}
103
Avi Kivity60581b32011-08-08 21:59:19 +0300104static const MemoryRegionOps dma_dummy_ops = {
105 .read = dma_dummy_read,
106 .write = dma_dummy_write,
107 .endianness = DEVICE_NATIVE_ENDIAN,
aurel32c6945b12009-01-01 13:03:36 +0000108};
109
aurel324ce7ff62008-04-07 19:47:14 +0000110#define MAGNUM_BIOS_SIZE_MAX 0x7e000
111#define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
112
Hervé Poussineau54e75552013-11-04 23:26:17 +0100113static CPUUnassignedAccess real_do_unassigned_access;
114static void mips_jazz_do_unassigned_access(CPUState *cpu, hwaddr addr,
115 bool is_write, bool is_exec,
116 int opaque, unsigned size)
117{
118 if (!is_exec) {
119 /* ignore invalid access (ie do not raise exception) */
120 return;
121 }
122 (*real_do_unassigned_access)(cpu, addr, is_write, is_exec, opaque, size);
123}
124
Hervé Poussineauf33772c2015-02-01 09:12:51 +0100125static void mips_jazz_init(MachineState *machine,
Richard Hendersonc2d0d012011-08-10 15:28:11 -0700126 enum jazz_model_e jazz_model)
aurel324ce7ff62008-04-07 19:47:14 +0000127{
Hervé Poussineauf33772c2015-02-01 09:12:51 +0100128 MemoryRegion *address_space = get_system_memory();
Paul Brook5cea8592009-05-30 00:52:44 +0100129 char *filename;
aurel324ce7ff62008-04-07 19:47:14 +0000130 int bios_size, n;
Andreas Färber6bd8da62012-05-05 14:05:42 +0200131 MIPSCPU *cpu;
Hervé Poussineau54e75552013-11-04 23:26:17 +0100132 CPUClass *cc;
Andreas Färber61c56c82012-03-14 01:38:23 +0100133 CPUMIPSState *env;
Hervé Poussineaud791d602015-06-03 22:45:41 +0200134 qemu_irq *i8259;
aurel32c6945b12009-01-01 13:03:36 +0000135 rc4030_dma *dmas;
Alexey Kardashevskiy3df9d742017-07-11 13:56:19 +1000136 IOMMUMemoryRegion *rc4030_dma_mr;
Hervé Poussineau5c63bcf2015-02-01 09:12:52 +0100137 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
138 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
Avi Kivity60581b32011-08-08 21:59:19 +0300139 MemoryRegion *rtc = g_new(MemoryRegion, 1);
Richard Hendersondbff76a2011-08-10 15:28:17 -0700140 MemoryRegion *i8042 = g_new(MemoryRegion, 1);
Avi Kivity60581b32011-08-08 21:59:19 +0300141 MemoryRegion *dma_dummy = g_new(MemoryRegion, 1);
aurel32a65f56e2009-04-15 14:57:54 +0000142 NICInfo *nd;
Hervé Poussineaud791d602015-06-03 22:45:41 +0200143 DeviceState *dev, *rc4030;
Hervé Poussineaucd3e2402011-07-18 23:34:22 +0200144 SysBusDevice *sysbus;
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100145 ISABus *isa_bus;
Blue Swirl64d7e9a2011-02-13 19:54:40 +0000146 ISADevice *pit;
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +0200147 DriveInfo *fds[MAX_FD];
Avi Kivity60581b32011-08-08 21:59:19 +0300148 MemoryRegion *ram = g_new(MemoryRegion, 1);
149 MemoryRegion *bios = g_new(MemoryRegion, 1);
150 MemoryRegion *bios2 = g_new(MemoryRegion, 1);
Mark Cave-Ayland09eb69a2018-06-13 10:47:26 +0100151 SysBusESPState *sysbus_esp;
Thomas Huth148b2ba2018-03-07 10:24:04 +0100152 ESPState *esp;
aurel324ce7ff62008-04-07 19:47:14 +0000153
154 /* init CPUs */
Igor Mammedov3469e652017-10-05 15:51:12 +0200155 cpu = MIPS_CPU(cpu_create(machine->cpu_type));
Andreas Färber6bd8da62012-05-05 14:05:42 +0200156 env = &cpu->env;
Andreas Färberf37f4352012-05-05 14:06:50 +0200157 qemu_register_reset(main_cpu_reset, cpu);
aurel324ce7ff62008-04-07 19:47:14 +0000158
Hervé Poussineau54e75552013-11-04 23:26:17 +0100159 /* Chipset returns 0 in invalid reads and do not raise data exceptions.
160 * However, we can't simply add a global memory region to catch
161 * everything, as memory core directly call unassigned_mem_read/write
162 * on some invalid accesses, which call do_unassigned_access on the
163 * CPU, which raise an exception.
164 * Handle that case by hijacking the do_unassigned_access method on
165 * the CPU, and do not raise exceptions for data access. */
166 cc = CPU_GET_CLASS(cpu);
167 real_do_unassigned_access = cc->do_unassigned_access;
168 cc->do_unassigned_access = mips_jazz_do_unassigned_access;
169
aurel324ce7ff62008-04-07 19:47:14 +0000170 /* allocate RAM */
Dirk Müller6a926fb2015-03-24 22:28:15 +0100171 memory_region_allocate_system_memory(ram, NULL, "mips_jazz.ram",
172 machine->ram_size);
Avi Kivity60581b32011-08-08 21:59:19 +0300173 memory_region_add_subregion(address_space, 0, ram);
pbrookdcac9672009-04-09 20:05:49 +0000174
Peter Maydell98a99ce2017-07-07 15:42:53 +0100175 memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE,
Markus Armbrusterf8ed85a2015-09-11 16:51:43 +0200176 &error_fatal);
Avi Kivity60581b32011-08-08 21:59:19 +0300177 memory_region_set_readonly(bios, true);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400178 memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios,
Avi Kivity60581b32011-08-08 21:59:19 +0300179 0, MAGNUM_BIOS_SIZE);
180 memory_region_add_subregion(address_space, 0x1fc00000LL, bios);
181 memory_region_add_subregion(address_space, 0xfff00000LL, bios2);
aurel324ce7ff62008-04-07 19:47:14 +0000182
183 /* load the BIOS image. */
aurel32c6945b12009-01-01 13:03:36 +0000184 if (bios_name == NULL)
185 bios_name = BIOS_FILENAME;
Paul Brook5cea8592009-05-30 00:52:44 +0100186 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
187 if (filename) {
188 bios_size = load_image_targphys(filename, 0xfff00000LL,
189 MAGNUM_BIOS_SIZE);
Anthony Liguori7267c092011-08-20 22:09:37 -0500190 g_free(filename);
Paul Brook5cea8592009-05-30 00:52:44 +0100191 } else {
192 bios_size = -1;
193 }
Andreas Färber38c88942013-07-29 16:05:32 +0200194 if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) && !qtest_enabled()) {
Aurelien Jarno2e985fe2013-08-03 16:03:18 +0200195 error_report("Could not load MIPS bios '%s'", bios_name);
196 exit(1);
aurel324ce7ff62008-04-07 19:47:14 +0000197 }
198
aurel324ce7ff62008-04-07 19:47:14 +0000199 /* Init CPU internal devices */
Paolo Bonzini5a975d42016-03-15 14:32:19 +0100200 cpu_mips_irq_init_cpu(cpu);
201 cpu_mips_clock_init(cpu);
aurel324ce7ff62008-04-07 19:47:14 +0000202
203 /* Chipset */
Hervé Poussineaud791d602015-06-03 22:45:41 +0200204 rc4030 = rc4030_init(&dmas, &rc4030_dma_mr);
205 sysbus = SYS_BUS_DEVICE(rc4030);
206 sysbus_connect_irq(sysbus, 0, env->irq[6]);
207 sysbus_connect_irq(sysbus, 1, env->irq[3]);
208 memory_region_add_subregion(address_space, 0x80000000,
209 sysbus_mmio_get_region(sysbus, 0));
210 memory_region_add_subregion(address_space, 0xf0000000,
211 sysbus_mmio_get_region(sysbus, 1));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400212 memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops, NULL, "dummy_dma", 0x1000);
Avi Kivity60581b32011-08-08 21:59:19 +0300213 memory_region_add_subregion(address_space, 0x8000d000, dma_dummy);
aurel324ce7ff62008-04-07 19:47:14 +0000214
Hervé Poussineau5c63bcf2015-02-01 09:12:52 +0100215 /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */
216 memory_region_init(isa_io, NULL, "isa-io", 0x00010000);
217 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
218 memory_region_add_subregion(address_space, 0x90000000, isa_io);
219 memory_region_add_subregion(address_space, 0x91000000, isa_mem);
Markus Armbrusterd10e5432015-12-17 17:35:18 +0100220 isa_bus = isa_bus_new(NULL, isa_mem, isa_io, &error_abort);
Hervé Poussineau5c63bcf2015-02-01 09:12:52 +0100221
aurel324ce7ff62008-04-07 19:47:14 +0000222 /* ISA devices */
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100223 i8259 = i8259_init(isa_bus, env->irq[4]);
224 isa_bus_irqs(isa_bus, i8259);
Philippe Mathieu-Daudé55f613a2018-03-08 23:39:23 +0100225 i8257_dma_init(isa_bus, 0);
Philippe Mathieu-Daudéacf695e2017-10-17 13:44:15 -0300226 pit = i8254_pit_init(isa_bus, 0x40, 0, NULL);
Jan Kiszka302fe512012-02-17 11:24:34 +0100227 pcspk_init(isa_bus, pit);
aurel324ce7ff62008-04-07 19:47:14 +0000228
aurel324ce7ff62008-04-07 19:47:14 +0000229 /* Video card */
230 switch (jazz_model) {
231 case JAZZ_MAGNUM:
Hervé Poussineau97a3f6f2011-08-26 21:20:12 +0200232 dev = qdev_create(NULL, "sysbus-g364");
233 qdev_init_nofail(dev);
Andreas Färber1356b982013-01-20 02:47:33 +0100234 sysbus = SYS_BUS_DEVICE(dev);
Hervé Poussineau97a3f6f2011-08-26 21:20:12 +0200235 sysbus_mmio_map(sysbus, 0, 0x60080000);
236 sysbus_mmio_map(sysbus, 1, 0x40000000);
Hervé Poussineaud791d602015-06-03 22:45:41 +0200237 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 3));
Hervé Poussineau97a3f6f2011-08-26 21:20:12 +0200238 {
239 /* Simple ROM, so user doesn't have to provide one */
Avi Kivity60581b32011-08-08 21:59:19 +0300240 MemoryRegion *rom_mr = g_new(MemoryRegion, 1);
Peter Maydell98a99ce2017-07-07 15:42:53 +0100241 memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000,
Markus Armbrusterf8ed85a2015-09-11 16:51:43 +0200242 &error_fatal);
Avi Kivity60581b32011-08-08 21:59:19 +0300243 memory_region_set_readonly(rom_mr, true);
244 uint8_t *rom = memory_region_get_ram_ptr(rom_mr);
245 memory_region_add_subregion(address_space, 0x60000000, rom_mr);
Hervé Poussineau97a3f6f2011-08-26 21:20:12 +0200246 rom[0] = 0x10; /* Mips G364 */
247 }
aurel324ce7ff62008-04-07 19:47:14 +0000248 break;
aurel32c1711482008-04-08 19:51:06 +0000249 case JAZZ_PICA61:
Avi Kivitybe20f9e2011-08-15 17:17:37 +0300250 isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
aurel32c1711482008-04-08 19:51:06 +0000251 break;
aurel324ce7ff62008-04-07 19:47:14 +0000252 default:
253 break;
254 }
255
256 /* Network controller */
aurel32a65f56e2009-04-15 14:57:54 +0000257 for (n = 0; n < nb_nics; n++) {
258 nd = &nd_table[n];
259 if (!nd->model)
Anthony Liguori7267c092011-08-20 22:09:37 -0500260 nd->model = g_strdup("dp83932");
aurel32a65f56e2009-04-15 14:57:54 +0000261 if (strcmp(nd->model, "dp83932") == 0) {
Hervé Poussineau104655a2015-06-03 22:45:45 +0200262 qemu_check_nic_model(nd, "dp83932");
263
264 dev = qdev_create(NULL, "dp8393x");
265 qdev_set_nic_properties(dev, nd);
266 qdev_prop_set_uint8(dev, "it_shift", 2);
267 qdev_prop_set_ptr(dev, "dma_mr", rc4030_dma_mr);
268 qdev_init_nofail(dev);
269 sysbus = SYS_BUS_DEVICE(dev);
270 sysbus_mmio_map(sysbus, 0, 0x80001000);
Hervé Poussineau89ae0ff2015-06-03 22:45:46 +0200271 sysbus_mmio_map(sysbus, 1, 0x8000b000);
Hervé Poussineau104655a2015-06-03 22:45:45 +0200272 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 4));
aurel32a65f56e2009-04-15 14:57:54 +0000273 break;
Peter Maydellc8057f92012-08-02 13:45:54 +0100274 } else if (is_help_option(nd->model)) {
Alistair Francisbd6e1d82018-02-03 09:43:06 +0100275 error_report("Supported NICs: dp83932");
aurel32a65f56e2009-04-15 14:57:54 +0000276 exit(1);
277 } else {
Alistair Francisbd6e1d82018-02-03 09:43:06 +0100278 error_report("Unsupported NIC: %s", nd->model);
aurel32a65f56e2009-04-15 14:57:54 +0000279 exit(1);
280 }
281 }
aurel324ce7ff62008-04-07 19:47:14 +0000282
283 /* SCSI adapter */
Mark Cave-Ayland09eb69a2018-06-13 10:47:26 +0100284 dev = qdev_create(NULL, TYPE_ESP);
285 sysbus_esp = ESP_STATE(dev);
286 esp = &sysbus_esp->esp;
287 esp->dma_memory_read = rc4030_dma_read;
288 esp->dma_memory_write = rc4030_dma_write;
289 esp->dma_opaque = dmas[0];
290 sysbus_esp->it_shift = 0;
291 /* XXX for now until rc4030 has been changed to use DMA enable signal */
292 esp->dma_enabled = 1;
293 qdev_init_nofail(dev);
294
295 sysbus = SYS_BUS_DEVICE(dev);
296 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 5));
297 sysbus_mmio_map(sysbus, 0, 0x80002000);
298
Thomas Huth148b2ba2018-03-07 10:24:04 +0100299 scsi_bus_legacy_handle_cmdline(&esp->bus);
aurel324ce7ff62008-04-07 19:47:14 +0000300
301 /* Floppy */
aurel324ce7ff62008-04-07 19:47:14 +0000302 for (n = 0; n < MAX_FD; n++) {
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +0200303 fds[n] = drive_get(IF_FLOPPY, 0, n);
aurel324ce7ff62008-04-07 19:47:14 +0000304 }
Hervé Poussineau020e2982016-02-03 11:28:57 -0500305 /* FIXME: we should enable DMA with a custom IsaDma device */
306 fdctrl_init_sysbus(qdev_get_gpio_in(rc4030, 1), -1, 0x80003000, fds);
aurel324ce7ff62008-04-07 19:47:14 +0000307
308 /* Real time clock */
Philippe Mathieu-Daudé6c646a12017-10-17 13:44:16 -0300309 mc146818_rtc_init(isa_bus, 1980, NULL);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400310 memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000);
Avi Kivity60581b32011-08-08 21:59:19 +0300311 memory_region_add_subregion(address_space, 0x80004000, rtc);
aurel324ce7ff62008-04-07 19:47:14 +0000312
313 /* Keyboard (i8042) */
Hervé Poussineaud791d602015-06-03 22:45:41 +0200314 i8042_mm_init(qdev_get_gpio_in(rc4030, 6), qdev_get_gpio_in(rc4030, 7),
315 i8042, 0x1000, 0x1);
Richard Hendersondbff76a2011-08-10 15:28:17 -0700316 memory_region_add_subregion(address_space, 0x80005000, i8042);
aurel324ce7ff62008-04-07 19:47:14 +0000317
318 /* Serial ports */
Peter Maydell9bca0ed2018-04-20 15:52:43 +0100319 if (serial_hd(0)) {
Hervé Poussineaud791d602015-06-03 22:45:41 +0200320 serial_mm_init(address_space, 0x80006000, 0,
321 qdev_get_gpio_in(rc4030, 8), 8000000/16,
Peter Maydell9bca0ed2018-04-20 15:52:43 +0100322 serial_hd(0), DEVICE_NATIVE_ENDIAN);
Blue Swirl2d483772010-03-21 19:47:11 +0000323 }
Peter Maydell9bca0ed2018-04-20 15:52:43 +0100324 if (serial_hd(1)) {
Hervé Poussineaud791d602015-06-03 22:45:41 +0200325 serial_mm_init(address_space, 0x80007000, 0,
326 qdev_get_gpio_in(rc4030, 9), 8000000/16,
Peter Maydell9bca0ed2018-04-20 15:52:43 +0100327 serial_hd(1), DEVICE_NATIVE_ENDIAN);
Blue Swirl2d483772010-03-21 19:47:11 +0000328 }
aurel324ce7ff62008-04-07 19:47:14 +0000329
330 /* Parallel port */
331 if (parallel_hds[0])
Hervé Poussineaud791d602015-06-03 22:45:41 +0200332 parallel_mm_init(address_space, 0x80008000, 0,
333 qdev_get_gpio_in(rc4030, 0), parallel_hds[0]);
aurel324ce7ff62008-04-07 19:47:14 +0000334
aurel324ce7ff62008-04-07 19:47:14 +0000335 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
aurel324ce7ff62008-04-07 19:47:14 +0000336
Hervé Poussineaucd3e2402011-07-18 23:34:22 +0200337 /* NVRAM */
338 dev = qdev_create(NULL, "ds1225y");
339 qdev_init_nofail(dev);
Andreas Färber1356b982013-01-20 02:47:33 +0100340 sysbus = SYS_BUS_DEVICE(dev);
Hervé Poussineaucd3e2402011-07-18 23:34:22 +0200341 sysbus_mmio_map(sysbus, 0, 0x80009000);
aurel324ce7ff62008-04-07 19:47:14 +0000342
343 /* LED indicator */
Hervé Poussineaub39506e2012-02-17 20:27:16 +0100344 sysbus_create_simple("jazz-led", 0x8000f000, NULL);
aurel324ce7ff62008-04-07 19:47:14 +0000345}
346
347static
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300348void mips_magnum_init(MachineState *machine)
aurel324ce7ff62008-04-07 19:47:14 +0000349{
Hervé Poussineauf33772c2015-02-01 09:12:51 +0100350 mips_jazz_init(machine, JAZZ_MAGNUM);
aurel324ce7ff62008-04-07 19:47:14 +0000351}
352
aurel32c1711482008-04-08 19:51:06 +0000353static
Marcel Apfelbaum3ef96222014-05-07 17:42:57 +0300354void mips_pica61_init(MachineState *machine)
aurel32c1711482008-04-08 19:51:06 +0000355{
Hervé Poussineauf33772c2015-02-01 09:12:51 +0100356 mips_jazz_init(machine, JAZZ_PICA61);
aurel32c1711482008-04-08 19:51:06 +0000357}
358
Andreas Färber8a661ae2015-09-19 10:49:44 +0200359static void mips_magnum_class_init(ObjectClass *oc, void *data)
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500360{
Andreas Färber8a661ae2015-09-19 10:49:44 +0200361 MachineClass *mc = MACHINE_CLASS(oc);
362
Eduardo Habkoste264d292015-09-04 15:37:08 -0300363 mc->desc = "MIPS Magnum";
364 mc->init = mips_magnum_init;
365 mc->block_default_type = IF_SCSI;
Igor Mammedov3469e652017-10-05 15:51:12 +0200366 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500367}
368
Andreas Färber8a661ae2015-09-19 10:49:44 +0200369static const TypeInfo mips_magnum_type = {
370 .name = MACHINE_TYPE_NAME("magnum"),
371 .parent = TYPE_MACHINE,
372 .class_init = mips_magnum_class_init,
373};
Eduardo Habkoste264d292015-09-04 15:37:08 -0300374
Andreas Färber8a661ae2015-09-19 10:49:44 +0200375static void mips_pica61_class_init(ObjectClass *oc, void *data)
Eduardo Habkoste264d292015-09-04 15:37:08 -0300376{
Andreas Färber8a661ae2015-09-19 10:49:44 +0200377 MachineClass *mc = MACHINE_CLASS(oc);
378
Eduardo Habkoste264d292015-09-04 15:37:08 -0300379 mc->desc = "Acer Pica 61";
380 mc->init = mips_pica61_init;
381 mc->block_default_type = IF_SCSI;
Igor Mammedov3469e652017-10-05 15:51:12 +0200382 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
Eduardo Habkoste264d292015-09-04 15:37:08 -0300383}
384
Andreas Färber8a661ae2015-09-19 10:49:44 +0200385static const TypeInfo mips_pica61_type = {
386 .name = MACHINE_TYPE_NAME("pica61"),
387 .parent = TYPE_MACHINE,
388 .class_init = mips_pica61_class_init,
389};
390
391static void mips_jazz_machine_init(void)
392{
393 type_register_static(&mips_magnum_type);
394 type_register_static(&mips_pica61_type);
395}
396
Eduardo Habkost0e6aac82016-02-16 18:59:04 -0200397type_init(mips_jazz_machine_init)