blob: 616f67f3473050c3993c6ce4bd82dafb1d3f1d31 [file] [log] [blame]
Huacai Chenedf79e62010-06-29 10:49:29 +08001/*
2 * VT82C686B south bridge support
3 *
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
Paolo Bonzini6b620ca2012-01-13 17:44:23 +01008 *
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
Huacai Chenedf79e62010-06-29 10:49:29 +080011 */
12
Peter Maydell04308912016-01-26 18:17:30 +000013#include "qemu/osdep.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010014#include "hw/isa/vt82c686.h"
15#include "hw/i2c/i2c.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010016#include "hw/pci/pci.h"
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020017#include "hw/qdev-properties.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010018#include "hw/isa/isa.h"
Philippe Mathieu-Daudé98cf8242018-03-08 23:39:40 +010019#include "hw/isa/superio.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010020#include "hw/sysbus.h"
Markus Armbrusterd6454272019-08-12 07:23:45 +020021#include "migration/vmstate.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010022#include "hw/mips/mips.h"
23#include "hw/isa/apm.h"
24#include "hw/acpi/acpi.h"
25#include "hw/i2c/pm_smbus.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020026#include "qemu/module.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010027#include "qemu/timer.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010028#include "exec/address-spaces.h"
Huacai Chenedf79e62010-06-29 10:49:29 +080029
Huacai Chenedf79e62010-06-29 10:49:29 +080030//#define DEBUG_VT82C686B
31
32#ifdef DEBUG_VT82C686B
Alistair Francisa89f3642017-11-08 14:56:31 -080033#define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__)
Huacai Chenedf79e62010-06-29 10:49:29 +080034#else
35#define DPRINTF(fmt, ...)
36#endif
37
38typedef struct SuperIOConfig
39{
Paolo Bonzini9feb8ad2014-12-10 10:17:36 +010040 uint8_t config[0x100];
Huacai Chenedf79e62010-06-29 10:49:29 +080041 uint8_t index;
42 uint8_t data;
43} SuperIOConfig;
44
45typedef struct VT82C686BState {
46 PCIDevice dev;
Jan Kiszkabcc37e22013-06-22 08:06:59 +020047 MemoryRegion superio;
Huacai Chenedf79e62010-06-29 10:49:29 +080048 SuperIOConfig superio_conf;
49} VT82C686BState;
50
Gonglei417349e2015-05-13 08:43:27 +080051#define TYPE_VT82C686B_DEVICE "VT82C686B"
52#define VT82C686B_DEVICE(obj) \
53 OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE)
54
Jan Kiszkabcc37e22013-06-22 08:06:59 +020055static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data,
56 unsigned size)
Huacai Chenedf79e62010-06-29 10:49:29 +080057{
Huacai Chenedf79e62010-06-29 10:49:29 +080058 SuperIOConfig *superio_conf = opaque;
59
Stefan Weilb2bedb22011-09-12 22:33:01 +020060 DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data);
Huacai Chenedf79e62010-06-29 10:49:29 +080061 if (addr == 0x3f0) {
62 superio_conf->index = data & 0xff;
63 } else {
zhanghailiangb196d962014-12-09 15:15:59 +080064 bool can_write = true;
Huacai Chenedf79e62010-06-29 10:49:29 +080065 /* 0x3f1 */
66 switch (superio_conf->index) {
67 case 0x00 ... 0xdf:
68 case 0xe4:
69 case 0xe5:
70 case 0xe9 ... 0xed:
71 case 0xf3:
72 case 0xf5:
73 case 0xf7:
74 case 0xf9 ... 0xfb:
75 case 0xfd ... 0xff:
zhanghailiangb196d962014-12-09 15:15:59 +080076 can_write = false;
77 break;
78 case 0xe7:
79 if ((data & 0xff) != 0xfe) {
80 DPRINTF("change uart 1 base. unsupported yet\n");
81 can_write = false;
82 }
83 break;
84 case 0xe8:
85 if ((data & 0xff) != 0xbe) {
86 DPRINTF("change uart 2 base. unsupported yet\n");
87 can_write = false;
88 }
Huacai Chenedf79e62010-06-29 10:49:29 +080089 break;
90 default:
zhanghailiangb196d962014-12-09 15:15:59 +080091 break;
Huacai Chenedf79e62010-06-29 10:49:29 +080092
Huacai Chenedf79e62010-06-29 10:49:29 +080093 }
zhanghailiangb196d962014-12-09 15:15:59 +080094 if (can_write) {
95 superio_conf->config[superio_conf->index] = data & 0xff;
96 }
Huacai Chenedf79e62010-06-29 10:49:29 +080097 }
98}
99
Jan Kiszkabcc37e22013-06-22 08:06:59 +0200100static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size)
Huacai Chenedf79e62010-06-29 10:49:29 +0800101{
102 SuperIOConfig *superio_conf = opaque;
103
Stefan Weilb2bedb22011-09-12 22:33:01 +0200104 DPRINTF("superio_ioport_readb address 0x%x\n", addr);
Huacai Chenedf79e62010-06-29 10:49:29 +0800105 return (superio_conf->config[superio_conf->index]);
106}
107
Jan Kiszkabcc37e22013-06-22 08:06:59 +0200108static const MemoryRegionOps superio_ops = {
109 .read = superio_ioport_readb,
110 .write = superio_ioport_writeb,
111 .endianness = DEVICE_NATIVE_ENDIAN,
112 .impl = {
113 .min_access_size = 1,
114 .max_access_size = 1,
115 },
116};
117
Philippe Mathieu-Daudé9dc1a762019-10-10 15:15:25 +0200118static void vt82c686b_isa_reset(DeviceState *dev)
Huacai Chenedf79e62010-06-29 10:49:29 +0800119{
Philippe Mathieu-Daudé9dc1a762019-10-10 15:15:25 +0200120 VT82C686BState *vt82c = VT82C686B_DEVICE(dev);
121 uint8_t *pci_conf = vt82c->dev.config;
Huacai Chenedf79e62010-06-29 10:49:29 +0800122
123 pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
124 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
125 PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
126 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
127
128 pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
129 pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
130 pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
131 pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
132 pci_conf[0x59] = 0x04;
133 pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
134 pci_conf[0x5f] = 0x04;
135 pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
136
137 vt82c->superio_conf.config[0xe0] = 0x3c;
138 vt82c->superio_conf.config[0xe2] = 0x03;
139 vt82c->superio_conf.config[0xe3] = 0xfc;
140 vt82c->superio_conf.config[0xe6] = 0xde;
141 vt82c->superio_conf.config[0xe7] = 0xfe;
142 vt82c->superio_conf.config[0xe8] = 0xbe;
143}
144
145/* write config pci function0 registers. PCI-ISA bridge */
146static void vt82c686b_write_config(PCIDevice * d, uint32_t address,
147 uint32_t val, int len)
148{
Gonglei417349e2015-05-13 08:43:27 +0800149 VT82C686BState *vt686 = VT82C686B_DEVICE(d);
Huacai Chenedf79e62010-06-29 10:49:29 +0800150
Stefan Weilb2bedb22011-09-12 22:33:01 +0200151 DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n",
Huacai Chenedf79e62010-06-29 10:49:29 +0800152 address, val, len);
153
154 pci_default_write_config(d, address, val, len);
155 if (address == 0x85) { /* enable or disable super IO configure */
Jan Kiszkabcc37e22013-06-22 08:06:59 +0200156 memory_region_set_enabled(&vt686->superio, val & 0x2);
Huacai Chenedf79e62010-06-29 10:49:29 +0800157 }
158}
159
160#define ACPI_DBG_IO_ADDR 0xb044
161
162typedef struct VT686PMState {
163 PCIDevice dev;
Gerd Hoffmanna2902822012-11-23 08:29:27 +0100164 MemoryRegion io;
Gerd Hoffmann355bf2e2012-02-23 13:45:16 +0100165 ACPIREGS ar;
Huacai Chenedf79e62010-06-29 10:49:29 +0800166 APMState apm;
Huacai Chenedf79e62010-06-29 10:49:29 +0800167 PMSMBus smb;
168 uint32_t smb_io_base;
169} VT686PMState;
170
171typedef struct VT686AC97State {
172 PCIDevice dev;
173} VT686AC97State;
174
175typedef struct VT686MC97State {
176 PCIDevice dev;
177} VT686MC97State;
178
Gonglei417349e2015-05-13 08:43:27 +0800179#define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM"
180#define VT82C686B_PM_DEVICE(obj) \
181 OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE)
182
183#define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97"
184#define VT82C686B_MC97_DEVICE(obj) \
185 OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE)
186
187#define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97"
188#define VT82C686B_AC97_DEVICE(obj) \
189 OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE)
190
Huacai Chenedf79e62010-06-29 10:49:29 +0800191static void pm_update_sci(VT686PMState *s)
192{
193 int sci_level, pmsts;
Huacai Chenedf79e62010-06-29 10:49:29 +0800194
Gerd Hoffmann2886be12012-02-23 13:45:17 +0100195 pmsts = acpi_pm1_evt_get_sts(&s->ar);
Gerd Hoffmann355bf2e2012-02-23 13:45:16 +0100196 sci_level = (((pmsts & s->ar.pm1.evt.en) &
Isaku Yamahata04dc3082011-03-25 19:54:39 +0900197 (ACPI_BITMASK_RT_CLOCK_ENABLE |
198 ACPI_BITMASK_POWER_BUTTON_ENABLE |
199 ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
200 ACPI_BITMASK_TIMER_ENABLE)) != 0);
Marcel Apfelbaum9e64f8a2013-10-07 10:36:39 +0300201 pci_set_irq(&s->dev, sci_level);
Huacai Chenedf79e62010-06-29 10:49:29 +0800202 /* schedule a timer interruption if needed */
Gerd Hoffmann355bf2e2012-02-23 13:45:16 +0100203 acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
Isaku Yamahataa54d41a2011-03-25 19:54:38 +0900204 !(pmsts & ACPI_BITMASK_TIMER_STATUS));
Huacai Chenedf79e62010-06-29 10:49:29 +0800205}
206
Gerd Hoffmann355bf2e2012-02-23 13:45:16 +0100207static void pm_tmr_timer(ACPIREGS *ar)
Huacai Chenedf79e62010-06-29 10:49:29 +0800208{
Gerd Hoffmann355bf2e2012-02-23 13:45:16 +0100209 VT686PMState *s = container_of(ar, VT686PMState, ar);
Huacai Chenedf79e62010-06-29 10:49:29 +0800210 pm_update_sci(s);
211}
212
Huacai Chenedf79e62010-06-29 10:49:29 +0800213static void pm_io_space_update(VT686PMState *s)
214{
215 uint32_t pm_io_base;
216
Gerd Hoffmanna2902822012-11-23 08:29:27 +0100217 pm_io_base = pci_get_long(s->dev.config + 0x40);
218 pm_io_base &= 0xffc0;
Huacai Chenedf79e62010-06-29 10:49:29 +0800219
Gerd Hoffmanna2902822012-11-23 08:29:27 +0100220 memory_region_transaction_begin();
221 memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1);
222 memory_region_set_address(&s->io, pm_io_base);
223 memory_region_transaction_commit();
Huacai Chenedf79e62010-06-29 10:49:29 +0800224}
225
226static void pm_write_config(PCIDevice *d,
227 uint32_t address, uint32_t val, int len)
228{
Stefan Weilb2bedb22011-09-12 22:33:01 +0200229 DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n",
Huacai Chenedf79e62010-06-29 10:49:29 +0800230 address, val, len);
231 pci_default_write_config(d, address, val, len);
232}
233
234static int vmstate_acpi_post_load(void *opaque, int version_id)
235{
236 VT686PMState *s = opaque;
237
238 pm_io_space_update(s);
239 return 0;
240}
241
242static const VMStateDescription vmstate_acpi = {
243 .name = "vt82c686b_pm",
244 .version_id = 1,
245 .minimum_version_id = 1,
Huacai Chenedf79e62010-06-29 10:49:29 +0800246 .post_load = vmstate_acpi_post_load,
Juan Quintelad49805a2014-04-16 15:32:32 +0200247 .fields = (VMStateField[]) {
Huacai Chenedf79e62010-06-29 10:49:29 +0800248 VMSTATE_PCI_DEVICE(dev, VT686PMState),
Gerd Hoffmann355bf2e2012-02-23 13:45:16 +0100249 VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState),
250 VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState),
251 VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState),
Huacai Chenedf79e62010-06-29 10:49:29 +0800252 VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
Paolo Bonzinie7206772015-01-08 10:18:59 +0100253 VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState),
Gerd Hoffmann355bf2e2012-02-23 13:45:16 +0100254 VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState),
Huacai Chenedf79e62010-06-29 10:49:29 +0800255 VMSTATE_END_OF_LIST()
256 }
257};
258
259/*
260 * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init()
261 * just register a PCI device now, functionalities will be implemented later.
262 */
263
Markus Armbruster9af21db2015-01-19 15:52:30 +0100264static void vt82c686b_ac97_realize(PCIDevice *dev, Error **errp)
Huacai Chenedf79e62010-06-29 10:49:29 +0800265{
Gonglei417349e2015-05-13 08:43:27 +0800266 VT686AC97State *s = VT82C686B_AC97_DEVICE(dev);
Huacai Chenedf79e62010-06-29 10:49:29 +0800267 uint8_t *pci_conf = s->dev.config;
268
Huacai Chenedf79e62010-06-29 10:49:29 +0800269 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
270 PCI_COMMAND_PARITY);
271 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST |
272 PCI_STATUS_DEVSEL_MEDIUM);
273 pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
Huacai Chenedf79e62010-06-29 10:49:29 +0800274}
275
276void vt82c686b_ac97_init(PCIBus *bus, int devfn)
277{
278 PCIDevice *dev;
279
Gonglei417349e2015-05-13 08:43:27 +0800280 dev = pci_create(bus, devfn, TYPE_VT82C686B_AC97_DEVICE);
Huacai Chenedf79e62010-06-29 10:49:29 +0800281 qdev_init_nofail(&dev->qdev);
282}
283
Anthony Liguori40021f02011-12-04 12:22:06 -0600284static void via_ac97_class_init(ObjectClass *klass, void *data)
285{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600286 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600287 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
288
Markus Armbruster9af21db2015-01-19 15:52:30 +0100289 k->realize = vt82c686b_ac97_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600290 k->vendor_id = PCI_VENDOR_ID_VIA;
291 k->device_id = PCI_DEVICE_ID_VIA_AC97;
292 k->revision = 0x50;
293 k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300294 set_bit(DEVICE_CATEGORY_SOUND, dc->categories);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600295 dc->desc = "AC97";
Anthony Liguori40021f02011-12-04 12:22:06 -0600296}
297
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100298static const TypeInfo via_ac97_info = {
Gonglei417349e2015-05-13 08:43:27 +0800299 .name = TYPE_VT82C686B_AC97_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600300 .parent = TYPE_PCI_DEVICE,
301 .instance_size = sizeof(VT686AC97State),
302 .class_init = via_ac97_class_init,
Eduardo Habkostfd3b02c2017-09-27 16:56:34 -0300303 .interfaces = (InterfaceInfo[]) {
304 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
305 { },
306 },
Huacai Chenedf79e62010-06-29 10:49:29 +0800307};
308
Markus Armbruster9af21db2015-01-19 15:52:30 +0100309static void vt82c686b_mc97_realize(PCIDevice *dev, Error **errp)
Huacai Chenedf79e62010-06-29 10:49:29 +0800310{
Gonglei417349e2015-05-13 08:43:27 +0800311 VT686MC97State *s = VT82C686B_MC97_DEVICE(dev);
Huacai Chenedf79e62010-06-29 10:49:29 +0800312 uint8_t *pci_conf = s->dev.config;
313
Huacai Chenedf79e62010-06-29 10:49:29 +0800314 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
315 PCI_COMMAND_VGA_PALETTE);
316 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
317 pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
Huacai Chenedf79e62010-06-29 10:49:29 +0800318}
319
320void vt82c686b_mc97_init(PCIBus *bus, int devfn)
321{
322 PCIDevice *dev;
323
Gonglei417349e2015-05-13 08:43:27 +0800324 dev = pci_create(bus, devfn, TYPE_VT82C686B_MC97_DEVICE);
Huacai Chenedf79e62010-06-29 10:49:29 +0800325 qdev_init_nofail(&dev->qdev);
326}
327
Anthony Liguori40021f02011-12-04 12:22:06 -0600328static void via_mc97_class_init(ObjectClass *klass, void *data)
329{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600330 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600331 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
332
Markus Armbruster9af21db2015-01-19 15:52:30 +0100333 k->realize = vt82c686b_mc97_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600334 k->vendor_id = PCI_VENDOR_ID_VIA;
335 k->device_id = PCI_DEVICE_ID_VIA_MC97;
336 k->class_id = PCI_CLASS_COMMUNICATION_OTHER;
337 k->revision = 0x30;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300338 set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600339 dc->desc = "MC97";
Anthony Liguori40021f02011-12-04 12:22:06 -0600340}
341
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100342static const TypeInfo via_mc97_info = {
Gonglei417349e2015-05-13 08:43:27 +0800343 .name = TYPE_VT82C686B_MC97_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600344 .parent = TYPE_PCI_DEVICE,
345 .instance_size = sizeof(VT686MC97State),
346 .class_init = via_mc97_class_init,
Eduardo Habkostfd3b02c2017-09-27 16:56:34 -0300347 .interfaces = (InterfaceInfo[]) {
348 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
349 { },
350 },
Huacai Chenedf79e62010-06-29 10:49:29 +0800351};
352
Huacai Chenedf79e62010-06-29 10:49:29 +0800353/* vt82c686 pm init */
Markus Armbruster9af21db2015-01-19 15:52:30 +0100354static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp)
Huacai Chenedf79e62010-06-29 10:49:29 +0800355{
Gonglei417349e2015-05-13 08:43:27 +0800356 VT686PMState *s = VT82C686B_PM_DEVICE(dev);
Huacai Chenedf79e62010-06-29 10:49:29 +0800357 uint8_t *pci_conf;
358
359 pci_conf = s->dev.config;
Huacai Chenedf79e62010-06-29 10:49:29 +0800360 pci_set_word(pci_conf + PCI_COMMAND, 0);
361 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
362 PCI_STATUS_DEVSEL_MEDIUM);
363
364 /* 0x48-0x4B is Power Management I/O Base */
365 pci_set_long(pci_conf + 0x48, 0x00000001);
366
367 /* SMB ports:0xeee0~0xeeef */
368 s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0);
369 pci_conf[0x90] = s->smb_io_base | 1;
370 pci_conf[0x91] = s->smb_io_base >> 8;
371 pci_conf[0xd2] = 0x90;
Philippe Mathieu-Daudéa30c34d2019-05-28 18:40:17 +0200372 pm_smbus_init(DEVICE(s), &s->smb, false);
Gerd Hoffmann798512e2012-11-23 14:57:01 +0100373 memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io);
Huacai Chenedf79e62010-06-29 10:49:29 +0800374
Julien Grall42d8a3c2012-09-19 12:50:03 +0100375 apm_init(dev, &s->apm, NULL, s);
Huacai Chenedf79e62010-06-29 10:49:29 +0800376
Paolo Bonzini1437c942013-06-06 21:25:08 -0400377 memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64);
Gerd Hoffmanna2902822012-11-23 08:29:27 +0100378 memory_region_set_enabled(&s->io, false);
379 memory_region_add_subregion(get_system_io(), 0, &s->io);
Huacai Chenedf79e62010-06-29 10:49:29 +0800380
Gerd Hoffmann77d58b12012-11-22 12:12:30 +0100381 acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
Gerd Hoffmannb5a7c022012-11-22 13:25:10 +0100382 acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
Laszlo Ersek9a10bbb2015-04-29 15:20:14 +0200383 acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2);
Huacai Chenedf79e62010-06-29 10:49:29 +0800384}
385
Andreas Färbera5c82852013-08-03 00:18:51 +0200386I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
387 qemu_irq sci_irq)
Huacai Chenedf79e62010-06-29 10:49:29 +0800388{
389 PCIDevice *dev;
390 VT686PMState *s;
391
Gonglei417349e2015-05-13 08:43:27 +0800392 dev = pci_create(bus, devfn, TYPE_VT82C686B_PM_DEVICE);
Huacai Chenedf79e62010-06-29 10:49:29 +0800393 qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base);
394
Gonglei417349e2015-05-13 08:43:27 +0800395 s = VT82C686B_PM_DEVICE(dev);
Huacai Chenedf79e62010-06-29 10:49:29 +0800396
397 qdev_init_nofail(&dev->qdev);
398
399 return s->smb.smbus;
400}
401
Anthony Liguori40021f02011-12-04 12:22:06 -0600402static Property via_pm_properties[] = {
403 DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0),
404 DEFINE_PROP_END_OF_LIST(),
405};
406
407static void via_pm_class_init(ObjectClass *klass, void *data)
408{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600409 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600410 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
411
Markus Armbruster9af21db2015-01-19 15:52:30 +0100412 k->realize = vt82c686b_pm_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600413 k->config_write = pm_write_config;
414 k->vendor_id = PCI_VENDOR_ID_VIA;
415 k->device_id = PCI_DEVICE_ID_VIA_ACPI;
416 k->class_id = PCI_CLASS_BRIDGE_OTHER;
417 k->revision = 0x40;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600418 dc->desc = "PM";
419 dc->vmsd = &vmstate_acpi;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300420 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600421 dc->props = via_pm_properties;
Anthony Liguori40021f02011-12-04 12:22:06 -0600422}
423
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100424static const TypeInfo via_pm_info = {
Gonglei417349e2015-05-13 08:43:27 +0800425 .name = TYPE_VT82C686B_PM_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600426 .parent = TYPE_PCI_DEVICE,
427 .instance_size = sizeof(VT686PMState),
428 .class_init = via_pm_class_init,
Eduardo Habkostfd3b02c2017-09-27 16:56:34 -0300429 .interfaces = (InterfaceInfo[]) {
430 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
431 { },
432 },
Huacai Chenedf79e62010-06-29 10:49:29 +0800433};
434
Huacai Chenedf79e62010-06-29 10:49:29 +0800435static const VMStateDescription vmstate_via = {
436 .name = "vt82c686b",
437 .version_id = 1,
438 .minimum_version_id = 1,
Juan Quintelad49805a2014-04-16 15:32:32 +0200439 .fields = (VMStateField[]) {
Huacai Chenedf79e62010-06-29 10:49:29 +0800440 VMSTATE_PCI_DEVICE(dev, VT82C686BState),
441 VMSTATE_END_OF_LIST()
442 }
443};
444
445/* init the PCI-to-ISA bridge */
Markus Armbruster9af21db2015-01-19 15:52:30 +0100446static void vt82c686b_realize(PCIDevice *d, Error **errp)
Huacai Chenedf79e62010-06-29 10:49:29 +0800447{
Gonglei417349e2015-05-13 08:43:27 +0800448 VT82C686BState *vt82c = VT82C686B_DEVICE(d);
Huacai Chenedf79e62010-06-29 10:49:29 +0800449 uint8_t *pci_conf;
Jan Kiszkabcc37e22013-06-22 08:06:59 +0200450 ISABus *isa_bus;
Huacai Chenedf79e62010-06-29 10:49:29 +0800451 uint8_t *wmask;
452 int i;
453
Hervé Poussineaubb2ed002015-02-01 09:12:50 +0100454 isa_bus = isa_bus_new(DEVICE(d), get_system_memory(),
Markus Armbrusterd10e5432015-12-17 17:35:18 +0100455 pci_address_space_io(d), errp);
456 if (!isa_bus) {
457 return;
458 }
Huacai Chenedf79e62010-06-29 10:49:29 +0800459
460 pci_conf = d->config;
Huacai Chenedf79e62010-06-29 10:49:29 +0800461 pci_config_set_prog_interface(pci_conf, 0x0);
Huacai Chenedf79e62010-06-29 10:49:29 +0800462
463 wmask = d->wmask;
464 for (i = 0x00; i < 0xff; i++) {
465 if (i<=0x03 || (i>=0x08 && i<=0x3f)) {
466 wmask[i] = 0x00;
467 }
468 }
469
Paolo Bonzinidb10ca92013-06-06 21:19:53 -0400470 memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops,
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400471 &vt82c->superio_conf, "superio", 2);
Jan Kiszkabcc37e22013-06-22 08:06:59 +0200472 memory_region_set_enabled(&vt82c->superio, false);
473 /* The floppy also uses 0x3f0 and 0x3f1.
474 * But we do not emulate a floppy, so just set it here. */
475 memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
476 &vt82c->superio);
Huacai Chenedf79e62010-06-29 10:49:29 +0800477}
478
Philippe Mathieu-Daudé728d8912018-03-08 23:39:39 +0100479ISABus *vt82c686b_isa_init(PCIBus *bus, int devfn)
Huacai Chenedf79e62010-06-29 10:49:29 +0800480{
481 PCIDevice *d;
482
Gonglei417349e2015-05-13 08:43:27 +0800483 d = pci_create_simple_multifunction(bus, devfn, true,
484 TYPE_VT82C686B_DEVICE);
Huacai Chenedf79e62010-06-29 10:49:29 +0800485
Andreas Färber2ae0e482013-06-07 14:11:07 +0200486 return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0"));
Huacai Chenedf79e62010-06-29 10:49:29 +0800487}
488
Anthony Liguori40021f02011-12-04 12:22:06 -0600489static void via_class_init(ObjectClass *klass, void *data)
490{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600491 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600492 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
493
Markus Armbruster9af21db2015-01-19 15:52:30 +0100494 k->realize = vt82c686b_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600495 k->config_write = vt82c686b_write_config;
496 k->vendor_id = PCI_VENDOR_ID_VIA;
497 k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
498 k->class_id = PCI_CLASS_BRIDGE_ISA;
499 k->revision = 0x40;
Philippe Mathieu-Daudé9dc1a762019-10-10 15:15:25 +0200500 dc->reset = vt82c686b_isa_reset;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600501 dc->desc = "ISA bridge";
Anthony Liguori39bffca2011-12-07 21:34:16 -0600502 dc->vmsd = &vmstate_via;
Markus Armbruster04916ee2013-11-28 17:27:01 +0100503 /*
504 * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
505 * e.g. by mips_fulong2e_init()
506 */
Eduardo Habkoste90f2a82017-05-03 17:35:44 -0300507 dc->user_creatable = false;
Anthony Liguori40021f02011-12-04 12:22:06 -0600508}
509
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100510static const TypeInfo via_info = {
Gonglei417349e2015-05-13 08:43:27 +0800511 .name = TYPE_VT82C686B_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600512 .parent = TYPE_PCI_DEVICE,
513 .instance_size = sizeof(VT82C686BState),
514 .class_init = via_class_init,
Eduardo Habkostfd3b02c2017-09-27 16:56:34 -0300515 .interfaces = (InterfaceInfo[]) {
516 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
517 { },
518 },
Huacai Chenedf79e62010-06-29 10:49:29 +0800519};
520
Philippe Mathieu-Daudé98cf8242018-03-08 23:39:40 +0100521static void vt82c686b_superio_class_init(ObjectClass *klass, void *data)
522{
523 ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
524
525 sc->serial.count = 2;
526 sc->parallel.count = 1;
527 sc->ide.count = 0;
528 sc->floppy.count = 1;
529}
530
531static const TypeInfo via_superio_info = {
532 .name = TYPE_VT82C686B_SUPERIO,
533 .parent = TYPE_ISA_SUPERIO,
534 .instance_size = sizeof(ISASuperIODevice),
535 .class_size = sizeof(ISASuperIOClass),
536 .class_init = vt82c686b_superio_class_init,
537};
538
Andreas Färber83f7d432012-02-09 15:20:55 +0100539static void vt82c686b_register_types(void)
Huacai Chenedf79e62010-06-29 10:49:29 +0800540{
Andreas Färber83f7d432012-02-09 15:20:55 +0100541 type_register_static(&via_ac97_info);
542 type_register_static(&via_mc97_info);
543 type_register_static(&via_pm_info);
Philippe Mathieu-Daudé98cf8242018-03-08 23:39:40 +0100544 type_register_static(&via_superio_info);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600545 type_register_static(&via_info);
Huacai Chenedf79e62010-06-29 10:49:29 +0800546}
Andreas Färber83f7d432012-02-09 15:20:55 +0100547
548type_init(vt82c686b_register_types)