Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 1 | /* |
| 2 | * VT82C686B south bridge support |
| 3 | * |
| 4 | * Copyright (c) 2008 yajin (yajin@vm-kernel.org) |
| 5 | * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) |
| 6 | * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) |
| 7 | * This code is licensed under the GNU GPL v2. |
Paolo Bonzini | 6b620ca | 2012-01-13 17:44:23 +0100 | [diff] [blame] | 8 | * |
| 9 | * Contributions after 2012-01-13 are licensed under the terms of the |
| 10 | * GNU GPL, version 2 or (at your option) any later version. |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 11 | */ |
| 12 | |
Peter Maydell | 0430891 | 2016-01-26 18:17:30 +0000 | [diff] [blame] | 13 | #include "qemu/osdep.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 14 | #include "hw/isa/vt82c686.h" |
| 15 | #include "hw/i2c/i2c.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 16 | #include "hw/pci/pci.h" |
Markus Armbruster | a27bd6c | 2019-08-12 07:23:51 +0200 | [diff] [blame] | 17 | #include "hw/qdev-properties.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 18 | #include "hw/isa/isa.h" |
Philippe Mathieu-Daudé | 98cf824 | 2018-03-08 23:39:40 +0100 | [diff] [blame] | 19 | #include "hw/isa/superio.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 20 | #include "hw/sysbus.h" |
Markus Armbruster | d645427 | 2019-08-12 07:23:45 +0200 | [diff] [blame] | 21 | #include "migration/vmstate.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 22 | #include "hw/mips/mips.h" |
| 23 | #include "hw/isa/apm.h" |
| 24 | #include "hw/acpi/acpi.h" |
| 25 | #include "hw/i2c/pm_smbus.h" |
Markus Armbruster | 0b8fa32 | 2019-05-23 16:35:07 +0200 | [diff] [blame] | 26 | #include "qemu/module.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 27 | #include "qemu/timer.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 28 | #include "exec/address-spaces.h" |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 29 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 30 | //#define DEBUG_VT82C686B |
| 31 | |
| 32 | #ifdef DEBUG_VT82C686B |
Alistair Francis | a89f364 | 2017-11-08 14:56:31 -0800 | [diff] [blame] | 33 | #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 34 | #else |
| 35 | #define DPRINTF(fmt, ...) |
| 36 | #endif |
| 37 | |
| 38 | typedef struct SuperIOConfig |
| 39 | { |
Paolo Bonzini | 9feb8ad | 2014-12-10 10:17:36 +0100 | [diff] [blame] | 40 | uint8_t config[0x100]; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 41 | uint8_t index; |
| 42 | uint8_t data; |
| 43 | } SuperIOConfig; |
| 44 | |
| 45 | typedef struct VT82C686BState { |
| 46 | PCIDevice dev; |
Jan Kiszka | bcc37e2 | 2013-06-22 08:06:59 +0200 | [diff] [blame] | 47 | MemoryRegion superio; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 48 | SuperIOConfig superio_conf; |
| 49 | } VT82C686BState; |
| 50 | |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 51 | #define TYPE_VT82C686B_DEVICE "VT82C686B" |
| 52 | #define VT82C686B_DEVICE(obj) \ |
| 53 | OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE) |
| 54 | |
Jan Kiszka | bcc37e2 | 2013-06-22 08:06:59 +0200 | [diff] [blame] | 55 | static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data, |
| 56 | unsigned size) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 57 | { |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 58 | SuperIOConfig *superio_conf = opaque; |
| 59 | |
Stefan Weil | b2bedb2 | 2011-09-12 22:33:01 +0200 | [diff] [blame] | 60 | DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 61 | if (addr == 0x3f0) { |
| 62 | superio_conf->index = data & 0xff; |
| 63 | } else { |
zhanghailiang | b196d96 | 2014-12-09 15:15:59 +0800 | [diff] [blame] | 64 | bool can_write = true; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 65 | /* 0x3f1 */ |
| 66 | switch (superio_conf->index) { |
| 67 | case 0x00 ... 0xdf: |
| 68 | case 0xe4: |
| 69 | case 0xe5: |
| 70 | case 0xe9 ... 0xed: |
| 71 | case 0xf3: |
| 72 | case 0xf5: |
| 73 | case 0xf7: |
| 74 | case 0xf9 ... 0xfb: |
| 75 | case 0xfd ... 0xff: |
zhanghailiang | b196d96 | 2014-12-09 15:15:59 +0800 | [diff] [blame] | 76 | can_write = false; |
| 77 | break; |
| 78 | case 0xe7: |
| 79 | if ((data & 0xff) != 0xfe) { |
| 80 | DPRINTF("change uart 1 base. unsupported yet\n"); |
| 81 | can_write = false; |
| 82 | } |
| 83 | break; |
| 84 | case 0xe8: |
| 85 | if ((data & 0xff) != 0xbe) { |
| 86 | DPRINTF("change uart 2 base. unsupported yet\n"); |
| 87 | can_write = false; |
| 88 | } |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 89 | break; |
| 90 | default: |
zhanghailiang | b196d96 | 2014-12-09 15:15:59 +0800 | [diff] [blame] | 91 | break; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 92 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 93 | } |
zhanghailiang | b196d96 | 2014-12-09 15:15:59 +0800 | [diff] [blame] | 94 | if (can_write) { |
| 95 | superio_conf->config[superio_conf->index] = data & 0xff; |
| 96 | } |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 97 | } |
| 98 | } |
| 99 | |
Jan Kiszka | bcc37e2 | 2013-06-22 08:06:59 +0200 | [diff] [blame] | 100 | static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 101 | { |
| 102 | SuperIOConfig *superio_conf = opaque; |
| 103 | |
Stefan Weil | b2bedb2 | 2011-09-12 22:33:01 +0200 | [diff] [blame] | 104 | DPRINTF("superio_ioport_readb address 0x%x\n", addr); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 105 | return (superio_conf->config[superio_conf->index]); |
| 106 | } |
| 107 | |
Jan Kiszka | bcc37e2 | 2013-06-22 08:06:59 +0200 | [diff] [blame] | 108 | static const MemoryRegionOps superio_ops = { |
| 109 | .read = superio_ioport_readb, |
| 110 | .write = superio_ioport_writeb, |
| 111 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 112 | .impl = { |
| 113 | .min_access_size = 1, |
| 114 | .max_access_size = 1, |
| 115 | }, |
| 116 | }; |
| 117 | |
Philippe Mathieu-Daudé | 9dc1a76 | 2019-10-10 15:15:25 +0200 | [diff] [blame^] | 118 | static void vt82c686b_isa_reset(DeviceState *dev) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 119 | { |
Philippe Mathieu-Daudé | 9dc1a76 | 2019-10-10 15:15:25 +0200 | [diff] [blame^] | 120 | VT82C686BState *vt82c = VT82C686B_DEVICE(dev); |
| 121 | uint8_t *pci_conf = vt82c->dev.config; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 122 | |
| 123 | pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); |
| 124 | pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | |
| 125 | PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); |
| 126 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); |
| 127 | |
| 128 | pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ |
| 129 | pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ |
| 130 | pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ |
| 131 | pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ |
| 132 | pci_conf[0x59] = 0x04; |
| 133 | pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ |
| 134 | pci_conf[0x5f] = 0x04; |
| 135 | pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ |
| 136 | |
| 137 | vt82c->superio_conf.config[0xe0] = 0x3c; |
| 138 | vt82c->superio_conf.config[0xe2] = 0x03; |
| 139 | vt82c->superio_conf.config[0xe3] = 0xfc; |
| 140 | vt82c->superio_conf.config[0xe6] = 0xde; |
| 141 | vt82c->superio_conf.config[0xe7] = 0xfe; |
| 142 | vt82c->superio_conf.config[0xe8] = 0xbe; |
| 143 | } |
| 144 | |
| 145 | /* write config pci function0 registers. PCI-ISA bridge */ |
| 146 | static void vt82c686b_write_config(PCIDevice * d, uint32_t address, |
| 147 | uint32_t val, int len) |
| 148 | { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 149 | VT82C686BState *vt686 = VT82C686B_DEVICE(d); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 150 | |
Stefan Weil | b2bedb2 | 2011-09-12 22:33:01 +0200 | [diff] [blame] | 151 | DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n", |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 152 | address, val, len); |
| 153 | |
| 154 | pci_default_write_config(d, address, val, len); |
| 155 | if (address == 0x85) { /* enable or disable super IO configure */ |
Jan Kiszka | bcc37e2 | 2013-06-22 08:06:59 +0200 | [diff] [blame] | 156 | memory_region_set_enabled(&vt686->superio, val & 0x2); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 157 | } |
| 158 | } |
| 159 | |
| 160 | #define ACPI_DBG_IO_ADDR 0xb044 |
| 161 | |
| 162 | typedef struct VT686PMState { |
| 163 | PCIDevice dev; |
Gerd Hoffmann | a290282 | 2012-11-23 08:29:27 +0100 | [diff] [blame] | 164 | MemoryRegion io; |
Gerd Hoffmann | 355bf2e | 2012-02-23 13:45:16 +0100 | [diff] [blame] | 165 | ACPIREGS ar; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 166 | APMState apm; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 167 | PMSMBus smb; |
| 168 | uint32_t smb_io_base; |
| 169 | } VT686PMState; |
| 170 | |
| 171 | typedef struct VT686AC97State { |
| 172 | PCIDevice dev; |
| 173 | } VT686AC97State; |
| 174 | |
| 175 | typedef struct VT686MC97State { |
| 176 | PCIDevice dev; |
| 177 | } VT686MC97State; |
| 178 | |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 179 | #define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM" |
| 180 | #define VT82C686B_PM_DEVICE(obj) \ |
| 181 | OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE) |
| 182 | |
| 183 | #define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97" |
| 184 | #define VT82C686B_MC97_DEVICE(obj) \ |
| 185 | OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE) |
| 186 | |
| 187 | #define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97" |
| 188 | #define VT82C686B_AC97_DEVICE(obj) \ |
| 189 | OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE) |
| 190 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 191 | static void pm_update_sci(VT686PMState *s) |
| 192 | { |
| 193 | int sci_level, pmsts; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 194 | |
Gerd Hoffmann | 2886be1 | 2012-02-23 13:45:17 +0100 | [diff] [blame] | 195 | pmsts = acpi_pm1_evt_get_sts(&s->ar); |
Gerd Hoffmann | 355bf2e | 2012-02-23 13:45:16 +0100 | [diff] [blame] | 196 | sci_level = (((pmsts & s->ar.pm1.evt.en) & |
Isaku Yamahata | 04dc308 | 2011-03-25 19:54:39 +0900 | [diff] [blame] | 197 | (ACPI_BITMASK_RT_CLOCK_ENABLE | |
| 198 | ACPI_BITMASK_POWER_BUTTON_ENABLE | |
| 199 | ACPI_BITMASK_GLOBAL_LOCK_ENABLE | |
| 200 | ACPI_BITMASK_TIMER_ENABLE)) != 0); |
Marcel Apfelbaum | 9e64f8a | 2013-10-07 10:36:39 +0300 | [diff] [blame] | 201 | pci_set_irq(&s->dev, sci_level); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 202 | /* schedule a timer interruption if needed */ |
Gerd Hoffmann | 355bf2e | 2012-02-23 13:45:16 +0100 | [diff] [blame] | 203 | acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && |
Isaku Yamahata | a54d41a | 2011-03-25 19:54:38 +0900 | [diff] [blame] | 204 | !(pmsts & ACPI_BITMASK_TIMER_STATUS)); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 205 | } |
| 206 | |
Gerd Hoffmann | 355bf2e | 2012-02-23 13:45:16 +0100 | [diff] [blame] | 207 | static void pm_tmr_timer(ACPIREGS *ar) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 208 | { |
Gerd Hoffmann | 355bf2e | 2012-02-23 13:45:16 +0100 | [diff] [blame] | 209 | VT686PMState *s = container_of(ar, VT686PMState, ar); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 210 | pm_update_sci(s); |
| 211 | } |
| 212 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 213 | static void pm_io_space_update(VT686PMState *s) |
| 214 | { |
| 215 | uint32_t pm_io_base; |
| 216 | |
Gerd Hoffmann | a290282 | 2012-11-23 08:29:27 +0100 | [diff] [blame] | 217 | pm_io_base = pci_get_long(s->dev.config + 0x40); |
| 218 | pm_io_base &= 0xffc0; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 219 | |
Gerd Hoffmann | a290282 | 2012-11-23 08:29:27 +0100 | [diff] [blame] | 220 | memory_region_transaction_begin(); |
| 221 | memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1); |
| 222 | memory_region_set_address(&s->io, pm_io_base); |
| 223 | memory_region_transaction_commit(); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 224 | } |
| 225 | |
| 226 | static void pm_write_config(PCIDevice *d, |
| 227 | uint32_t address, uint32_t val, int len) |
| 228 | { |
Stefan Weil | b2bedb2 | 2011-09-12 22:33:01 +0200 | [diff] [blame] | 229 | DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n", |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 230 | address, val, len); |
| 231 | pci_default_write_config(d, address, val, len); |
| 232 | } |
| 233 | |
| 234 | static int vmstate_acpi_post_load(void *opaque, int version_id) |
| 235 | { |
| 236 | VT686PMState *s = opaque; |
| 237 | |
| 238 | pm_io_space_update(s); |
| 239 | return 0; |
| 240 | } |
| 241 | |
| 242 | static const VMStateDescription vmstate_acpi = { |
| 243 | .name = "vt82c686b_pm", |
| 244 | .version_id = 1, |
| 245 | .minimum_version_id = 1, |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 246 | .post_load = vmstate_acpi_post_load, |
Juan Quintela | d49805a | 2014-04-16 15:32:32 +0200 | [diff] [blame] | 247 | .fields = (VMStateField[]) { |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 248 | VMSTATE_PCI_DEVICE(dev, VT686PMState), |
Gerd Hoffmann | 355bf2e | 2012-02-23 13:45:16 +0100 | [diff] [blame] | 249 | VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState), |
| 250 | VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState), |
| 251 | VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState), |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 252 | VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState), |
Paolo Bonzini | e720677 | 2015-01-08 10:18:59 +0100 | [diff] [blame] | 253 | VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState), |
Gerd Hoffmann | 355bf2e | 2012-02-23 13:45:16 +0100 | [diff] [blame] | 254 | VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState), |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 255 | VMSTATE_END_OF_LIST() |
| 256 | } |
| 257 | }; |
| 258 | |
| 259 | /* |
| 260 | * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init() |
| 261 | * just register a PCI device now, functionalities will be implemented later. |
| 262 | */ |
| 263 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 264 | static void vt82c686b_ac97_realize(PCIDevice *dev, Error **errp) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 265 | { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 266 | VT686AC97State *s = VT82C686B_AC97_DEVICE(dev); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 267 | uint8_t *pci_conf = s->dev.config; |
| 268 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 269 | pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | |
| 270 | PCI_COMMAND_PARITY); |
| 271 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST | |
| 272 | PCI_STATUS_DEVSEL_MEDIUM); |
| 273 | pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | void vt82c686b_ac97_init(PCIBus *bus, int devfn) |
| 277 | { |
| 278 | PCIDevice *dev; |
| 279 | |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 280 | dev = pci_create(bus, devfn, TYPE_VT82C686B_AC97_DEVICE); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 281 | qdev_init_nofail(&dev->qdev); |
| 282 | } |
| 283 | |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 284 | static void via_ac97_class_init(ObjectClass *klass, void *data) |
| 285 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 286 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 287 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
| 288 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 289 | k->realize = vt82c686b_ac97_realize; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 290 | k->vendor_id = PCI_VENDOR_ID_VIA; |
| 291 | k->device_id = PCI_DEVICE_ID_VIA_AC97; |
| 292 | k->revision = 0x50; |
| 293 | k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 294 | set_bit(DEVICE_CATEGORY_SOUND, dc->categories); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 295 | dc->desc = "AC97"; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 296 | } |
| 297 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 298 | static const TypeInfo via_ac97_info = { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 299 | .name = TYPE_VT82C686B_AC97_DEVICE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 300 | .parent = TYPE_PCI_DEVICE, |
| 301 | .instance_size = sizeof(VT686AC97State), |
| 302 | .class_init = via_ac97_class_init, |
Eduardo Habkost | fd3b02c | 2017-09-27 16:56:34 -0300 | [diff] [blame] | 303 | .interfaces = (InterfaceInfo[]) { |
| 304 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, |
| 305 | { }, |
| 306 | }, |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 307 | }; |
| 308 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 309 | static void vt82c686b_mc97_realize(PCIDevice *dev, Error **errp) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 310 | { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 311 | VT686MC97State *s = VT82C686B_MC97_DEVICE(dev); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 312 | uint8_t *pci_conf = s->dev.config; |
| 313 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 314 | pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | |
| 315 | PCI_COMMAND_VGA_PALETTE); |
| 316 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); |
| 317 | pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | void vt82c686b_mc97_init(PCIBus *bus, int devfn) |
| 321 | { |
| 322 | PCIDevice *dev; |
| 323 | |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 324 | dev = pci_create(bus, devfn, TYPE_VT82C686B_MC97_DEVICE); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 325 | qdev_init_nofail(&dev->qdev); |
| 326 | } |
| 327 | |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 328 | static void via_mc97_class_init(ObjectClass *klass, void *data) |
| 329 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 330 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 331 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
| 332 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 333 | k->realize = vt82c686b_mc97_realize; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 334 | k->vendor_id = PCI_VENDOR_ID_VIA; |
| 335 | k->device_id = PCI_DEVICE_ID_VIA_MC97; |
| 336 | k->class_id = PCI_CLASS_COMMUNICATION_OTHER; |
| 337 | k->revision = 0x30; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 338 | set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 339 | dc->desc = "MC97"; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 340 | } |
| 341 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 342 | static const TypeInfo via_mc97_info = { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 343 | .name = TYPE_VT82C686B_MC97_DEVICE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 344 | .parent = TYPE_PCI_DEVICE, |
| 345 | .instance_size = sizeof(VT686MC97State), |
| 346 | .class_init = via_mc97_class_init, |
Eduardo Habkost | fd3b02c | 2017-09-27 16:56:34 -0300 | [diff] [blame] | 347 | .interfaces = (InterfaceInfo[]) { |
| 348 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, |
| 349 | { }, |
| 350 | }, |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 351 | }; |
| 352 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 353 | /* vt82c686 pm init */ |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 354 | static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 355 | { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 356 | VT686PMState *s = VT82C686B_PM_DEVICE(dev); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 357 | uint8_t *pci_conf; |
| 358 | |
| 359 | pci_conf = s->dev.config; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 360 | pci_set_word(pci_conf + PCI_COMMAND, 0); |
| 361 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | |
| 362 | PCI_STATUS_DEVSEL_MEDIUM); |
| 363 | |
| 364 | /* 0x48-0x4B is Power Management I/O Base */ |
| 365 | pci_set_long(pci_conf + 0x48, 0x00000001); |
| 366 | |
| 367 | /* SMB ports:0xeee0~0xeeef */ |
| 368 | s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0); |
| 369 | pci_conf[0x90] = s->smb_io_base | 1; |
| 370 | pci_conf[0x91] = s->smb_io_base >> 8; |
| 371 | pci_conf[0xd2] = 0x90; |
Philippe Mathieu-Daudé | a30c34d | 2019-05-28 18:40:17 +0200 | [diff] [blame] | 372 | pm_smbus_init(DEVICE(s), &s->smb, false); |
Gerd Hoffmann | 798512e | 2012-11-23 14:57:01 +0100 | [diff] [blame] | 373 | memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 374 | |
Julien Grall | 42d8a3c | 2012-09-19 12:50:03 +0100 | [diff] [blame] | 375 | apm_init(dev, &s->apm, NULL, s); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 376 | |
Paolo Bonzini | 1437c94 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 377 | memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64); |
Gerd Hoffmann | a290282 | 2012-11-23 08:29:27 +0100 | [diff] [blame] | 378 | memory_region_set_enabled(&s->io, false); |
| 379 | memory_region_add_subregion(get_system_io(), 0, &s->io); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 380 | |
Gerd Hoffmann | 77d58b1 | 2012-11-22 12:12:30 +0100 | [diff] [blame] | 381 | acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); |
Gerd Hoffmann | b5a7c02 | 2012-11-22 13:25:10 +0100 | [diff] [blame] | 382 | acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); |
Laszlo Ersek | 9a10bbb | 2015-04-29 15:20:14 +0200 | [diff] [blame] | 383 | acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 384 | } |
| 385 | |
Andreas Färber | a5c8285 | 2013-08-03 00:18:51 +0200 | [diff] [blame] | 386 | I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, |
| 387 | qemu_irq sci_irq) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 388 | { |
| 389 | PCIDevice *dev; |
| 390 | VT686PMState *s; |
| 391 | |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 392 | dev = pci_create(bus, devfn, TYPE_VT82C686B_PM_DEVICE); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 393 | qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base); |
| 394 | |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 395 | s = VT82C686B_PM_DEVICE(dev); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 396 | |
| 397 | qdev_init_nofail(&dev->qdev); |
| 398 | |
| 399 | return s->smb.smbus; |
| 400 | } |
| 401 | |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 402 | static Property via_pm_properties[] = { |
| 403 | DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0), |
| 404 | DEFINE_PROP_END_OF_LIST(), |
| 405 | }; |
| 406 | |
| 407 | static void via_pm_class_init(ObjectClass *klass, void *data) |
| 408 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 409 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 410 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
| 411 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 412 | k->realize = vt82c686b_pm_realize; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 413 | k->config_write = pm_write_config; |
| 414 | k->vendor_id = PCI_VENDOR_ID_VIA; |
| 415 | k->device_id = PCI_DEVICE_ID_VIA_ACPI; |
| 416 | k->class_id = PCI_CLASS_BRIDGE_OTHER; |
| 417 | k->revision = 0x40; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 418 | dc->desc = "PM"; |
| 419 | dc->vmsd = &vmstate_acpi; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 420 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 421 | dc->props = via_pm_properties; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 422 | } |
| 423 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 424 | static const TypeInfo via_pm_info = { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 425 | .name = TYPE_VT82C686B_PM_DEVICE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 426 | .parent = TYPE_PCI_DEVICE, |
| 427 | .instance_size = sizeof(VT686PMState), |
| 428 | .class_init = via_pm_class_init, |
Eduardo Habkost | fd3b02c | 2017-09-27 16:56:34 -0300 | [diff] [blame] | 429 | .interfaces = (InterfaceInfo[]) { |
| 430 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, |
| 431 | { }, |
| 432 | }, |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 433 | }; |
| 434 | |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 435 | static const VMStateDescription vmstate_via = { |
| 436 | .name = "vt82c686b", |
| 437 | .version_id = 1, |
| 438 | .minimum_version_id = 1, |
Juan Quintela | d49805a | 2014-04-16 15:32:32 +0200 | [diff] [blame] | 439 | .fields = (VMStateField[]) { |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 440 | VMSTATE_PCI_DEVICE(dev, VT82C686BState), |
| 441 | VMSTATE_END_OF_LIST() |
| 442 | } |
| 443 | }; |
| 444 | |
| 445 | /* init the PCI-to-ISA bridge */ |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 446 | static void vt82c686b_realize(PCIDevice *d, Error **errp) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 447 | { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 448 | VT82C686BState *vt82c = VT82C686B_DEVICE(d); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 449 | uint8_t *pci_conf; |
Jan Kiszka | bcc37e2 | 2013-06-22 08:06:59 +0200 | [diff] [blame] | 450 | ISABus *isa_bus; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 451 | uint8_t *wmask; |
| 452 | int i; |
| 453 | |
Hervé Poussineau | bb2ed00 | 2015-02-01 09:12:50 +0100 | [diff] [blame] | 454 | isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), |
Markus Armbruster | d10e543 | 2015-12-17 17:35:18 +0100 | [diff] [blame] | 455 | pci_address_space_io(d), errp); |
| 456 | if (!isa_bus) { |
| 457 | return; |
| 458 | } |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 459 | |
| 460 | pci_conf = d->config; |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 461 | pci_config_set_prog_interface(pci_conf, 0x0); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 462 | |
| 463 | wmask = d->wmask; |
| 464 | for (i = 0x00; i < 0xff; i++) { |
| 465 | if (i<=0x03 || (i>=0x08 && i<=0x3f)) { |
| 466 | wmask[i] = 0x00; |
| 467 | } |
| 468 | } |
| 469 | |
Paolo Bonzini | db10ca9 | 2013-06-06 21:19:53 -0400 | [diff] [blame] | 470 | memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops, |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 471 | &vt82c->superio_conf, "superio", 2); |
Jan Kiszka | bcc37e2 | 2013-06-22 08:06:59 +0200 | [diff] [blame] | 472 | memory_region_set_enabled(&vt82c->superio, false); |
| 473 | /* The floppy also uses 0x3f0 and 0x3f1. |
| 474 | * But we do not emulate a floppy, so just set it here. */ |
| 475 | memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, |
| 476 | &vt82c->superio); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 477 | } |
| 478 | |
Philippe Mathieu-Daudé | 728d891 | 2018-03-08 23:39:39 +0100 | [diff] [blame] | 479 | ISABus *vt82c686b_isa_init(PCIBus *bus, int devfn) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 480 | { |
| 481 | PCIDevice *d; |
| 482 | |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 483 | d = pci_create_simple_multifunction(bus, devfn, true, |
| 484 | TYPE_VT82C686B_DEVICE); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 485 | |
Andreas Färber | 2ae0e48 | 2013-06-07 14:11:07 +0200 | [diff] [blame] | 486 | return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0")); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 487 | } |
| 488 | |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 489 | static void via_class_init(ObjectClass *klass, void *data) |
| 490 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 491 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 492 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
| 493 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 494 | k->realize = vt82c686b_realize; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 495 | k->config_write = vt82c686b_write_config; |
| 496 | k->vendor_id = PCI_VENDOR_ID_VIA; |
| 497 | k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; |
| 498 | k->class_id = PCI_CLASS_BRIDGE_ISA; |
| 499 | k->revision = 0x40; |
Philippe Mathieu-Daudé | 9dc1a76 | 2019-10-10 15:15:25 +0200 | [diff] [blame^] | 500 | dc->reset = vt82c686b_isa_reset; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 501 | dc->desc = "ISA bridge"; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 502 | dc->vmsd = &vmstate_via; |
Markus Armbruster | 04916ee | 2013-11-28 17:27:01 +0100 | [diff] [blame] | 503 | /* |
| 504 | * Reason: part of VIA VT82C686 southbridge, needs to be wired up, |
| 505 | * e.g. by mips_fulong2e_init() |
| 506 | */ |
Eduardo Habkost | e90f2a8 | 2017-05-03 17:35:44 -0300 | [diff] [blame] | 507 | dc->user_creatable = false; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 508 | } |
| 509 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 510 | static const TypeInfo via_info = { |
Gonglei | 417349e | 2015-05-13 08:43:27 +0800 | [diff] [blame] | 511 | .name = TYPE_VT82C686B_DEVICE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 512 | .parent = TYPE_PCI_DEVICE, |
| 513 | .instance_size = sizeof(VT82C686BState), |
| 514 | .class_init = via_class_init, |
Eduardo Habkost | fd3b02c | 2017-09-27 16:56:34 -0300 | [diff] [blame] | 515 | .interfaces = (InterfaceInfo[]) { |
| 516 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, |
| 517 | { }, |
| 518 | }, |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 519 | }; |
| 520 | |
Philippe Mathieu-Daudé | 98cf824 | 2018-03-08 23:39:40 +0100 | [diff] [blame] | 521 | static void vt82c686b_superio_class_init(ObjectClass *klass, void *data) |
| 522 | { |
| 523 | ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass); |
| 524 | |
| 525 | sc->serial.count = 2; |
| 526 | sc->parallel.count = 1; |
| 527 | sc->ide.count = 0; |
| 528 | sc->floppy.count = 1; |
| 529 | } |
| 530 | |
| 531 | static const TypeInfo via_superio_info = { |
| 532 | .name = TYPE_VT82C686B_SUPERIO, |
| 533 | .parent = TYPE_ISA_SUPERIO, |
| 534 | .instance_size = sizeof(ISASuperIODevice), |
| 535 | .class_size = sizeof(ISASuperIOClass), |
| 536 | .class_init = vt82c686b_superio_class_init, |
| 537 | }; |
| 538 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 539 | static void vt82c686b_register_types(void) |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 540 | { |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 541 | type_register_static(&via_ac97_info); |
| 542 | type_register_static(&via_mc97_info); |
| 543 | type_register_static(&via_pm_info); |
Philippe Mathieu-Daudé | 98cf824 | 2018-03-08 23:39:40 +0100 | [diff] [blame] | 544 | type_register_static(&via_superio_info); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 545 | type_register_static(&via_info); |
Huacai Chen | edf79e6 | 2010-06-29 10:49:29 +0800 | [diff] [blame] | 546 | } |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 547 | |
| 548 | type_init(vt82c686b_register_types) |