Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 1 | /* |
| 2 | * QEMU Xtensa CPU |
| 3 | * |
Andreas Färber | 5087a72 | 2012-04-11 18:24:49 +0200 | [diff] [blame] | 4 | * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab. |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 5 | * Copyright (c) 2012 SUSE LINUX Products GmbH |
| 6 | * All rights reserved. |
| 7 | * |
| 8 | * Redistribution and use in source and binary forms, with or without |
| 9 | * modification, are permitted provided that the following conditions are met: |
| 10 | * * Redistributions of source code must retain the above copyright |
| 11 | * notice, this list of conditions and the following disclaimer. |
| 12 | * * Redistributions in binary form must reproduce the above copyright |
| 13 | * notice, this list of conditions and the following disclaimer in the |
| 14 | * documentation and/or other materials provided with the distribution. |
| 15 | * * Neither the name of the Open Source and Linux Lab nor the |
| 16 | * names of its contributors may be used to endorse or promote products |
| 17 | * derived from this software without specific prior written permission. |
| 18 | * |
| 19 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 20 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 21 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 22 | * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY |
| 23 | * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES |
| 24 | * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; |
| 25 | * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND |
| 26 | * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 27 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS |
| 28 | * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Andreas Färber | 15be317 | 2012-05-06 12:41:53 +0200 | [diff] [blame] | 31 | #include "cpu.h" |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 32 | #include "qemu-common.h" |
Andreas Färber | 004a569 | 2013-01-20 19:22:41 +0100 | [diff] [blame] | 33 | #include "migration/vmstate.h" |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 34 | |
| 35 | |
Andreas Färber | f45748f | 2013-06-21 19:09:18 +0200 | [diff] [blame] | 36 | static void xtensa_cpu_set_pc(CPUState *cs, vaddr value) |
| 37 | { |
| 38 | XtensaCPU *cpu = XTENSA_CPU(cs); |
| 39 | |
| 40 | cpu->env.pc = value; |
| 41 | } |
| 42 | |
Andreas Färber | 8c2e1b0 | 2013-08-25 18:53:55 +0200 | [diff] [blame] | 43 | static bool xtensa_cpu_has_work(CPUState *cs) |
| 44 | { |
| 45 | XtensaCPU *cpu = XTENSA_CPU(cs); |
| 46 | |
| 47 | return cpu->env.pending_irq_level; |
| 48 | } |
| 49 | |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 50 | /* CPUClass::reset() */ |
| 51 | static void xtensa_cpu_reset(CPUState *s) |
| 52 | { |
| 53 | XtensaCPU *cpu = XTENSA_CPU(s); |
| 54 | XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu); |
| 55 | CPUXtensaState *env = &cpu->env; |
| 56 | |
| 57 | xcc->parent_reset(s); |
| 58 | |
Andreas Färber | 5087a72 | 2012-04-11 18:24:49 +0200 | [diff] [blame] | 59 | env->exception_taken = 0; |
| 60 | env->pc = env->config->exception_vector[EXC_RESET]; |
| 61 | env->sregs[LITBASE] &= ~1; |
| 62 | env->sregs[PS] = xtensa_option_enabled(env->config, |
| 63 | XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10; |
| 64 | env->sregs[VECBASE] = env->config->vecbase; |
| 65 | env->sregs[IBREAKENABLE] = 0; |
Max Filippov | 4e41d2f | 2012-12-05 07:15:21 +0400 | [diff] [blame] | 66 | env->sregs[CACHEATTR] = 0x22222222; |
Max Filippov | fcc803d | 2012-12-05 07:15:20 +0400 | [diff] [blame] | 67 | env->sregs[ATOMCTL] = xtensa_option_enabled(env->config, |
| 68 | XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15; |
Max Filippov | 604e1f9 | 2014-02-15 20:49:09 +0400 | [diff] [blame] | 69 | env->sregs[CONFIGID0] = env->config->configid[0]; |
| 70 | env->sregs[CONFIGID1] = env->config->configid[1]; |
Andreas Färber | 5087a72 | 2012-04-11 18:24:49 +0200 | [diff] [blame] | 71 | |
| 72 | env->pending_irq_level = 0; |
| 73 | reset_mmu(env); |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 74 | } |
| 75 | |
Andreas Färber | 67cce56 | 2013-07-07 01:47:51 +0200 | [diff] [blame] | 76 | static ObjectClass *xtensa_cpu_class_by_name(const char *cpu_model) |
| 77 | { |
| 78 | ObjectClass *oc; |
| 79 | char *typename; |
| 80 | |
| 81 | if (cpu_model == NULL) { |
| 82 | return NULL; |
| 83 | } |
| 84 | |
| 85 | typename = g_strdup_printf("%s-" TYPE_XTENSA_CPU, cpu_model); |
| 86 | oc = object_class_by_name(typename); |
| 87 | g_free(typename); |
| 88 | if (oc == NULL || !object_class_dynamic_cast(oc, TYPE_XTENSA_CPU) || |
| 89 | object_class_is_abstract(oc)) { |
| 90 | return NULL; |
| 91 | } |
| 92 | return oc; |
| 93 | } |
| 94 | |
Andreas Färber | 5f6c964 | 2013-01-16 04:19:35 +0100 | [diff] [blame] | 95 | static void xtensa_cpu_realizefn(DeviceState *dev, Error **errp) |
| 96 | { |
Andreas Färber | a0e372f | 2013-06-28 23:18:47 +0200 | [diff] [blame] | 97 | CPUState *cs = CPU(dev); |
Andreas Färber | 5f6c964 | 2013-01-16 04:19:35 +0100 | [diff] [blame] | 98 | XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(dev); |
| 99 | |
Andreas Färber | a0e372f | 2013-06-28 23:18:47 +0200 | [diff] [blame] | 100 | cs->gdb_num_regs = xcc->config->gdb_regmap.num_regs; |
| 101 | |
Andreas Färber | 14a10fc | 2013-07-27 02:53:25 +0200 | [diff] [blame] | 102 | qemu_init_vcpu(cs); |
| 103 | |
Andreas Färber | 5f6c964 | 2013-01-16 04:19:35 +0100 | [diff] [blame] | 104 | xcc->parent_realize(dev, errp); |
| 105 | } |
| 106 | |
Andreas Färber | e554bbc | 2012-04-11 18:24:50 +0200 | [diff] [blame] | 107 | static void xtensa_cpu_initfn(Object *obj) |
| 108 | { |
Andreas Färber | c05efcb | 2013-01-17 12:13:41 +0100 | [diff] [blame] | 109 | CPUState *cs = CPU(obj); |
Andreas Färber | e554bbc | 2012-04-11 18:24:50 +0200 | [diff] [blame] | 110 | XtensaCPU *cpu = XTENSA_CPU(obj); |
Andreas Färber | 67cce56 | 2013-07-07 01:47:51 +0200 | [diff] [blame] | 111 | XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(obj); |
Andreas Färber | e554bbc | 2012-04-11 18:24:50 +0200 | [diff] [blame] | 112 | CPUXtensaState *env = &cpu->env; |
Andreas Färber | 25733ea | 2013-01-20 01:46:45 +0100 | [diff] [blame] | 113 | static bool tcg_inited; |
Andreas Färber | e554bbc | 2012-04-11 18:24:50 +0200 | [diff] [blame] | 114 | |
Andreas Färber | c05efcb | 2013-01-17 12:13:41 +0100 | [diff] [blame] | 115 | cs->env_ptr = env; |
Andreas Färber | 67cce56 | 2013-07-07 01:47:51 +0200 | [diff] [blame] | 116 | env->config = xcc->config; |
Peter Crosthwaite | 4bad9e3 | 2015-06-23 19:31:18 -0700 | [diff] [blame] | 117 | cpu_exec_init(cs, &error_abort); |
Andreas Färber | 25733ea | 2013-01-20 01:46:45 +0100 | [diff] [blame] | 118 | |
| 119 | if (tcg_enabled() && !tcg_inited) { |
| 120 | tcg_inited = true; |
| 121 | xtensa_translate_init(); |
Andreas Färber | 25733ea | 2013-01-20 01:46:45 +0100 | [diff] [blame] | 122 | } |
Andreas Färber | e554bbc | 2012-04-11 18:24:50 +0200 | [diff] [blame] | 123 | } |
| 124 | |
Andreas Färber | 004a569 | 2013-01-20 19:22:41 +0100 | [diff] [blame] | 125 | static const VMStateDescription vmstate_xtensa_cpu = { |
| 126 | .name = "cpu", |
| 127 | .unmigratable = 1, |
| 128 | }; |
| 129 | |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 130 | static void xtensa_cpu_class_init(ObjectClass *oc, void *data) |
| 131 | { |
Andreas Färber | 004a569 | 2013-01-20 19:22:41 +0100 | [diff] [blame] | 132 | DeviceClass *dc = DEVICE_CLASS(oc); |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 133 | CPUClass *cc = CPU_CLASS(oc); |
| 134 | XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc); |
| 135 | |
Andreas Färber | 5f6c964 | 2013-01-16 04:19:35 +0100 | [diff] [blame] | 136 | xcc->parent_realize = dc->realize; |
| 137 | dc->realize = xtensa_cpu_realizefn; |
| 138 | |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 139 | xcc->parent_reset = cc->reset; |
| 140 | cc->reset = xtensa_cpu_reset; |
Andreas Färber | 004a569 | 2013-01-20 19:22:41 +0100 | [diff] [blame] | 141 | |
Andreas Färber | 67cce56 | 2013-07-07 01:47:51 +0200 | [diff] [blame] | 142 | cc->class_by_name = xtensa_cpu_class_by_name; |
Andreas Färber | 8c2e1b0 | 2013-08-25 18:53:55 +0200 | [diff] [blame] | 143 | cc->has_work = xtensa_cpu_has_work; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 144 | cc->do_interrupt = xtensa_cpu_do_interrupt; |
Richard Henderson | 37f3616 | 2014-09-13 09:45:18 -0700 | [diff] [blame] | 145 | cc->cpu_exec_interrupt = xtensa_cpu_exec_interrupt; |
Andreas Färber | 878096e | 2013-05-27 01:33:50 +0200 | [diff] [blame] | 146 | cc->dump_state = xtensa_cpu_dump_state; |
Andreas Färber | f45748f | 2013-06-21 19:09:18 +0200 | [diff] [blame] | 147 | cc->set_pc = xtensa_cpu_set_pc; |
Andreas Färber | 5b50e79 | 2013-06-29 04:18:45 +0200 | [diff] [blame] | 148 | cc->gdb_read_register = xtensa_cpu_gdb_read_register; |
| 149 | cc->gdb_write_register = xtensa_cpu_gdb_write_register; |
Peter Maydell | 2472b6c | 2014-09-12 19:04:17 +0100 | [diff] [blame] | 150 | cc->gdb_stop_before_watchpoint = true; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 151 | #ifndef CONFIG_USER_ONLY |
Paolo Bonzini | 93e2232 | 2014-03-28 18:14:58 +0100 | [diff] [blame] | 152 | cc->do_unaligned_access = xtensa_cpu_do_unaligned_access; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 153 | cc->get_phys_page_debug = xtensa_cpu_get_phys_page_debug; |
Max Filippov | 4246e22 | 2014-02-12 14:35:56 +0400 | [diff] [blame] | 154 | cc->do_unassigned_access = xtensa_cpu_do_unassigned_access; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 155 | #endif |
Peter Maydell | 86025ee | 2014-09-12 14:06:48 +0100 | [diff] [blame] | 156 | cc->debug_excp_handler = xtensa_breakpoint_handler; |
Andreas Färber | 004a569 | 2013-01-20 19:22:41 +0100 | [diff] [blame] | 157 | dc->vmsd = &vmstate_xtensa_cpu; |
Markus Armbruster | 4c315c2 | 2015-10-01 10:59:58 +0200 | [diff] [blame] | 158 | |
| 159 | /* |
| 160 | * Reason: xtensa_cpu_initfn() calls cpu_exec_init(), which saves |
| 161 | * the object in cpus -> dangling pointer after final |
| 162 | * object_unref(). |
| 163 | */ |
| 164 | dc->cannot_destroy_with_object_finalize_yet = true; |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | static const TypeInfo xtensa_cpu_type_info = { |
| 168 | .name = TYPE_XTENSA_CPU, |
| 169 | .parent = TYPE_CPU, |
| 170 | .instance_size = sizeof(XtensaCPU), |
Andreas Färber | e554bbc | 2012-04-11 18:24:50 +0200 | [diff] [blame] | 171 | .instance_init = xtensa_cpu_initfn, |
Andreas Färber | 67cce56 | 2013-07-07 01:47:51 +0200 | [diff] [blame] | 172 | .abstract = true, |
Andreas Färber | a4633e1 | 2012-04-11 18:24:48 +0200 | [diff] [blame] | 173 | .class_size = sizeof(XtensaCPUClass), |
| 174 | .class_init = xtensa_cpu_class_init, |
| 175 | }; |
| 176 | |
| 177 | static void xtensa_cpu_register_types(void) |
| 178 | { |
| 179 | type_register_static(&xtensa_cpu_type_info); |
| 180 | } |
| 181 | |
| 182 | type_init(xtensa_cpu_register_types) |