blob: 9b11d8c5738ab34a3fbf62c4bcaa0b3cea84c4af [file] [log] [blame]
bellard6f7e9ae2005-03-13 09:43:36 +00001/*
bellard67e999b2006-09-03 16:09:07 +00002 * QEMU ESP/NCR53C9x emulation
ths5fafdf22007-09-16 21:08:06 +00003 *
pbrook4e9aec72006-03-11 16:29:14 +00004 * Copyright (c) 2005-2006 Fabrice Bellard
Hervé Poussineaufabaaf12012-07-09 12:02:31 +02005 * Copyright (c) 2012 Herve Poussineau
ths5fafdf22007-09-16 21:08:06 +00006 *
bellard6f7e9ae2005-03-13 09:43:36 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
blueswir15d20fa62008-04-09 16:32:48 +000025
Peter Maydella4ab4792016-01-26 18:17:16 +000026#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010027#include "hw/sysbus.h"
Markus Armbrusterd6454272019-08-12 07:23:45 +020028#include "migration/vmstate.h"
Markus Armbruster64552b62019-08-12 07:23:42 +020029#include "hw/irq.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010030#include "hw/scsi/esp.h"
Blue Swirlbf4b9882011-09-11 15:54:18 +000031#include "trace.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/log.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020033#include "qemu/module.h"
bellard6f7e9ae2005-03-13 09:43:36 +000034
bellard67e999b2006-09-03 16:09:07 +000035/*
blueswir15ad6bb92007-12-01 14:51:23 +000036 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
37 * also produced as NCR89C100. See
bellard67e999b2006-09-03 16:09:07 +000038 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
39 * and
40 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
Laurent Vivier74d71ea2019-10-26 18:45:38 +020041 *
42 * On Macintosh Quadra it is a NCR53C96.
bellard67e999b2006-09-03 16:09:07 +000043 */
44
blueswir1c73f96f2008-04-24 17:20:25 +000045static void esp_raise_irq(ESPState *s)
46{
47 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48 s->rregs[ESP_RSTAT] |= STAT_INT;
49 qemu_irq_raise(s->irq);
Blue Swirlbf4b9882011-09-11 15:54:18 +000050 trace_esp_raise_irq();
blueswir1c73f96f2008-04-24 17:20:25 +000051 }
52}
53
54static void esp_lower_irq(ESPState *s)
55{
56 if (s->rregs[ESP_RSTAT] & STAT_INT) {
57 s->rregs[ESP_RSTAT] &= ~STAT_INT;
58 qemu_irq_lower(s->irq);
Blue Swirlbf4b9882011-09-11 15:54:18 +000059 trace_esp_lower_irq();
blueswir1c73f96f2008-04-24 17:20:25 +000060 }
61}
62
Laurent Vivier74d71ea2019-10-26 18:45:38 +020063static void esp_raise_drq(ESPState *s)
64{
65 qemu_irq_raise(s->irq_data);
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +000066 trace_esp_raise_drq();
Laurent Vivier74d71ea2019-10-26 18:45:38 +020067}
68
69static void esp_lower_drq(ESPState *s)
70{
71 qemu_irq_lower(s->irq_data);
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +000072 trace_esp_lower_drq();
Laurent Vivier74d71ea2019-10-26 18:45:38 +020073}
74
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +020075void esp_dma_enable(ESPState *s, int irq, int level)
Blue Swirl73d74342010-09-11 16:38:33 +000076{
Blue Swirl73d74342010-09-11 16:38:33 +000077 if (level) {
78 s->dma_enabled = 1;
Blue Swirlbf4b9882011-09-11 15:54:18 +000079 trace_esp_dma_enable();
Blue Swirl73d74342010-09-11 16:38:33 +000080 if (s->dma_cb) {
81 s->dma_cb(s);
82 s->dma_cb = NULL;
83 }
84 } else {
Blue Swirlbf4b9882011-09-11 15:54:18 +000085 trace_esp_dma_disable();
Blue Swirl73d74342010-09-11 16:38:33 +000086 s->dma_enabled = 0;
87 }
88}
89
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +020090void esp_request_cancelled(SCSIRequest *req)
Paolo Bonzini94d3f982011-04-18 22:53:08 +020091{
Hervé Poussineaue6810db2012-07-09 12:02:27 +020092 ESPState *s = req->hba_private;
Paolo Bonzini94d3f982011-04-18 22:53:08 +020093
94 if (req == s->current_req) {
95 scsi_req_unref(s->current_req);
96 s->current_req = NULL;
97 s->current_dev = NULL;
Mark Cave-Ayland324c8802021-04-07 20:57:59 +010098 s->async_len = 0;
Paolo Bonzini94d3f982011-04-18 22:53:08 +020099 }
100}
101
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100102static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000103{
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100104 if (fifo8_num_used(fifo) == fifo->capacity) {
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000105 trace_esp_error_fifo_overrun();
106 return;
107 }
108
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100109 fifo8_push(fifo, val);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000110}
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100111
112static uint8_t esp_fifo_pop(Fifo8 *fifo)
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000113{
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100114 if (fifo8_is_empty(fifo)) {
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000115 return 0;
116 }
117
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100118 return fifo8_pop(fifo);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000119}
120
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100121static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
122{
123 const uint8_t *buf;
124 uint32_t n;
125
126 if (maxlen == 0) {
127 return 0;
128 }
129
130 buf = fifo8_pop_buf(fifo, maxlen, &n);
131 if (dest) {
132 memcpy(dest, buf, n);
133 }
134
135 return n;
136}
137
Mark Cave-Aylandc47b5832021-03-04 22:10:30 +0000138static uint32_t esp_get_tc(ESPState *s)
139{
140 uint32_t dmalen;
141
142 dmalen = s->rregs[ESP_TCLO];
143 dmalen |= s->rregs[ESP_TCMID] << 8;
144 dmalen |= s->rregs[ESP_TCHI] << 16;
145
146 return dmalen;
147}
148
149static void esp_set_tc(ESPState *s, uint32_t dmalen)
150{
151 s->rregs[ESP_TCLO] = dmalen;
152 s->rregs[ESP_TCMID] = dmalen >> 8;
153 s->rregs[ESP_TCHI] = dmalen >> 16;
154}
155
Mark Cave-Aylandc04ed562021-03-04 22:10:31 +0000156static uint32_t esp_get_stc(ESPState *s)
157{
158 uint32_t dmalen;
159
160 dmalen = s->wregs[ESP_TCLO];
161 dmalen |= s->wregs[ESP_TCMID] << 8;
162 dmalen |= s->wregs[ESP_TCHI] << 16;
163
164 return dmalen;
165}
166
Mark Cave-Ayland761bef72021-03-04 22:10:36 +0000167static uint8_t esp_pdma_read(ESPState *s)
168{
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000169 uint8_t val;
170
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000171 if (s->do_cmd) {
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100172 val = esp_fifo_pop(&s->cmdfifo);
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000173 } else {
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100174 val = esp_fifo_pop(&s->fifo);
Mark Cave-Ayland6e3fafa2021-03-04 22:10:37 +0000175 }
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000176
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000177 return val;
Mark Cave-Ayland761bef72021-03-04 22:10:36 +0000178}
179
180static void esp_pdma_write(ESPState *s, uint8_t val)
181{
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000182 uint32_t dmalen = esp_get_tc(s);
183
Mark Cave-Ayland3c421402021-03-04 22:10:45 +0000184 if (dmalen == 0) {
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000185 return;
186 }
187
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000188 if (s->do_cmd) {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100189 esp_fifo_push(&s->cmdfifo, val);
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000190 } else {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100191 esp_fifo_push(&s->fifo, val);
Mark Cave-Ayland6e3fafa2021-03-04 22:10:37 +0000192 }
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000193
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000194 dmalen--;
195 esp_set_tc(s, dmalen);
Mark Cave-Ayland761bef72021-03-04 22:10:36 +0000196}
197
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000198static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb)
Mark Cave-Ayland1e794c52022-03-05 15:55:26 +0000199{
200 s->pdma_cb = cb;
201}
202
Mark Cave-Aylandc7bce092021-03-04 22:10:47 +0000203static int esp_select(ESPState *s)
Laurent Vivier6130b182019-10-26 18:45:37 +0200204{
205 int target;
206
207 target = s->wregs[ESP_WBUSID] & BUSID_DID;
208
209 s->ti_size = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000210 fifo8_reset(&s->fifo);
Laurent Vivier6130b182019-10-26 18:45:37 +0200211
Laurent Vivier6130b182019-10-26 18:45:37 +0200212 s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
213 if (!s->current_dev) {
214 /* No such drive */
215 s->rregs[ESP_RSTAT] = 0;
Mark Cave-Aylandcf1a7a92021-05-18 22:25:10 +0100216 s->rregs[ESP_RINTR] = INTR_DC;
Laurent Vivier6130b182019-10-26 18:45:37 +0200217 s->rregs[ESP_RSEQ] = SEQ_0;
218 esp_raise_irq(s);
219 return -1;
220 }
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000221
222 /*
223 * Note that we deliberately don't raise the IRQ here: this will be done
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200224 * either in do_command_phase() for DATA OUT transfers or by the deferred
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000225 * IRQ mechanism in esp_transfer_data() for DATA IN transfers
226 */
227 s->rregs[ESP_RINTR] |= INTR_FC;
228 s->rregs[ESP_RSEQ] = SEQ_CD;
Laurent Vivier6130b182019-10-26 18:45:37 +0200229 return 0;
230}
231
Mark Cave-Ayland20c8d2e2021-03-04 22:10:57 +0000232static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
bellard2f275b82005-04-06 20:31:50 +0000233{
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000234 uint8_t buf[ESP_CMDFIFO_SZ];
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000235 uint32_t dmalen, n;
bellard2f275b82005-04-06 20:31:50 +0000236 int target;
237
Mark Cave-Aylandde7e2cb2021-11-01 18:35:15 +0000238 if (s->current_req) {
239 /* Started a new command before the old one finished. Cancel it. */
240 scsi_req_cancel(s->current_req);
241 }
242
blueswir18dea1dd2008-11-29 16:45:28 +0000243 target = s->wregs[ESP_WBUSID] & BUSID_DID;
bellard4f6200f2005-10-30 17:24:05 +0000244 if (s->dma) {
Mark Cave-Ayland20c8d2e2021-03-04 22:10:57 +0000245 dmalen = MIN(esp_get_tc(s), maxlen);
246 if (dmalen == 0) {
Prasad J Pandit6c1fef62016-05-19 16:09:31 +0530247 return 0;
248 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200249 if (s->dma_memory_read) {
250 s->dma_memory_read(s->dma_opaque, buf, dmalen);
Mark Cave-Aylandfbc65102021-04-07 20:57:57 +0100251 dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000252 fifo8_push_all(&s->cmdfifo, buf, dmalen);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200253 } else {
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000254 if (esp_select(s) < 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000255 fifo8_reset(&s->cmdfifo);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000256 return -1;
257 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200258 esp_raise_drq(s);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000259 fifo8_reset(&s->cmdfifo);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200260 return 0;
261 }
bellard4f6200f2005-10-30 17:24:05 +0000262 } else {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000263 dmalen = MIN(fifo8_num_used(&s->fifo), maxlen);
Mark Cave-Ayland20c8d2e2021-03-04 22:10:57 +0000264 if (dmalen == 0) {
Prasad J Panditd3cdc492016-05-31 23:23:27 +0530265 return 0;
266 }
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100267 n = esp_fifo_pop_buf(&s->fifo, buf, dmalen);
Mark Cave-Aylandfbc65102021-04-07 20:57:57 +0100268 n = MIN(fifo8_num_free(&s->cmdfifo), n);
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100269 fifo8_push_all(&s->cmdfifo, buf, n);
bellard4f6200f2005-10-30 17:24:05 +0000270 }
Blue Swirlbf4b9882011-09-11 15:54:18 +0000271 trace_esp_get_cmd(dmalen, target);
pbrook2e5d83b2006-05-25 23:58:51 +0000272
Mark Cave-Aylandc7bce092021-03-04 22:10:47 +0000273 if (esp_select(s) < 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000274 fifo8_reset(&s->cmdfifo);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000275 return -1;
bellard2f275b82005-04-06 20:31:50 +0000276 }
pbrook9f149aa2006-06-03 14:19:19 +0000277 return dmalen;
278}
279
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200280static void do_command_phase(ESPState *s)
pbrook9f149aa2006-06-03 14:19:19 +0000281{
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100282 uint32_t cmdlen;
pbrook9f149aa2006-06-03 14:19:19 +0000283 int32_t datalen;
Paolo Bonzinif48a7a62011-07-28 18:02:13 +0200284 SCSIDevice *current_lun;
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100285 uint8_t buf[ESP_CMDFIFO_SZ];
pbrook9f149aa2006-06-03 14:19:19 +0000286
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200287 trace_esp_do_command_phase(s->lun);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000288 cmdlen = fifo8_num_used(&s->cmdfifo);
Mark Cave-Ayland99545752021-04-07 20:57:55 +0100289 if (!cmdlen || !s->current_dev) {
290 return;
291 }
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100292 esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000293
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200294 current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun);
John Millikinfe9d8922022-08-17 14:34:58 +0900295 s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s);
Paolo Bonzinic39ce112011-08-03 10:49:10 +0200296 datalen = scsi_req_enqueue(s->current_req);
bellard67e999b2006-09-03 16:09:07 +0000297 s->ti_size = datalen;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000298 fifo8_reset(&s->cmdfifo);
bellard67e999b2006-09-03 16:09:07 +0000299 if (datalen != 0) {
blueswir1c73f96f2008-04-24 17:20:25 +0000300 s->rregs[ESP_RSTAT] = STAT_TC;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000301 s->rregs[ESP_RSEQ] = SEQ_CD;
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000302 s->ti_cmd = 0;
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000303 esp_set_tc(s, 0);
pbrook2e5d83b2006-05-25 23:58:51 +0000304 if (datalen > 0) {
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000305 /*
306 * Switch to DATA IN phase but wait until initial data xfer is
307 * complete before raising the command completion interrupt
308 */
309 s->data_in_ready = false;
blueswir15ad6bb92007-12-01 14:51:23 +0000310 s->rregs[ESP_RSTAT] |= STAT_DI;
pbrook2e5d83b2006-05-25 23:58:51 +0000311 } else {
blueswir15ad6bb92007-12-01 14:51:23 +0000312 s->rregs[ESP_RSTAT] |= STAT_DO;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000313 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
314 esp_raise_irq(s);
315 esp_lower_drq(s);
bellardb9788fc2005-12-05 20:30:36 +0000316 }
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200317 scsi_req_continue(s->current_req);
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000318 return;
bellard2f275b82005-04-06 20:31:50 +0000319 }
bellard2f275b82005-04-06 20:31:50 +0000320}
321
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200322static void do_message_phase(ESPState *s)
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000323{
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200324 if (s->cmdfifo_cdb_offset) {
325 uint8_t message = esp_fifo_pop(&s->cmdfifo);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000326
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200327 trace_esp_do_identify(message);
328 s->lun = message & 7;
329 s->cmdfifo_cdb_offset--;
330 }
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000331
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000332 /* Ignore extended messages for now */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000333 if (s->cmdfifo_cdb_offset) {
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200334 int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
Mark Cave-Aylandfa7505c2021-04-07 20:57:56 +0100335 esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000336 s->cmdfifo_cdb_offset = 0;
337 }
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200338}
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000339
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200340static void do_cmd(ESPState *s)
341{
342 do_message_phase(s);
343 assert(s->cmdfifo_cdb_offset == 0);
344 do_command_phase(s);
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000345}
346
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200347static void satn_pdma_cb(ESPState *s)
348{
Mark Cave-Aylande62a9592021-05-19 11:08:01 +0100349 if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000350 s->cmdfifo_cdb_offset = 1;
Mark Cave-Aylande62a9592021-05-19 11:08:01 +0100351 s->do_cmd = 0;
Mark Cave-Aylandc959f212021-03-04 22:10:40 +0000352 do_cmd(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200353 }
354}
355
pbrook9f149aa2006-06-03 14:19:19 +0000356static void handle_satn(ESPState *s)
357{
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000358 int32_t cmdlen;
359
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200360 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000361 s->dma_cb = handle_satn;
362 return;
363 }
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000364 esp_set_pdma_cb(s, SATN_PDMA_CB);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000365 cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000366 if (cmdlen > 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000367 s->cmdfifo_cdb_offset = 1;
Mark Cave-Ayland60720692021-04-07 20:58:00 +0100368 s->do_cmd = 0;
Mark Cave-Aylandc959f212021-03-04 22:10:40 +0000369 do_cmd(s);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000370 } else if (cmdlen == 0) {
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000371 s->do_cmd = 1;
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000372 /* Target present, but no cmd yet - switch to command phase */
373 s->rregs[ESP_RSEQ] = SEQ_CD;
374 s->rregs[ESP_RSTAT] = STAT_CD;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000375 }
pbrook9f149aa2006-06-03 14:19:19 +0000376}
377
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200378static void s_without_satn_pdma_cb(ESPState *s)
379{
Mark Cave-Aylande62a9592021-05-19 11:08:01 +0100380 if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000381 s->cmdfifo_cdb_offset = 0;
Mark Cave-Aylande62a9592021-05-19 11:08:01 +0100382 s->do_cmd = 0;
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200383 do_cmd(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200384 }
385}
386
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000387static void handle_s_without_atn(ESPState *s)
388{
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000389 int32_t cmdlen;
390
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200391 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000392 s->dma_cb = handle_s_without_atn;
393 return;
394 }
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000395 esp_set_pdma_cb(s, S_WITHOUT_SATN_PDMA_CB);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000396 cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000397 if (cmdlen > 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000398 s->cmdfifo_cdb_offset = 0;
Mark Cave-Ayland60720692021-04-07 20:58:00 +0100399 s->do_cmd = 0;
Paolo Bonzini4eb86062021-06-11 13:38:58 +0200400 do_cmd(s);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000401 } else if (cmdlen == 0) {
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000402 s->do_cmd = 1;
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000403 /* Target present, but no cmd yet - switch to command phase */
404 s->rregs[ESP_RSEQ] = SEQ_CD;
405 s->rregs[ESP_RSTAT] = STAT_CD;
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000406 }
407}
408
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200409static void satn_stop_pdma_cb(ESPState *s)
410{
Mark Cave-Aylande62a9592021-05-19 11:08:01 +0100411 if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000412 trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200413 s->do_cmd = 1;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000414 s->cmdfifo_cdb_offset = 1;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200415 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000416 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200417 s->rregs[ESP_RSEQ] = SEQ_CD;
418 esp_raise_irq(s);
419 }
420}
421
pbrook9f149aa2006-06-03 14:19:19 +0000422static void handle_satn_stop(ESPState *s)
423{
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000424 int32_t cmdlen;
425
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200426 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000427 s->dma_cb = handle_satn_stop;
428 return;
429 }
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000430 esp_set_pdma_cb(s, SATN_STOP_PDMA_CB);
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000431 cmdlen = get_cmd(s, 1);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000432 if (cmdlen > 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000433 trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
pbrook9f149aa2006-06-03 14:19:19 +0000434 s->do_cmd = 1;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000435 s->cmdfifo_cdb_offset = 1;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000436 s->rregs[ESP_RSTAT] = STAT_MO;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000437 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000438 s->rregs[ESP_RSEQ] = SEQ_MO;
blueswir1c73f96f2008-04-24 17:20:25 +0000439 esp_raise_irq(s);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000440 } else if (cmdlen == 0) {
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000441 s->do_cmd = 1;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000442 /* Target present, switch to message out phase */
443 s->rregs[ESP_RSEQ] = SEQ_MO;
444 s->rregs[ESP_RSTAT] = STAT_MO;
pbrook9f149aa2006-06-03 14:19:19 +0000445 }
446}
447
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200448static void write_response_pdma_cb(ESPState *s)
449{
450 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000451 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200452 s->rregs[ESP_RSEQ] = SEQ_CD;
453 esp_raise_irq(s);
454}
455
pbrook0fc5c152006-05-26 21:53:41 +0000456static void write_response(ESPState *s)
bellard2f275b82005-04-06 20:31:50 +0000457{
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100458 uint8_t buf[2];
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000459
Blue Swirlbf4b9882011-09-11 15:54:18 +0000460 trace_esp_write_response(s->status);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000461
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100462 buf[0] = s->status;
463 buf[1] = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000464
bellard4f6200f2005-10-30 17:24:05 +0000465 if (s->dma) {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200466 if (s->dma_memory_write) {
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100467 s->dma_memory_write(s->dma_opaque, buf, 2);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200468 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000469 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200470 s->rregs[ESP_RSEQ] = SEQ_CD;
471 } else {
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000472 esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200473 esp_raise_drq(s);
474 return;
475 }
bellard4f6200f2005-10-30 17:24:05 +0000476 } else {
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100477 fifo8_reset(&s->fifo);
478 fifo8_push_all(&s->fifo, buf, 2);
blueswir15ad6bb92007-12-01 14:51:23 +0000479 s->rregs[ESP_RFLAGS] = 2;
bellard4f6200f2005-10-30 17:24:05 +0000480 }
blueswir1c73f96f2008-04-24 17:20:25 +0000481 esp_raise_irq(s);
bellard2f275b82005-04-06 20:31:50 +0000482}
bellard4f6200f2005-10-30 17:24:05 +0000483
pbrooka917d382006-08-29 04:52:16 +0000484static void esp_dma_done(ESPState *s)
485{
blueswir1c73f96f2008-04-24 17:20:25 +0000486 s->rregs[ESP_RSTAT] |= STAT_TC;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000487 s->rregs[ESP_RINTR] |= INTR_BS;
blueswir15ad6bb92007-12-01 14:51:23 +0000488 s->rregs[ESP_RFLAGS] = 0;
Mark Cave-Aylandc47b5832021-03-04 22:10:30 +0000489 esp_set_tc(s, 0);
blueswir1c73f96f2008-04-24 17:20:25 +0000490 esp_raise_irq(s);
pbrooka917d382006-08-29 04:52:16 +0000491}
492
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200493static void do_dma_pdma_cb(ESPState *s)
494{
Mark Cave-Ayland4ca2ba62021-03-04 22:10:29 +0000495 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000496 int len;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000497 uint32_t n;
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000498
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200499 if (s->do_cmd) {
Mark Cave-Aylande62a9592021-05-19 11:08:01 +0100500 /* Ensure we have received complete command after SATN and stop */
501 if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) {
502 return;
503 }
504
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200505 s->ti_size = 0;
Mark Cave-Aylandc3484582021-05-19 11:08:03 +0100506 if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
507 /* No command received */
508 if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
509 return;
510 }
511
512 /* Command has been received */
513 s->do_cmd = 0;
514 do_cmd(s);
515 } else {
516 /*
517 * Extra message out bytes received: update cmdfifo_cdb_offset
Stefan Weil2cb40d42022-11-10 20:08:25 +0100518 * and then switch to command phase
Mark Cave-Aylandc3484582021-05-19 11:08:03 +0100519 */
520 s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
521 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
522 s->rregs[ESP_RSEQ] = SEQ_CD;
523 s->rregs[ESP_RINTR] |= INTR_BS;
524 esp_raise_irq(s);
525 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200526 return;
527 }
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000528
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100529 if (!s->current_req) {
530 return;
531 }
532
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000533 if (to_device) {
534 /* Copy FIFO data to device */
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000535 len = MIN(s->async_len, ESP_FIFO_SZ);
536 len = MIN(len, fifo8_num_used(&s->fifo));
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100537 n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000538 s->async_buf += n;
539 s->async_len -= n;
540 s->ti_size += n;
541
542 if (n < len) {
543 /* Unaligned accesses can cause FIFO wraparound */
544 len = len - n;
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100545 n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000546 s->async_buf += n;
547 s->async_len -= n;
548 s->ti_size += n;
549 }
550
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000551 if (s->async_len == 0) {
552 scsi_req_continue(s->current_req);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200553 return;
554 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200555
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000556 if (esp_get_tc(s) == 0) {
557 esp_lower_drq(s);
558 esp_dma_done(s);
559 }
560
561 return;
562 } else {
563 if (s->async_len == 0) {
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100564 /* Defer until the scsi layer has completed */
565 scsi_req_continue(s->current_req);
566 s->data_in_ready = false;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000567 return;
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000568 }
569
570 if (esp_get_tc(s) != 0) {
571 /* Copy device data to FIFO */
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000572 len = MIN(s->async_len, esp_get_tc(s));
573 len = MIN(len, fifo8_num_free(&s->fifo));
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000574 fifo8_push_all(&s->fifo, s->async_buf, len);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000575 s->async_buf += len;
576 s->async_len -= len;
577 s->ti_size -= len;
578 esp_set_tc(s, esp_get_tc(s) - len);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000579
580 if (esp_get_tc(s) == 0) {
581 /* Indicate transfer to FIFO is complete */
582 s->rregs[ESP_RSTAT] |= STAT_TC;
583 }
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000584 return;
585 }
586
587 /* Partially filled a scsi buffer. Complete immediately. */
588 esp_lower_drq(s);
589 esp_dma_done(s);
590 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200591}
592
pbrook4d611c92006-08-12 01:04:27 +0000593static void esp_do_dma(ESPState *s)
594{
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000595 uint32_t len, cmdlen;
Mark Cave-Ayland4ca2ba62021-03-04 22:10:29 +0000596 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000597 uint8_t buf[ESP_CMDFIFO_SZ];
pbrooka917d382006-08-29 04:52:16 +0000598
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000599 len = esp_get_tc(s);
pbrook4d611c92006-08-12 01:04:27 +0000600 if (s->do_cmd) {
Laurent Vivier15407432019-10-26 18:45:36 +0200601 /*
602 * handle_ti_cmd() case: esp_do_dma() is called only from
603 * handle_ti_cmd() with do_cmd != NULL (see the assert())
604 */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000605 cmdlen = fifo8_num_used(&s->cmdfifo);
606 trace_esp_do_dma(cmdlen, len);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200607 if (s->dma_memory_read) {
Mark Cave-Ayland0ebb5fd2021-04-07 20:57:58 +0100608 len = MIN(len, fifo8_num_free(&s->cmdfifo));
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000609 s->dma_memory_read(s->dma_opaque, buf, len);
610 fifo8_push_all(&s->cmdfifo, buf, len);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200611 } else {
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000612 esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200613 esp_raise_drq(s);
614 return;
615 }
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000616 trace_esp_handle_ti_cmd(cmdlen);
Laurent Vivier15407432019-10-26 18:45:36 +0200617 s->ti_size = 0;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000618 if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
619 /* No command received */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000620 if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000621 return;
622 }
623
624 /* Command has been received */
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000625 s->do_cmd = 0;
626 do_cmd(s);
627 } else {
628 /*
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000629 * Extra message out bytes received: update cmdfifo_cdb_offset
Stefan Weil2cb40d42022-11-10 20:08:25 +0100630 * and then switch to command phase
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000631 */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000632 s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000633 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
634 s->rregs[ESP_RSEQ] = SEQ_CD;
635 s->rregs[ESP_RINTR] |= INTR_BS;
636 esp_raise_irq(s);
637 }
pbrook4d611c92006-08-12 01:04:27 +0000638 return;
pbrooka917d382006-08-29 04:52:16 +0000639 }
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100640 if (!s->current_req) {
641 return;
642 }
pbrooka917d382006-08-29 04:52:16 +0000643 if (s->async_len == 0) {
644 /* Defer until data is available. */
645 return;
646 }
647 if (len > s->async_len) {
648 len = s->async_len;
649 }
650 if (to_device) {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200651 if (s->dma_memory_read) {
652 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
653 } else {
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000654 esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200655 esp_raise_drq(s);
656 return;
657 }
pbrook4d611c92006-08-12 01:04:27 +0000658 } else {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200659 if (s->dma_memory_write) {
660 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
661 } else {
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000662 /* Adjust TC for any leftover data in the FIFO */
663 if (!fifo8_is_empty(&s->fifo)) {
664 esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo));
665 }
666
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000667 /* Copy device data to FIFO */
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000668 len = MIN(len, fifo8_num_free(&s->fifo));
669 fifo8_push_all(&s->fifo, s->async_buf, len);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000670 s->async_buf += len;
671 s->async_len -= len;
672 s->ti_size -= len;
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000673
674 /*
675 * MacOS toolbox uses a TI length of 16 bytes for all commands, so
676 * commands shorter than this must be padded accordingly
677 */
678 if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) {
679 while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100680 esp_fifo_push(&s->fifo, 0);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000681 len++;
682 }
683 }
684
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000685 esp_set_tc(s, esp_get_tc(s) - len);
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000686 esp_set_pdma_cb(s, DO_DMA_PDMA_CB);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200687 esp_raise_drq(s);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000688
689 /* Indicate transfer to FIFO is complete */
690 s->rregs[ESP_RSTAT] |= STAT_TC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200691 return;
692 }
pbrooka917d382006-08-29 04:52:16 +0000693 }
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000694 esp_set_tc(s, esp_get_tc(s) - len);
pbrooka917d382006-08-29 04:52:16 +0000695 s->async_buf += len;
696 s->async_len -= len;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000697 if (to_device) {
pbrook6787f5f2006-09-17 03:20:58 +0000698 s->ti_size += len;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000699 } else {
pbrook6787f5f2006-09-17 03:20:58 +0000700 s->ti_size -= len;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000701 }
pbrooka917d382006-08-29 04:52:16 +0000702 if (s->async_len == 0) {
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200703 scsi_req_continue(s->current_req);
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000704 /*
705 * If there is still data to be read from the device then
706 * complete the DMA operation immediately. Otherwise defer
707 * until the scsi layer has completed.
708 */
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000709 if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200710 return;
pbrook4d611c92006-08-12 01:04:27 +0000711 }
pbrooka917d382006-08-29 04:52:16 +0000712 }
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200713
714 /* Partially filled a scsi buffer. Complete immediately. */
715 esp_dma_done(s);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000716 esp_lower_drq(s);
pbrook4d611c92006-08-12 01:04:27 +0000717}
718
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000719static void esp_do_nodma(ESPState *s)
720{
721 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100722 uint32_t cmdlen;
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000723 int len;
724
725 if (s->do_cmd) {
726 cmdlen = fifo8_num_used(&s->cmdfifo);
727 trace_esp_handle_ti_cmd(cmdlen);
728 s->ti_size = 0;
729 if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
730 /* No command received */
731 if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
732 return;
733 }
734
735 /* Command has been received */
736 s->do_cmd = 0;
737 do_cmd(s);
738 } else {
739 /*
740 * Extra message out bytes received: update cmdfifo_cdb_offset
Stefan Weil2cb40d42022-11-10 20:08:25 +0100741 * and then switch to command phase
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000742 */
743 s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
744 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
745 s->rregs[ESP_RSEQ] = SEQ_CD;
746 s->rregs[ESP_RINTR] |= INTR_BS;
747 esp_raise_irq(s);
748 }
749 return;
750 }
751
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100752 if (!s->current_req) {
753 return;
754 }
755
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000756 if (s->async_len == 0) {
757 /* Defer until data is available. */
758 return;
759 }
760
761 if (to_device) {
Mark Cave-Ayland77668e4b2023-09-13 21:44:09 +0100762 len = MIN(s->async_len, ESP_FIFO_SZ);
763 len = MIN(len, fifo8_num_used(&s->fifo));
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100764 esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000765 s->async_buf += len;
766 s->async_len -= len;
767 s->ti_size += len;
768 } else {
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +0100769 if (fifo8_is_empty(&s->fifo)) {
770 fifo8_push(&s->fifo, s->async_buf[0]);
771 s->async_buf++;
772 s->async_len--;
773 s->ti_size--;
774 }
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000775 }
776
777 if (s->async_len == 0) {
778 scsi_req_continue(s->current_req);
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +0100779 return;
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000780 }
781
782 s->rregs[ESP_RINTR] |= INTR_BS;
783 esp_raise_irq(s);
784}
785
Mark Cave-Ayland77987ef2022-03-05 15:55:28 +0000786static void esp_pdma_cb(ESPState *s)
787{
788 switch (s->pdma_cb) {
789 case SATN_PDMA_CB:
790 satn_pdma_cb(s);
791 break;
792 case S_WITHOUT_SATN_PDMA_CB:
793 s_without_satn_pdma_cb(s);
794 break;
795 case SATN_STOP_PDMA_CB:
796 satn_stop_pdma_cb(s);
797 break;
798 case WRITE_RESPONSE_PDMA_CB:
799 write_response_pdma_cb(s);
800 break;
801 case DO_DMA_PDMA_CB:
802 do_dma_pdma_cb(s);
803 break;
804 default:
805 g_assert_not_reached();
806 }
807}
808
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000809void esp_command_complete(SCSIRequest *req, size_t resid)
pbrook2e5d83b2006-05-25 23:58:51 +0000810{
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000811 ESPState *s = req->hba_private;
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +0100812 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000813
Blue Swirlbf4b9882011-09-11 15:54:18 +0000814 trace_esp_command_complete();
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +0100815
816 /*
817 * Non-DMA transfers from the target will leave the last byte in
818 * the FIFO so don't reset ti_size in this case
819 */
820 if (s->dma || to_device) {
821 if (s->ti_size != 0) {
822 trace_esp_command_complete_unexpected();
823 }
824 s->ti_size = 0;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200825 }
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +0100826
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200827 s->async_len = 0;
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000828 if (req->status) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000829 trace_esp_command_complete_fail();
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200830 }
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000831 s->status = req->status;
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +0100832
833 /*
834 * If the transfer is finished, switch to status phase. For non-DMA
835 * transfers from the target the last byte is still in the FIFO
836 */
837 if (s->ti_size == 0) {
838 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
839 esp_dma_done(s);
840 esp_lower_drq(s);
841 }
842
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200843 if (s->current_req) {
844 scsi_req_unref(s->current_req);
845 s->current_req = NULL;
846 s->current_dev = NULL;
847 }
848}
849
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200850void esp_transfer_data(SCSIRequest *req, uint32_t len)
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200851{
Hervé Poussineaue6810db2012-07-09 12:02:27 +0200852 ESPState *s = req->hba_private;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000853 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000854 uint32_t dmalen = esp_get_tc(s);
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200855
Paolo Bonzini7f0b6e12016-06-15 14:29:33 +0200856 assert(!s->do_cmd);
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000857 trace_esp_transfer_data(dmalen, s->ti_size);
Paolo Bonziniaba1f022011-05-20 20:18:07 +0200858 s->async_len = len;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200859 s->async_buf = scsi_req_get_buf(req);
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000860
861 if (!to_device && !s->data_in_ready) {
862 /*
863 * Initial incoming data xfer is complete so raise command
864 * completion interrupt
865 */
866 s->data_in_ready = true;
867 s->rregs[ESP_RSTAT] |= STAT_TC;
868 s->rregs[ESP_RINTR] |= INTR_BS;
869 esp_raise_irq(s);
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000870 }
871
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000872 if (s->ti_cmd == 0) {
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000873 /*
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000874 * Always perform the initial transfer upon reception of the next TI
875 * command to ensure the DMA/non-DMA status of the command is correct.
876 * It is not possible to use s->dma directly in the section below as
877 * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
878 * async data transfer is delayed then s->dma is set incorrectly.
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000879 */
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000880 return;
881 }
882
Mark Cave-Ayland880d3082021-05-19 11:07:59 +0100883 if (s->ti_cmd == (CMD_TI | CMD_DMA)) {
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000884 if (dmalen) {
885 esp_do_dma(s);
886 } else if (s->ti_size <= 0) {
887 /*
888 * If this was the last part of a DMA transfer then the
889 * completion interrupt is deferred to here.
890 */
891 esp_dma_done(s);
892 esp_lower_drq(s);
893 }
Mark Cave-Ayland880d3082021-05-19 11:07:59 +0100894 } else if (s->ti_cmd == CMD_TI) {
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000895 esp_do_nodma(s);
pbrook4d611c92006-08-12 01:04:27 +0000896 }
pbrook2e5d83b2006-05-25 23:58:51 +0000897}
898
bellard2f275b82005-04-06 20:31:50 +0000899static void handle_ti(ESPState *s)
900{
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000901 uint32_t dmalen;
bellard2f275b82005-04-06 20:31:50 +0000902
Hervé Poussineau7246e162012-07-09 12:02:23 +0200903 if (s->dma && !s->dma_enabled) {
904 s->dma_cb = handle_ti;
905 return;
906 }
907
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000908 s->ti_cmd = s->rregs[ESP_CMD];
bellard4f6200f2005-10-30 17:24:05 +0000909 if (s->dma) {
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000910 dmalen = esp_get_tc(s);
Mark Cave-Aylandb76624d2021-03-04 22:10:35 +0000911 trace_esp_handle_ti(dmalen);
blueswir15ad6bb92007-12-01 14:51:23 +0000912 s->rregs[ESP_RSTAT] &= ~STAT_TC;
pbrook4d611c92006-08-12 01:04:27 +0000913 esp_do_dma(s);
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000914 } else {
915 trace_esp_handle_ti(s->ti_size);
916 esp_do_nodma(s);
pbrook9f149aa2006-06-03 14:19:19 +0000917 }
bellard2f275b82005-04-06 20:31:50 +0000918}
919
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200920void esp_hard_reset(ESPState *s)
bellard6f7e9ae2005-03-13 09:43:36 +0000921{
blueswir15aca8c32007-05-26 17:39:43 +0000922 memset(s->rregs, 0, ESP_REGS);
923 memset(s->wregs, 0, ESP_REGS);
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100924 s->tchi_written = 0;
pbrook4e9aec72006-03-11 16:29:14 +0000925 s->ti_size = 0;
Mark Cave-Ayland3f26c972021-11-18 10:03:26 +0000926 s->async_len = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000927 fifo8_reset(&s->fifo);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000928 fifo8_reset(&s->cmdfifo);
pbrook4e9aec72006-03-11 16:29:14 +0000929 s->dma = 0;
pbrook9f149aa2006-06-03 14:19:19 +0000930 s->do_cmd = 0;
Blue Swirl73d74342010-09-11 16:38:33 +0000931 s->dma_cb = NULL;
blueswir18dea1dd2008-11-29 16:45:28 +0000932
933 s->rregs[ESP_CFG1] = 7;
bellard6f7e9ae2005-03-13 09:43:36 +0000934}
935
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200936static void esp_soft_reset(ESPState *s)
Blue Swirl85948642010-06-10 17:57:39 +0000937{
Blue Swirl85948642010-06-10 17:57:39 +0000938 qemu_irq_lower(s->irq);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200939 qemu_irq_lower(s->irq_data);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200940 esp_hard_reset(s);
Blue Swirl85948642010-06-10 17:57:39 +0000941}
942
John Millikinc6e51f12022-08-17 14:38:47 +0900943static void esp_bus_reset(ESPState *s)
944{
Peter Maydell4a5fc892022-10-13 17:06:22 +0100945 bus_cold_reset(BUS(&s->bus));
John Millikinc6e51f12022-08-17 14:38:47 +0900946}
947
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200948static void parent_esp_reset(ESPState *s, int irq, int level)
blueswir12d069ba2007-08-16 19:56:27 +0000949{
Blue Swirl85948642010-06-10 17:57:39 +0000950 if (level) {
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200951 esp_soft_reset(s);
Blue Swirl85948642010-06-10 17:57:39 +0000952 }
blueswir12d069ba2007-08-16 19:56:27 +0000953}
954
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200955uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
Blue Swirl73d74342010-09-11 16:38:33 +0000956{
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000957 uint32_t val;
Blue Swirl73d74342010-09-11 16:38:33 +0000958
bellard6f7e9ae2005-03-13 09:43:36 +0000959 switch (saddr) {
blueswir15ad6bb92007-12-01 14:51:23 +0000960 case ESP_FIFO:
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000961 if (s->dma_memory_read && s->dma_memory_write &&
962 (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
Prasad J Panditff589552016-06-06 22:04:43 +0530963 /* Data out. */
964 qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
965 s->rregs[ESP_FIFO] = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000966 } else {
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +0100967 if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) {
968 if (s->ti_size) {
969 esp_do_nodma(s);
970 } else {
971 /*
972 * The last byte of a non-DMA transfer has been read out
973 * of the FIFO so switch to status phase
974 */
975 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
976 }
977 }
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100978 s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
bellard4f6200f2005-10-30 17:24:05 +0000979 }
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000980 val = s->rregs[ESP_FIFO];
blueswir1f930d072007-10-06 11:28:21 +0000981 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000982 case ESP_RINTR:
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000983 /*
984 * Clear sequence step, interrupt register and all status bits
985 * except TC
986 */
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000987 val = s->rregs[ESP_RINTR];
Blue Swirl2814df22009-07-31 07:26:44 +0000988 s->rregs[ESP_RINTR] = 0;
989 s->rregs[ESP_RSTAT] &= ~STAT_TC;
Mark Cave-Aylandaf947a32021-05-18 22:25:11 +0100990 /*
991 * According to the datasheet ESP_RSEQ should be cleared, but as the
992 * emulation currently defers information transfers to the next TI
993 * command leave it for now so that pedantic guests such as the old
994 * Linux 2.6 driver see the correct flags before the next SCSI phase
995 * transition.
996 *
997 * s->rregs[ESP_RSEQ] = SEQ_0;
998 */
blueswir1c73f96f2008-04-24 17:20:25 +0000999 esp_lower_irq(s);
Mark Cave-Aylandb630c072021-03-04 22:10:27 +00001000 break;
Hannes Reineckec9cf45c2014-11-10 16:52:55 +01001001 case ESP_TCHI:
1002 /* Return the unique id if the value has never been written */
1003 if (!s->tchi_written) {
Mark Cave-Aylandb630c072021-03-04 22:10:27 +00001004 val = s->chip_id;
1005 } else {
1006 val = s->rregs[saddr];
Hannes Reineckec9cf45c2014-11-10 16:52:55 +01001007 }
Mark Cave-Aylandb630c072021-03-04 22:10:27 +00001008 break;
Mark Cave-Ayland238ec4d2021-03-04 22:11:01 +00001009 case ESP_RFLAGS:
1010 /* Bottom 5 bits indicate number of bytes in FIFO */
1011 val = fifo8_num_used(&s->fifo);
1012 break;
bellard6f7e9ae2005-03-13 09:43:36 +00001013 default:
Mark Cave-Aylandb630c072021-03-04 22:10:27 +00001014 val = s->rregs[saddr];
blueswir1f930d072007-10-06 11:28:21 +00001015 break;
bellard6f7e9ae2005-03-13 09:43:36 +00001016 }
Mark Cave-Aylandb630c072021-03-04 22:10:27 +00001017
1018 trace_esp_mem_readb(saddr, val);
1019 return val;
bellard6f7e9ae2005-03-13 09:43:36 +00001020}
1021
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +02001022void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
bellard6f7e9ae2005-03-13 09:43:36 +00001023{
Blue Swirlbf4b9882011-09-11 15:54:18 +00001024 trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
bellard6f7e9ae2005-03-13 09:43:36 +00001025 switch (saddr) {
Hannes Reineckec9cf45c2014-11-10 16:52:55 +01001026 case ESP_TCHI:
1027 s->tchi_written = true;
1028 /* fall through */
blueswir15ad6bb92007-12-01 14:51:23 +00001029 case ESP_TCLO:
1030 case ESP_TCMID:
1031 s->rregs[ESP_RSTAT] &= ~STAT_TC;
bellard4f6200f2005-10-30 17:24:05 +00001032 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001033 case ESP_FIFO:
pbrook9f149aa2006-06-03 14:19:19 +00001034 if (s->do_cmd) {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +01001035 esp_fifo_push(&s->cmdfifo, val);
Mark Cave-Ayland6ef2cab2021-05-19 11:08:00 +01001036
1037 /*
1038 * If any unexpected message out/command phase data is
1039 * transferred using non-DMA, raise the interrupt
1040 */
1041 if (s->rregs[ESP_CMD] == CMD_TI) {
1042 s->rregs[ESP_RINTR] |= INTR_BS;
1043 esp_raise_irq(s);
1044 }
pbrook2e5d83b2006-05-25 23:58:51 +00001045 } else {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +01001046 esp_fifo_push(&s->fifo, val);
pbrook2e5d83b2006-05-25 23:58:51 +00001047 }
blueswir1f930d072007-10-06 11:28:21 +00001048 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001049 case ESP_CMD:
bellard4f6200f2005-10-30 17:24:05 +00001050 s->rregs[saddr] = val;
blueswir15ad6bb92007-12-01 14:51:23 +00001051 if (val & CMD_DMA) {
blueswir1f930d072007-10-06 11:28:21 +00001052 s->dma = 1;
pbrook6787f5f2006-09-17 03:20:58 +00001053 /* Reload DMA counter. */
Mark Cave-Ayland96676c22021-03-04 22:10:32 +00001054 if (esp_get_stc(s) == 0) {
1055 esp_set_tc(s, 0x10000);
1056 } else {
1057 esp_set_tc(s, esp_get_stc(s));
1058 }
blueswir1f930d072007-10-06 11:28:21 +00001059 } else {
1060 s->dma = 0;
1061 }
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +00001062 switch (val & CMD_CMD) {
blueswir15ad6bb92007-12-01 14:51:23 +00001063 case CMD_NOP:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001064 trace_esp_mem_writeb_cmd_nop(val);
blueswir1f930d072007-10-06 11:28:21 +00001065 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001066 case CMD_FLUSH:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001067 trace_esp_mem_writeb_cmd_flush(val);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001068 fifo8_reset(&s->fifo);
blueswir1f930d072007-10-06 11:28:21 +00001069 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001070 case CMD_RESET:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001071 trace_esp_mem_writeb_cmd_reset(val);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001072 esp_soft_reset(s);
blueswir1f930d072007-10-06 11:28:21 +00001073 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001074 case CMD_BUSRESET:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001075 trace_esp_mem_writeb_cmd_bus_reset(val);
John Millikinc6e51f12022-08-17 14:38:47 +09001076 esp_bus_reset(s);
blueswir15ad6bb92007-12-01 14:51:23 +00001077 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +00001078 s->rregs[ESP_RINTR] |= INTR_RST;
blueswir1c73f96f2008-04-24 17:20:25 +00001079 esp_raise_irq(s);
bellard9e61bde2005-11-11 00:24:58 +00001080 }
blueswir1f930d072007-10-06 11:28:21 +00001081 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001082 case CMD_TI:
Mark Cave-Ayland0097d3e2021-03-04 22:10:26 +00001083 trace_esp_mem_writeb_cmd_ti(val);
blueswir1f930d072007-10-06 11:28:21 +00001084 handle_ti(s);
1085 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001086 case CMD_ICCS:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001087 trace_esp_mem_writeb_cmd_iccs(val);
blueswir1f930d072007-10-06 11:28:21 +00001088 write_response(s);
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +00001089 s->rregs[ESP_RINTR] |= INTR_FC;
blueswir14bf58012008-11-30 10:24:13 +00001090 s->rregs[ESP_RSTAT] |= STAT_MI;
blueswir1f930d072007-10-06 11:28:21 +00001091 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001092 case CMD_MSGACC:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001093 trace_esp_mem_writeb_cmd_msgacc(val);
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +00001094 s->rregs[ESP_RINTR] |= INTR_DC;
blueswir15ad6bb92007-12-01 14:51:23 +00001095 s->rregs[ESP_RSEQ] = 0;
Artyom Tarasenko4e2a68c2009-08-31 19:03:51 +02001096 s->rregs[ESP_RFLAGS] = 0;
1097 esp_raise_irq(s);
blueswir1f930d072007-10-06 11:28:21 +00001098 break;
Blue Swirl0fd0eb22009-08-22 13:55:05 +00001099 case CMD_PAD:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001100 trace_esp_mem_writeb_cmd_pad(val);
Blue Swirl0fd0eb22009-08-22 13:55:05 +00001101 s->rregs[ESP_RSTAT] = STAT_TC;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +00001102 s->rregs[ESP_RINTR] |= INTR_FC;
Blue Swirl0fd0eb22009-08-22 13:55:05 +00001103 s->rregs[ESP_RSEQ] = 0;
1104 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001105 case CMD_SATN:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001106 trace_esp_mem_writeb_cmd_satn(val);
blueswir1f930d072007-10-06 11:28:21 +00001107 break;
Hervé Poussineau6915bff2012-07-09 12:02:25 +02001108 case CMD_RSTATN:
1109 trace_esp_mem_writeb_cmd_rstatn(val);
1110 break;
Blue Swirl5e1e0a32009-08-22 13:54:31 +00001111 case CMD_SEL:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001112 trace_esp_mem_writeb_cmd_sel(val);
Artyom Tarasenkof2818f22009-09-05 06:24:47 +00001113 handle_s_without_atn(s);
Blue Swirl5e1e0a32009-08-22 13:54:31 +00001114 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001115 case CMD_SELATN:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001116 trace_esp_mem_writeb_cmd_selatn(val);
blueswir1f930d072007-10-06 11:28:21 +00001117 handle_satn(s);
1118 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001119 case CMD_SELATNS:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001120 trace_esp_mem_writeb_cmd_selatns(val);
blueswir1f930d072007-10-06 11:28:21 +00001121 handle_satn_stop(s);
1122 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001123 case CMD_ENSEL:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001124 trace_esp_mem_writeb_cmd_ensel(val);
blueswir1e3926832008-11-29 16:51:42 +00001125 s->rregs[ESP_RINTR] = 0;
blueswir174ec6042007-08-11 07:58:41 +00001126 break;
Hervé Poussineau6fe84c12012-07-09 12:02:24 +02001127 case CMD_DISSEL:
1128 trace_esp_mem_writeb_cmd_dissel(val);
1129 s->rregs[ESP_RINTR] = 0;
1130 esp_raise_irq(s);
1131 break;
blueswir1f930d072007-10-06 11:28:21 +00001132 default:
Hervé Poussineau3af4e9a2012-07-09 12:02:29 +02001133 trace_esp_error_unhandled_command(val);
blueswir1f930d072007-10-06 11:28:21 +00001134 break;
1135 }
1136 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001137 case ESP_WBUSID ... ESP_WSYNO:
blueswir1f930d072007-10-06 11:28:21 +00001138 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001139 case ESP_CFG1:
Paolo Bonzini9ea73f82012-08-02 15:43:39 +02001140 case ESP_CFG2: case ESP_CFG3:
1141 case ESP_RES3: case ESP_RES4:
bellard4f6200f2005-10-30 17:24:05 +00001142 s->rregs[saddr] = val;
1143 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001144 case ESP_WCCF ... ESP_WTEST:
bellard4f6200f2005-10-30 17:24:05 +00001145 break;
bellard6f7e9ae2005-03-13 09:43:36 +00001146 default:
Hervé Poussineau3af4e9a2012-07-09 12:02:29 +02001147 trace_esp_error_invalid_write(val, saddr);
blueswir18dea1dd2008-11-29 16:45:28 +00001148 return;
bellard6f7e9ae2005-03-13 09:43:36 +00001149 }
bellard2f275b82005-04-06 20:31:50 +00001150 s->wregs[saddr] = val;
bellard6f7e9ae2005-03-13 09:43:36 +00001151}
1152
Avi Kivitya8170e52012-10-23 12:30:10 +02001153static bool esp_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01001154 unsigned size, bool is_write,
1155 MemTxAttrs attrs)
Avi Kivity67bb5312011-11-13 13:07:04 +02001156{
1157 return (size == 1) || (is_write && size == 4);
1158}
bellard6f7e9ae2005-03-13 09:43:36 +00001159
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001160static bool esp_is_before_version_5(void *opaque, int version_id)
1161{
1162 ESPState *s = ESP(opaque);
1163
1164 version_id = MIN(version_id, s->mig_version_id);
1165 return version_id < 5;
1166}
1167
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +00001168static bool esp_is_version_5(void *opaque, int version_id)
1169{
1170 ESPState *s = ESP(opaque);
1171
1172 version_id = MIN(version_id, s->mig_version_id);
Mark Cave-Ayland0bcd5a12021-06-13 11:26:14 +01001173 return version_id >= 5;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +00001174}
1175
Paolo Bonzini4eb86062021-06-11 13:38:58 +02001176static bool esp_is_version_6(void *opaque, int version_id)
1177{
1178 ESPState *s = ESP(opaque);
1179
1180 version_id = MIN(version_id, s->mig_version_id);
1181 return version_id >= 6;
1182}
1183
Mark Cave-Aylandff4a1da2021-04-07 13:48:42 +01001184int esp_pre_save(void *opaque)
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001185{
Mark Cave-Aylandff4a1da2021-04-07 13:48:42 +01001186 ESPState *s = ESP(object_resolve_path_component(
1187 OBJECT(opaque), "esp"));
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001188
1189 s->mig_version_id = vmstate_esp.version_id;
1190 return 0;
1191}
1192
1193static int esp_post_load(void *opaque, int version_id)
1194{
1195 ESPState *s = ESP(opaque);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001196 int len, i;
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001197
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001198 version_id = MIN(version_id, s->mig_version_id);
1199
1200 if (version_id < 5) {
1201 esp_set_tc(s, s->mig_dma_left);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001202
1203 /* Migrate ti_buf to fifo */
1204 len = s->mig_ti_wptr - s->mig_ti_rptr;
1205 for (i = 0; i < len; i++) {
1206 fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1207 }
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001208
1209 /* Migrate cmdbuf to cmdfifo */
1210 for (i = 0; i < s->mig_cmdlen; i++) {
1211 fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1212 }
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001213 }
1214
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001215 s->mig_version_id = vmstate_esp.version_id;
1216 return 0;
1217}
1218
Mark Cave-Aylandeda59b32022-03-05 15:55:29 +00001219/*
1220 * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the
1221 * guest CPU to perform the transfers between the SCSI bus and memory
1222 * itself. This is indicated by the dma_memory_read and dma_memory_write
1223 * functions being NULL (in contrast to the ESP PCI device) whilst
1224 * dma_enabled is still set.
1225 */
1226
1227static bool esp_pdma_needed(void *opaque)
1228{
1229 ESPState *s = ESP(opaque);
1230
1231 return s->dma_memory_read == NULL && s->dma_memory_write == NULL &&
1232 s->dma_enabled;
1233}
1234
1235static const VMStateDescription vmstate_esp_pdma = {
1236 .name = "esp/pdma",
1237 .version_id = 0,
1238 .minimum_version_id = 0,
1239 .needed = esp_pdma_needed,
1240 .fields = (VMStateField[]) {
1241 VMSTATE_UINT8(pdma_cb, ESPState),
1242 VMSTATE_END_OF_LIST()
1243 }
1244};
1245
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +02001246const VMStateDescription vmstate_esp = {
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +00001247 .name = "esp",
Paolo Bonzini4eb86062021-06-11 13:38:58 +02001248 .version_id = 6,
Blue Swirlcc9952f2009-09-19 15:44:50 +00001249 .minimum_version_id = 3,
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001250 .post_load = esp_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +02001251 .fields = (VMStateField[]) {
Blue Swirlcc9952f2009-09-19 15:44:50 +00001252 VMSTATE_BUFFER(rregs, ESPState),
1253 VMSTATE_BUFFER(wregs, ESPState),
1254 VMSTATE_INT32(ti_size, ESPState),
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001255 VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1256 VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1257 VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
Paolo Bonzini39449662011-05-20 20:10:02 +02001258 VMSTATE_UINT32(status, ESPState),
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +00001259 VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
1260 esp_is_before_version_5),
1261 VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
1262 esp_is_before_version_5),
Blue Swirlcc9952f2009-09-19 15:44:50 +00001263 VMSTATE_UINT32(dma, ESPState),
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001264 VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1265 esp_is_before_version_5, 0, 16),
1266 VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1267 esp_is_before_version_5, 16,
1268 sizeof(typeof_field(ESPState, mig_cmdbuf))),
1269 VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
Blue Swirlcc9952f2009-09-19 15:44:50 +00001270 VMSTATE_UINT32(do_cmd, ESPState),
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001271 VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +00001272 VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001273 VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001274 VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001275 VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +00001276 VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5),
Paolo Bonzini4eb86062021-06-11 13:38:58 +02001277 VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6),
Blue Swirlcc9952f2009-09-19 15:44:50 +00001278 VMSTATE_END_OF_LIST()
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001279 },
Mark Cave-Aylandeda59b32022-03-05 15:55:29 +00001280 .subsections = (const VMStateDescription * []) {
1281 &vmstate_esp_pdma,
1282 NULL
1283 }
Blue Swirlcc9952f2009-09-19 15:44:50 +00001284};
bellard6f7e9ae2005-03-13 09:43:36 +00001285
Avi Kivitya8170e52012-10-23 12:30:10 +02001286static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001287 uint64_t val, unsigned int size)
1288{
1289 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001290 ESPState *s = ESP(&sysbus->esp);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001291 uint32_t saddr;
1292
1293 saddr = addr >> sysbus->it_shift;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001294 esp_reg_write(s, saddr, val);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001295}
1296
Avi Kivitya8170e52012-10-23 12:30:10 +02001297static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001298 unsigned int size)
1299{
1300 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001301 ESPState *s = ESP(&sysbus->esp);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001302 uint32_t saddr;
1303
1304 saddr = addr >> sysbus->it_shift;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001305 return esp_reg_read(s, saddr);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001306}
1307
1308static const MemoryRegionOps sysbus_esp_mem_ops = {
1309 .read = sysbus_esp_mem_read,
1310 .write = sysbus_esp_mem_write,
1311 .endianness = DEVICE_NATIVE_ENDIAN,
1312 .valid.accepts = esp_mem_accepts,
1313};
1314
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001315static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
1316 uint64_t val, unsigned int size)
1317{
1318 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001319 ESPState *s = ESP(&sysbus->esp);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001320
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +00001321 trace_esp_pdma_write(size);
1322
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001323 switch (size) {
1324 case 1:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001325 esp_pdma_write(s, val);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001326 break;
1327 case 2:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001328 esp_pdma_write(s, val >> 8);
1329 esp_pdma_write(s, val);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001330 break;
1331 }
Mark Cave-Aylandd0243b02022-03-05 15:55:27 +00001332 esp_pdma_cb(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001333}
1334
1335static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
1336 unsigned int size)
1337{
1338 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001339 ESPState *s = ESP(&sysbus->esp);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001340 uint64_t val = 0;
1341
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +00001342 trace_esp_pdma_read(size);
1343
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001344 switch (size) {
1345 case 1:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001346 val = esp_pdma_read(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001347 break;
1348 case 2:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001349 val = esp_pdma_read(s);
1350 val = (val << 8) | esp_pdma_read(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001351 break;
1352 }
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +00001353 if (fifo8_num_used(&s->fifo) < 2) {
Mark Cave-Aylandd0243b02022-03-05 15:55:27 +00001354 esp_pdma_cb(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001355 }
1356 return val;
1357}
1358
Mark Cave-Aylanda7a22082022-03-05 15:55:30 +00001359static void *esp_load_request(QEMUFile *f, SCSIRequest *req)
1360{
1361 ESPState *s = container_of(req->bus, ESPState, bus);
1362
1363 scsi_req_ref(req);
1364 s->current_req = req;
1365 return s;
1366}
1367
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001368static const MemoryRegionOps sysbus_esp_pdma_ops = {
1369 .read = sysbus_esp_pdma_read,
1370 .write = sysbus_esp_pdma_write,
1371 .endianness = DEVICE_NATIVE_ENDIAN,
1372 .valid.min_access_size = 1,
Mark Cave-Aylandcf1b8282021-03-04 22:10:51 +00001373 .valid.max_access_size = 4,
1374 .impl.min_access_size = 1,
1375 .impl.max_access_size = 2,
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001376};
1377
Paolo Bonziniafd40302011-08-13 15:44:45 +02001378static const struct SCSIBusInfo esp_scsi_info = {
1379 .tcq = false,
Paolo Bonzini7e0380b2011-08-13 18:55:17 +02001380 .max_target = ESP_MAX_DEVS,
1381 .max_lun = 7,
Paolo Bonziniafd40302011-08-13 15:44:45 +02001382
Mark Cave-Aylanda7a22082022-03-05 15:55:30 +00001383 .load_request = esp_load_request,
Paolo Bonzinic6df7102011-04-22 12:27:30 +02001384 .transfer_data = esp_transfer_data,
Paolo Bonzini94d3f982011-04-18 22:53:08 +02001385 .complete = esp_command_complete,
1386 .cancel = esp_request_cancelled
Paolo Bonzinicfdc1bb2011-04-18 17:11:14 +02001387};
1388
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001389static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
Paul Brookcfb9de92009-05-14 22:35:07 +01001390{
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001391 SysBusESPState *sysbus = SYSBUS_ESP(opaque);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001392 ESPState *s = ESP(&sysbus->esp);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001393
1394 switch (irq) {
1395 case 0:
1396 parent_esp_reset(s, irq, level);
1397 break;
1398 case 1:
Mark Cave-Aylandb86dc5c2023-09-13 21:44:08 +01001399 esp_dma_enable(s, irq, level);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001400 break;
1401 }
1402}
1403
Hu Taob09318c2013-07-01 18:18:35 +08001404static void sysbus_esp_realize(DeviceState *dev, Error **errp)
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001405{
Hu Taob09318c2013-07-01 18:18:35 +08001406 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001407 SysBusESPState *sysbus = SYSBUS_ESP(dev);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001408 ESPState *s = ESP(&sysbus->esp);
1409
1410 if (!qdev_realize(DEVICE(s), NULL, errp)) {
1411 return;
1412 }
bellard6f7e9ae2005-03-13 09:43:36 +00001413
Hu Taob09318c2013-07-01 18:18:35 +08001414 sysbus_init_irq(sbd, &s->irq);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001415 sysbus_init_irq(sbd, &s->irq_data);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001416 assert(sysbus->it_shift != -1);
bellard6f7e9ae2005-03-13 09:43:36 +00001417
Hervé Poussineaud32e4b32012-07-09 12:02:26 +02001418 s->chip_id = TCHI_FAS100A;
Paolo Bonzini29776732013-06-06 21:25:08 -04001419 memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001420 sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
Hu Taob09318c2013-07-01 18:18:35 +08001421 sysbus_init_mmio(sbd, &sysbus->iomem);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001422 memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
Mark Cave-Aylandcf1b8282021-03-04 22:10:51 +00001423 sysbus, "esp-pdma", 4);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001424 sysbus_init_mmio(sbd, &sysbus->pdma);
bellard6f7e9ae2005-03-13 09:43:36 +00001425
Hu Taob09318c2013-07-01 18:18:35 +08001426 qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
blueswir12d069ba2007-08-16 19:56:27 +00001427
Peter Maydell739e95f2021-09-23 13:11:48 +01001428 scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info);
bellard67e999b2006-09-03 16:09:07 +00001429}
Paul Brookcfb9de92009-05-14 22:35:07 +01001430
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001431static void sysbus_esp_hard_reset(DeviceState *dev)
1432{
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001433 SysBusESPState *sysbus = SYSBUS_ESP(dev);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001434 ESPState *s = ESP(&sysbus->esp);
1435
1436 esp_hard_reset(s);
1437}
1438
1439static void sysbus_esp_init(Object *obj)
1440{
1441 SysBusESPState *sysbus = SYSBUS_ESP(obj);
1442
1443 object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001444}
1445
1446static const VMStateDescription vmstate_sysbus_esp_scsi = {
1447 .name = "sysbusespscsi",
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001448 .version_id = 2,
Guenter Roeckea84a442018-11-29 09:17:42 -08001449 .minimum_version_id = 1,
Mark Cave-Aylandff4a1da2021-04-07 13:48:42 +01001450 .pre_save = esp_pre_save,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001451 .fields = (VMStateField[]) {
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001452 VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001453 VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1454 VMSTATE_END_OF_LIST()
1455 }
Anthony Liguori999e12b2012-01-24 13:12:29 -06001456};
1457
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001458static void sysbus_esp_class_init(ObjectClass *klass, void *data)
Anthony Liguori999e12b2012-01-24 13:12:29 -06001459{
Anthony Liguori39bffca2011-12-07 21:34:16 -06001460 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -06001461
Hu Taob09318c2013-07-01 18:18:35 +08001462 dc->realize = sysbus_esp_realize;
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001463 dc->reset = sysbus_esp_hard_reset;
1464 dc->vmsd = &vmstate_sysbus_esp_scsi;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +03001465 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
Anthony Liguori999e12b2012-01-24 13:12:29 -06001466}
1467
Hervé Poussineau1f077302012-08-02 10:40:30 +02001468static const TypeInfo sysbus_esp_info = {
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001469 .name = TYPE_SYSBUS_ESP,
Anthony Liguori39bffca2011-12-07 21:34:16 -06001470 .parent = TYPE_SYS_BUS_DEVICE,
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001471 .instance_init = sysbus_esp_init,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001472 .instance_size = sizeof(SysBusESPState),
1473 .class_init = sysbus_esp_class_init,
Blue Swirl63235df2009-10-24 16:34:21 +00001474};
1475
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001476static void esp_finalize(Object *obj)
1477{
1478 ESPState *s = ESP(obj);
1479
1480 fifo8_destroy(&s->fifo);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001481 fifo8_destroy(&s->cmdfifo);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001482}
1483
1484static void esp_init(Object *obj)
1485{
1486 ESPState *s = ESP(obj);
1487
1488 fifo8_create(&s->fifo, ESP_FIFO_SZ);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001489 fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001490}
1491
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001492static void esp_class_init(ObjectClass *klass, void *data)
1493{
1494 DeviceClass *dc = DEVICE_CLASS(klass);
1495
1496 /* internal device for sysbusesp/pciespscsi, not user-creatable */
1497 dc->user_creatable = false;
1498 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1499}
1500
1501static const TypeInfo esp_info = {
1502 .name = TYPE_ESP,
1503 .parent = TYPE_DEVICE,
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001504 .instance_init = esp_init,
1505 .instance_finalize = esp_finalize,
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001506 .instance_size = sizeof(ESPState),
1507 .class_init = esp_class_init,
1508};
1509
Andreas Färber83f7d432012-02-09 15:20:55 +01001510static void esp_register_types(void)
Paul Brookcfb9de92009-05-14 22:35:07 +01001511{
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001512 type_register_static(&sysbus_esp_info);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001513 type_register_static(&esp_info);
Paul Brookcfb9de92009-05-14 22:35:07 +01001514}
1515
Andreas Färber83f7d432012-02-09 15:20:55 +01001516type_init(esp_register_types)