bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1 | /* |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 2 | * QEMU ESP/NCR53C9x emulation |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 4 | * Copyright (c) 2005-2006 Fabrice Bellard |
Hervé Poussineau | fabaaf1 | 2012-07-09 12:02:31 +0200 | [diff] [blame] | 5 | * Copyright (c) 2012 Herve Poussineau |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
blueswir1 | 5d20fa6 | 2008-04-09 16:32:48 +0000 | [diff] [blame] | 25 | |
Peter Maydell | a4ab479 | 2016-01-26 18:17:16 +0000 | [diff] [blame] | 26 | #include "qemu/osdep.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 27 | #include "hw/sysbus.h" |
Markus Armbruster | d645427 | 2019-08-12 07:23:45 +0200 | [diff] [blame] | 28 | #include "migration/vmstate.h" |
Markus Armbruster | 64552b6 | 2019-08-12 07:23:42 +0200 | [diff] [blame] | 29 | #include "hw/irq.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 30 | #include "hw/scsi/esp.h" |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 31 | #include "trace.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 32 | #include "qemu/log.h" |
Markus Armbruster | 0b8fa32 | 2019-05-23 16:35:07 +0200 | [diff] [blame] | 33 | #include "qemu/module.h" |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 34 | |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 35 | /* |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 36 | * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), |
| 37 | * also produced as NCR89C100. See |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 38 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt |
| 39 | * and |
| 40 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 41 | * |
| 42 | * On Macintosh Quadra it is a NCR53C96. |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 43 | */ |
| 44 | |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 45 | static void esp_raise_irq(ESPState *s) |
| 46 | { |
| 47 | if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { |
| 48 | s->rregs[ESP_RSTAT] |= STAT_INT; |
| 49 | qemu_irq_raise(s->irq); |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 50 | trace_esp_raise_irq(); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 51 | } |
| 52 | } |
| 53 | |
| 54 | static void esp_lower_irq(ESPState *s) |
| 55 | { |
| 56 | if (s->rregs[ESP_RSTAT] & STAT_INT) { |
| 57 | s->rregs[ESP_RSTAT] &= ~STAT_INT; |
| 58 | qemu_irq_lower(s->irq); |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 59 | trace_esp_lower_irq(); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 60 | } |
| 61 | } |
| 62 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 63 | static void esp_raise_drq(ESPState *s) |
| 64 | { |
| 65 | qemu_irq_raise(s->irq_data); |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 66 | trace_esp_raise_drq(); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | static void esp_lower_drq(ESPState *s) |
| 70 | { |
| 71 | qemu_irq_lower(s->irq_data); |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 72 | trace_esp_lower_drq(); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 73 | } |
| 74 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 75 | void esp_dma_enable(ESPState *s, int irq, int level) |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 76 | { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 77 | if (level) { |
| 78 | s->dma_enabled = 1; |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 79 | trace_esp_dma_enable(); |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 80 | if (s->dma_cb) { |
| 81 | s->dma_cb(s); |
| 82 | s->dma_cb = NULL; |
| 83 | } |
| 84 | } else { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 85 | trace_esp_dma_disable(); |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 86 | s->dma_enabled = 0; |
| 87 | } |
| 88 | } |
| 89 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 90 | void esp_request_cancelled(SCSIRequest *req) |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 91 | { |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 92 | ESPState *s = req->hba_private; |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 93 | |
| 94 | if (req == s->current_req) { |
| 95 | scsi_req_unref(s->current_req); |
| 96 | s->current_req = NULL; |
| 97 | s->current_dev = NULL; |
Mark Cave-Ayland | 324c880 | 2021-04-07 20:57:59 +0100 | [diff] [blame] | 98 | s->async_len = 0; |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 99 | } |
| 100 | } |
| 101 | |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 102 | static void esp_fifo_push(Fifo8 *fifo, uint8_t val) |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 103 | { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 104 | if (fifo8_num_used(fifo) == fifo->capacity) { |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 105 | trace_esp_error_fifo_overrun(); |
| 106 | return; |
| 107 | } |
| 108 | |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 109 | fifo8_push(fifo, val); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 110 | } |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 111 | |
| 112 | static uint8_t esp_fifo_pop(Fifo8 *fifo) |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 113 | { |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 114 | if (fifo8_is_empty(fifo)) { |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 115 | return 0; |
| 116 | } |
| 117 | |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 118 | return fifo8_pop(fifo); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 119 | } |
| 120 | |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 121 | static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) |
| 122 | { |
| 123 | const uint8_t *buf; |
| 124 | uint32_t n; |
| 125 | |
| 126 | if (maxlen == 0) { |
| 127 | return 0; |
| 128 | } |
| 129 | |
| 130 | buf = fifo8_pop_buf(fifo, maxlen, &n); |
| 131 | if (dest) { |
| 132 | memcpy(dest, buf, n); |
| 133 | } |
| 134 | |
| 135 | return n; |
| 136 | } |
| 137 | |
Mark Cave-Ayland | c47b583 | 2021-03-04 22:10:30 +0000 | [diff] [blame] | 138 | static uint32_t esp_get_tc(ESPState *s) |
| 139 | { |
| 140 | uint32_t dmalen; |
| 141 | |
| 142 | dmalen = s->rregs[ESP_TCLO]; |
| 143 | dmalen |= s->rregs[ESP_TCMID] << 8; |
| 144 | dmalen |= s->rregs[ESP_TCHI] << 16; |
| 145 | |
| 146 | return dmalen; |
| 147 | } |
| 148 | |
| 149 | static void esp_set_tc(ESPState *s, uint32_t dmalen) |
| 150 | { |
| 151 | s->rregs[ESP_TCLO] = dmalen; |
| 152 | s->rregs[ESP_TCMID] = dmalen >> 8; |
| 153 | s->rregs[ESP_TCHI] = dmalen >> 16; |
| 154 | } |
| 155 | |
Mark Cave-Ayland | c04ed56 | 2021-03-04 22:10:31 +0000 | [diff] [blame] | 156 | static uint32_t esp_get_stc(ESPState *s) |
| 157 | { |
| 158 | uint32_t dmalen; |
| 159 | |
| 160 | dmalen = s->wregs[ESP_TCLO]; |
| 161 | dmalen |= s->wregs[ESP_TCMID] << 8; |
| 162 | dmalen |= s->wregs[ESP_TCHI] << 16; |
| 163 | |
| 164 | return dmalen; |
| 165 | } |
| 166 | |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 167 | static uint8_t esp_pdma_read(ESPState *s) |
| 168 | { |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 169 | uint8_t val; |
| 170 | |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 171 | if (s->do_cmd) { |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 172 | val = esp_fifo_pop(&s->cmdfifo); |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 173 | } else { |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 174 | val = esp_fifo_pop(&s->fifo); |
Mark Cave-Ayland | 6e3fafa | 2021-03-04 22:10:37 +0000 | [diff] [blame] | 175 | } |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 176 | |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 177 | return val; |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 178 | } |
| 179 | |
| 180 | static void esp_pdma_write(ESPState *s, uint8_t val) |
| 181 | { |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 182 | uint32_t dmalen = esp_get_tc(s); |
| 183 | |
Mark Cave-Ayland | 3c42140 | 2021-03-04 22:10:45 +0000 | [diff] [blame] | 184 | if (dmalen == 0) { |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 185 | return; |
| 186 | } |
| 187 | |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 188 | if (s->do_cmd) { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 189 | esp_fifo_push(&s->cmdfifo, val); |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 190 | } else { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 191 | esp_fifo_push(&s->fifo, val); |
Mark Cave-Ayland | 6e3fafa | 2021-03-04 22:10:37 +0000 | [diff] [blame] | 192 | } |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 193 | |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 194 | dmalen--; |
| 195 | esp_set_tc(s, dmalen); |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 196 | } |
| 197 | |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 198 | static void esp_set_pdma_cb(ESPState *s, enum pdma_cb cb) |
Mark Cave-Ayland | 1e794c5 | 2022-03-05 15:55:26 +0000 | [diff] [blame] | 199 | { |
| 200 | s->pdma_cb = cb; |
| 201 | } |
| 202 | |
Mark Cave-Ayland | c7bce09 | 2021-03-04 22:10:47 +0000 | [diff] [blame] | 203 | static int esp_select(ESPState *s) |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 204 | { |
| 205 | int target; |
| 206 | |
| 207 | target = s->wregs[ESP_WBUSID] & BUSID_DID; |
| 208 | |
| 209 | s->ti_size = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 210 | fifo8_reset(&s->fifo); |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 211 | |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 212 | s->current_dev = scsi_device_find(&s->bus, 0, target, 0); |
| 213 | if (!s->current_dev) { |
| 214 | /* No such drive */ |
| 215 | s->rregs[ESP_RSTAT] = 0; |
Mark Cave-Ayland | cf1a7a9 | 2021-05-18 22:25:10 +0100 | [diff] [blame] | 216 | s->rregs[ESP_RINTR] = INTR_DC; |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 217 | s->rregs[ESP_RSEQ] = SEQ_0; |
| 218 | esp_raise_irq(s); |
| 219 | return -1; |
| 220 | } |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 221 | |
| 222 | /* |
| 223 | * Note that we deliberately don't raise the IRQ here: this will be done |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 224 | * either in do_command_phase() for DATA OUT transfers or by the deferred |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 225 | * IRQ mechanism in esp_transfer_data() for DATA IN transfers |
| 226 | */ |
| 227 | s->rregs[ESP_RINTR] |= INTR_FC; |
| 228 | s->rregs[ESP_RSEQ] = SEQ_CD; |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 229 | return 0; |
| 230 | } |
| 231 | |
Mark Cave-Ayland | 20c8d2e | 2021-03-04 22:10:57 +0000 | [diff] [blame] | 232 | static uint32_t get_cmd(ESPState *s, uint32_t maxlen) |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 233 | { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 234 | uint8_t buf[ESP_CMDFIFO_SZ]; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 235 | uint32_t dmalen, n; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 236 | int target; |
| 237 | |
Mark Cave-Ayland | de7e2cb | 2021-11-01 18:35:15 +0000 | [diff] [blame] | 238 | if (s->current_req) { |
| 239 | /* Started a new command before the old one finished. Cancel it. */ |
| 240 | scsi_req_cancel(s->current_req); |
| 241 | } |
| 242 | |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 243 | target = s->wregs[ESP_WBUSID] & BUSID_DID; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 244 | if (s->dma) { |
Mark Cave-Ayland | 20c8d2e | 2021-03-04 22:10:57 +0000 | [diff] [blame] | 245 | dmalen = MIN(esp_get_tc(s), maxlen); |
| 246 | if (dmalen == 0) { |
Prasad J Pandit | 6c1fef6 | 2016-05-19 16:09:31 +0530 | [diff] [blame] | 247 | return 0; |
| 248 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 249 | if (s->dma_memory_read) { |
| 250 | s->dma_memory_read(s->dma_opaque, buf, dmalen); |
Mark Cave-Ayland | fbc6510 | 2021-04-07 20:57:57 +0100 | [diff] [blame] | 251 | dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 252 | fifo8_push_all(&s->cmdfifo, buf, dmalen); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 253 | } else { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 254 | if (esp_select(s) < 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 255 | fifo8_reset(&s->cmdfifo); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 256 | return -1; |
| 257 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 258 | esp_raise_drq(s); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 259 | fifo8_reset(&s->cmdfifo); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 260 | return 0; |
| 261 | } |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 262 | } else { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 263 | dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); |
Mark Cave-Ayland | 20c8d2e | 2021-03-04 22:10:57 +0000 | [diff] [blame] | 264 | if (dmalen == 0) { |
Prasad J Pandit | d3cdc49 | 2016-05-31 23:23:27 +0530 | [diff] [blame] | 265 | return 0; |
| 266 | } |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 267 | n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); |
Mark Cave-Ayland | fbc6510 | 2021-04-07 20:57:57 +0100 | [diff] [blame] | 268 | n = MIN(fifo8_num_free(&s->cmdfifo), n); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 269 | fifo8_push_all(&s->cmdfifo, buf, n); |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 270 | } |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 271 | trace_esp_get_cmd(dmalen, target); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 272 | |
Mark Cave-Ayland | c7bce09 | 2021-03-04 22:10:47 +0000 | [diff] [blame] | 273 | if (esp_select(s) < 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 274 | fifo8_reset(&s->cmdfifo); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 275 | return -1; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 276 | } |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 277 | return dmalen; |
| 278 | } |
| 279 | |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 280 | static void do_command_phase(ESPState *s) |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 281 | { |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 282 | uint32_t cmdlen; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 283 | int32_t datalen; |
Paolo Bonzini | f48a7a6 | 2011-07-28 18:02:13 +0200 | [diff] [blame] | 284 | SCSIDevice *current_lun; |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 285 | uint8_t buf[ESP_CMDFIFO_SZ]; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 286 | |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 287 | trace_esp_do_command_phase(s->lun); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 288 | cmdlen = fifo8_num_used(&s->cmdfifo); |
Mark Cave-Ayland | 9954575 | 2021-04-07 20:57:55 +0100 | [diff] [blame] | 289 | if (!cmdlen || !s->current_dev) { |
| 290 | return; |
| 291 | } |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 292 | esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 293 | |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 294 | current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); |
John Millikin | fe9d892 | 2022-08-17 14:34:58 +0900 | [diff] [blame] | 295 | s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); |
Paolo Bonzini | c39ce11 | 2011-08-03 10:49:10 +0200 | [diff] [blame] | 296 | datalen = scsi_req_enqueue(s->current_req); |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 297 | s->ti_size = datalen; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 298 | fifo8_reset(&s->cmdfifo); |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 299 | if (datalen != 0) { |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 300 | s->rregs[ESP_RSTAT] = STAT_TC; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 301 | s->rregs[ESP_RSEQ] = SEQ_CD; |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 302 | s->ti_cmd = 0; |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 303 | esp_set_tc(s, 0); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 304 | if (datalen > 0) { |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 305 | /* |
| 306 | * Switch to DATA IN phase but wait until initial data xfer is |
| 307 | * complete before raising the command completion interrupt |
| 308 | */ |
| 309 | s->data_in_ready = false; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 310 | s->rregs[ESP_RSTAT] |= STAT_DI; |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 311 | } else { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 312 | s->rregs[ESP_RSTAT] |= STAT_DO; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 313 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
| 314 | esp_raise_irq(s); |
| 315 | esp_lower_drq(s); |
bellard | b9788fc | 2005-12-05 20:30:36 +0000 | [diff] [blame] | 316 | } |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 317 | scsi_req_continue(s->current_req); |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 318 | return; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 319 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 320 | } |
| 321 | |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 322 | static void do_message_phase(ESPState *s) |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 323 | { |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 324 | if (s->cmdfifo_cdb_offset) { |
| 325 | uint8_t message = esp_fifo_pop(&s->cmdfifo); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 326 | |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 327 | trace_esp_do_identify(message); |
| 328 | s->lun = message & 7; |
| 329 | s->cmdfifo_cdb_offset--; |
| 330 | } |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 331 | |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 332 | /* Ignore extended messages for now */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 333 | if (s->cmdfifo_cdb_offset) { |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 334 | int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); |
Mark Cave-Ayland | fa7505c | 2021-04-07 20:57:56 +0100 | [diff] [blame] | 335 | esp_fifo_pop_buf(&s->cmdfifo, NULL, len); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 336 | s->cmdfifo_cdb_offset = 0; |
| 337 | } |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 338 | } |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 339 | |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 340 | static void do_cmd(ESPState *s) |
| 341 | { |
| 342 | do_message_phase(s); |
| 343 | assert(s->cmdfifo_cdb_offset == 0); |
| 344 | do_command_phase(s); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 345 | } |
| 346 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 347 | static void satn_pdma_cb(ESPState *s) |
| 348 | { |
Mark Cave-Ayland | e62a959 | 2021-05-19 11:08:01 +0100 | [diff] [blame] | 349 | if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 350 | s->cmdfifo_cdb_offset = 1; |
Mark Cave-Ayland | e62a959 | 2021-05-19 11:08:01 +0100 | [diff] [blame] | 351 | s->do_cmd = 0; |
Mark Cave-Ayland | c959f21 | 2021-03-04 22:10:40 +0000 | [diff] [blame] | 352 | do_cmd(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 353 | } |
| 354 | } |
| 355 | |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 356 | static void handle_satn(ESPState *s) |
| 357 | { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 358 | int32_t cmdlen; |
| 359 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 360 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 361 | s->dma_cb = handle_satn; |
| 362 | return; |
| 363 | } |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 364 | esp_set_pdma_cb(s, SATN_PDMA_CB); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 365 | cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 366 | if (cmdlen > 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 367 | s->cmdfifo_cdb_offset = 1; |
Mark Cave-Ayland | 6072069 | 2021-04-07 20:58:00 +0100 | [diff] [blame] | 368 | s->do_cmd = 0; |
Mark Cave-Ayland | c959f21 | 2021-03-04 22:10:40 +0000 | [diff] [blame] | 369 | do_cmd(s); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 370 | } else if (cmdlen == 0) { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 371 | s->do_cmd = 1; |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 372 | /* Target present, but no cmd yet - switch to command phase */ |
| 373 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 374 | s->rregs[ESP_RSTAT] = STAT_CD; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 375 | } |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 376 | } |
| 377 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 378 | static void s_without_satn_pdma_cb(ESPState *s) |
| 379 | { |
Mark Cave-Ayland | e62a959 | 2021-05-19 11:08:01 +0100 | [diff] [blame] | 380 | if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 381 | s->cmdfifo_cdb_offset = 0; |
Mark Cave-Ayland | e62a959 | 2021-05-19 11:08:01 +0100 | [diff] [blame] | 382 | s->do_cmd = 0; |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 383 | do_cmd(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 384 | } |
| 385 | } |
| 386 | |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 387 | static void handle_s_without_atn(ESPState *s) |
| 388 | { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 389 | int32_t cmdlen; |
| 390 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 391 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 392 | s->dma_cb = handle_s_without_atn; |
| 393 | return; |
| 394 | } |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 395 | esp_set_pdma_cb(s, S_WITHOUT_SATN_PDMA_CB); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 396 | cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 397 | if (cmdlen > 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 398 | s->cmdfifo_cdb_offset = 0; |
Mark Cave-Ayland | 6072069 | 2021-04-07 20:58:00 +0100 | [diff] [blame] | 399 | s->do_cmd = 0; |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 400 | do_cmd(s); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 401 | } else if (cmdlen == 0) { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 402 | s->do_cmd = 1; |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 403 | /* Target present, but no cmd yet - switch to command phase */ |
| 404 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 405 | s->rregs[ESP_RSTAT] = STAT_CD; |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 406 | } |
| 407 | } |
| 408 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 409 | static void satn_stop_pdma_cb(ESPState *s) |
| 410 | { |
Mark Cave-Ayland | e62a959 | 2021-05-19 11:08:01 +0100 | [diff] [blame] | 411 | if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 412 | trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 413 | s->do_cmd = 1; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 414 | s->cmdfifo_cdb_offset = 1; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 415 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 416 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 417 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 418 | esp_raise_irq(s); |
| 419 | } |
| 420 | } |
| 421 | |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 422 | static void handle_satn_stop(ESPState *s) |
| 423 | { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 424 | int32_t cmdlen; |
| 425 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 426 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 427 | s->dma_cb = handle_satn_stop; |
| 428 | return; |
| 429 | } |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 430 | esp_set_pdma_cb(s, SATN_STOP_PDMA_CB); |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 431 | cmdlen = get_cmd(s, 1); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 432 | if (cmdlen > 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 433 | trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 434 | s->do_cmd = 1; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 435 | s->cmdfifo_cdb_offset = 1; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 436 | s->rregs[ESP_RSTAT] = STAT_MO; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 437 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 438 | s->rregs[ESP_RSEQ] = SEQ_MO; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 439 | esp_raise_irq(s); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 440 | } else if (cmdlen == 0) { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 441 | s->do_cmd = 1; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 442 | /* Target present, switch to message out phase */ |
| 443 | s->rregs[ESP_RSEQ] = SEQ_MO; |
| 444 | s->rregs[ESP_RSTAT] = STAT_MO; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 445 | } |
| 446 | } |
| 447 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 448 | static void write_response_pdma_cb(ESPState *s) |
| 449 | { |
| 450 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 451 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 452 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 453 | esp_raise_irq(s); |
| 454 | } |
| 455 | |
pbrook | 0fc5c15 | 2006-05-26 21:53:41 +0000 | [diff] [blame] | 456 | static void write_response(ESPState *s) |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 457 | { |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 458 | uint8_t buf[2]; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 459 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 460 | trace_esp_write_response(s->status); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 461 | |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 462 | buf[0] = s->status; |
| 463 | buf[1] = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 464 | |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 465 | if (s->dma) { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 466 | if (s->dma_memory_write) { |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 467 | s->dma_memory_write(s->dma_opaque, buf, 2); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 468 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 469 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 470 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 471 | } else { |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 472 | esp_set_pdma_cb(s, WRITE_RESPONSE_PDMA_CB); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 473 | esp_raise_drq(s); |
| 474 | return; |
| 475 | } |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 476 | } else { |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 477 | fifo8_reset(&s->fifo); |
| 478 | fifo8_push_all(&s->fifo, buf, 2); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 479 | s->rregs[ESP_RFLAGS] = 2; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 480 | } |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 481 | esp_raise_irq(s); |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 482 | } |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 483 | |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 484 | static void esp_dma_done(ESPState *s) |
| 485 | { |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 486 | s->rregs[ESP_RSTAT] |= STAT_TC; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 487 | s->rregs[ESP_RINTR] |= INTR_BS; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 488 | s->rregs[ESP_RFLAGS] = 0; |
Mark Cave-Ayland | c47b583 | 2021-03-04 22:10:30 +0000 | [diff] [blame] | 489 | esp_set_tc(s, 0); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 490 | esp_raise_irq(s); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 491 | } |
| 492 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 493 | static void do_dma_pdma_cb(ESPState *s) |
| 494 | { |
Mark Cave-Ayland | 4ca2ba6 | 2021-03-04 22:10:29 +0000 | [diff] [blame] | 495 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 496 | int len; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 497 | uint32_t n; |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 498 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 499 | if (s->do_cmd) { |
Mark Cave-Ayland | e62a959 | 2021-05-19 11:08:01 +0100 | [diff] [blame] | 500 | /* Ensure we have received complete command after SATN and stop */ |
| 501 | if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { |
| 502 | return; |
| 503 | } |
| 504 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 505 | s->ti_size = 0; |
Mark Cave-Ayland | c348458 | 2021-05-19 11:08:03 +0100 | [diff] [blame] | 506 | if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { |
| 507 | /* No command received */ |
| 508 | if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { |
| 509 | return; |
| 510 | } |
| 511 | |
| 512 | /* Command has been received */ |
| 513 | s->do_cmd = 0; |
| 514 | do_cmd(s); |
| 515 | } else { |
| 516 | /* |
| 517 | * Extra message out bytes received: update cmdfifo_cdb_offset |
Stefan Weil | 2cb40d4 | 2022-11-10 20:08:25 +0100 | [diff] [blame] | 518 | * and then switch to command phase |
Mark Cave-Ayland | c348458 | 2021-05-19 11:08:03 +0100 | [diff] [blame] | 519 | */ |
| 520 | s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); |
| 521 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
| 522 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 523 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 524 | esp_raise_irq(s); |
| 525 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 526 | return; |
| 527 | } |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 528 | |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 529 | if (!s->current_req) { |
| 530 | return; |
| 531 | } |
| 532 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 533 | if (to_device) { |
| 534 | /* Copy FIFO data to device */ |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 535 | len = MIN(s->async_len, ESP_FIFO_SZ); |
| 536 | len = MIN(len, fifo8_num_used(&s->fifo)); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 537 | n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 538 | s->async_buf += n; |
| 539 | s->async_len -= n; |
| 540 | s->ti_size += n; |
| 541 | |
| 542 | if (n < len) { |
| 543 | /* Unaligned accesses can cause FIFO wraparound */ |
| 544 | len = len - n; |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 545 | n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 546 | s->async_buf += n; |
| 547 | s->async_len -= n; |
| 548 | s->ti_size += n; |
| 549 | } |
| 550 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 551 | if (s->async_len == 0) { |
| 552 | scsi_req_continue(s->current_req); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 553 | return; |
| 554 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 555 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 556 | if (esp_get_tc(s) == 0) { |
| 557 | esp_lower_drq(s); |
| 558 | esp_dma_done(s); |
| 559 | } |
| 560 | |
| 561 | return; |
| 562 | } else { |
| 563 | if (s->async_len == 0) { |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 564 | /* Defer until the scsi layer has completed */ |
| 565 | scsi_req_continue(s->current_req); |
| 566 | s->data_in_ready = false; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 567 | return; |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 568 | } |
| 569 | |
| 570 | if (esp_get_tc(s) != 0) { |
| 571 | /* Copy device data to FIFO */ |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 572 | len = MIN(s->async_len, esp_get_tc(s)); |
| 573 | len = MIN(len, fifo8_num_free(&s->fifo)); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 574 | fifo8_push_all(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 575 | s->async_buf += len; |
| 576 | s->async_len -= len; |
| 577 | s->ti_size -= len; |
| 578 | esp_set_tc(s, esp_get_tc(s) - len); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 579 | |
| 580 | if (esp_get_tc(s) == 0) { |
| 581 | /* Indicate transfer to FIFO is complete */ |
| 582 | s->rregs[ESP_RSTAT] |= STAT_TC; |
| 583 | } |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 584 | return; |
| 585 | } |
| 586 | |
| 587 | /* Partially filled a scsi buffer. Complete immediately. */ |
| 588 | esp_lower_drq(s); |
| 589 | esp_dma_done(s); |
| 590 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 591 | } |
| 592 | |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 593 | static void esp_do_dma(ESPState *s) |
| 594 | { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 595 | uint32_t len, cmdlen; |
Mark Cave-Ayland | 4ca2ba6 | 2021-03-04 22:10:29 +0000 | [diff] [blame] | 596 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 597 | uint8_t buf[ESP_CMDFIFO_SZ]; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 598 | |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 599 | len = esp_get_tc(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 600 | if (s->do_cmd) { |
Laurent Vivier | 1540743 | 2019-10-26 18:45:36 +0200 | [diff] [blame] | 601 | /* |
| 602 | * handle_ti_cmd() case: esp_do_dma() is called only from |
| 603 | * handle_ti_cmd() with do_cmd != NULL (see the assert()) |
| 604 | */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 605 | cmdlen = fifo8_num_used(&s->cmdfifo); |
| 606 | trace_esp_do_dma(cmdlen, len); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 607 | if (s->dma_memory_read) { |
Mark Cave-Ayland | 0ebb5fd | 2021-04-07 20:57:58 +0100 | [diff] [blame] | 608 | len = MIN(len, fifo8_num_free(&s->cmdfifo)); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 609 | s->dma_memory_read(s->dma_opaque, buf, len); |
| 610 | fifo8_push_all(&s->cmdfifo, buf, len); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 611 | } else { |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 612 | esp_set_pdma_cb(s, DO_DMA_PDMA_CB); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 613 | esp_raise_drq(s); |
| 614 | return; |
| 615 | } |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 616 | trace_esp_handle_ti_cmd(cmdlen); |
Laurent Vivier | 1540743 | 2019-10-26 18:45:36 +0200 | [diff] [blame] | 617 | s->ti_size = 0; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 618 | if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { |
| 619 | /* No command received */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 620 | if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 621 | return; |
| 622 | } |
| 623 | |
| 624 | /* Command has been received */ |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 625 | s->do_cmd = 0; |
| 626 | do_cmd(s); |
| 627 | } else { |
| 628 | /* |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 629 | * Extra message out bytes received: update cmdfifo_cdb_offset |
Stefan Weil | 2cb40d4 | 2022-11-10 20:08:25 +0100 | [diff] [blame] | 630 | * and then switch to command phase |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 631 | */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 632 | s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 633 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
| 634 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 635 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 636 | esp_raise_irq(s); |
| 637 | } |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 638 | return; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 639 | } |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 640 | if (!s->current_req) { |
| 641 | return; |
| 642 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 643 | if (s->async_len == 0) { |
| 644 | /* Defer until data is available. */ |
| 645 | return; |
| 646 | } |
| 647 | if (len > s->async_len) { |
| 648 | len = s->async_len; |
| 649 | } |
| 650 | if (to_device) { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 651 | if (s->dma_memory_read) { |
| 652 | s->dma_memory_read(s->dma_opaque, s->async_buf, len); |
| 653 | } else { |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 654 | esp_set_pdma_cb(s, DO_DMA_PDMA_CB); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 655 | esp_raise_drq(s); |
| 656 | return; |
| 657 | } |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 658 | } else { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 659 | if (s->dma_memory_write) { |
| 660 | s->dma_memory_write(s->dma_opaque, s->async_buf, len); |
| 661 | } else { |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 662 | /* Adjust TC for any leftover data in the FIFO */ |
| 663 | if (!fifo8_is_empty(&s->fifo)) { |
| 664 | esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo)); |
| 665 | } |
| 666 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 667 | /* Copy device data to FIFO */ |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 668 | len = MIN(len, fifo8_num_free(&s->fifo)); |
| 669 | fifo8_push_all(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 670 | s->async_buf += len; |
| 671 | s->async_len -= len; |
| 672 | s->ti_size -= len; |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 673 | |
| 674 | /* |
| 675 | * MacOS toolbox uses a TI length of 16 bytes for all commands, so |
| 676 | * commands shorter than this must be padded accordingly |
| 677 | */ |
| 678 | if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) { |
| 679 | while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 680 | esp_fifo_push(&s->fifo, 0); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 681 | len++; |
| 682 | } |
| 683 | } |
| 684 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 685 | esp_set_tc(s, esp_get_tc(s) - len); |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 686 | esp_set_pdma_cb(s, DO_DMA_PDMA_CB); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 687 | esp_raise_drq(s); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 688 | |
| 689 | /* Indicate transfer to FIFO is complete */ |
| 690 | s->rregs[ESP_RSTAT] |= STAT_TC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 691 | return; |
| 692 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 693 | } |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 694 | esp_set_tc(s, esp_get_tc(s) - len); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 695 | s->async_buf += len; |
| 696 | s->async_len -= len; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 697 | if (to_device) { |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 698 | s->ti_size += len; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 699 | } else { |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 700 | s->ti_size -= len; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 701 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 702 | if (s->async_len == 0) { |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 703 | scsi_req_continue(s->current_req); |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 704 | /* |
| 705 | * If there is still data to be read from the device then |
| 706 | * complete the DMA operation immediately. Otherwise defer |
| 707 | * until the scsi layer has completed. |
| 708 | */ |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 709 | if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 710 | return; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 711 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 712 | } |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 713 | |
| 714 | /* Partially filled a scsi buffer. Complete immediately. */ |
| 715 | esp_dma_done(s); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 716 | esp_lower_drq(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 717 | } |
| 718 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 719 | static void esp_do_nodma(ESPState *s) |
| 720 | { |
| 721 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 722 | uint32_t cmdlen; |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 723 | int len; |
| 724 | |
| 725 | if (s->do_cmd) { |
| 726 | cmdlen = fifo8_num_used(&s->cmdfifo); |
| 727 | trace_esp_handle_ti_cmd(cmdlen); |
| 728 | s->ti_size = 0; |
| 729 | if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { |
| 730 | /* No command received */ |
| 731 | if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { |
| 732 | return; |
| 733 | } |
| 734 | |
| 735 | /* Command has been received */ |
| 736 | s->do_cmd = 0; |
| 737 | do_cmd(s); |
| 738 | } else { |
| 739 | /* |
| 740 | * Extra message out bytes received: update cmdfifo_cdb_offset |
Stefan Weil | 2cb40d4 | 2022-11-10 20:08:25 +0100 | [diff] [blame] | 741 | * and then switch to command phase |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 742 | */ |
| 743 | s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); |
| 744 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
| 745 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 746 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 747 | esp_raise_irq(s); |
| 748 | } |
| 749 | return; |
| 750 | } |
| 751 | |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 752 | if (!s->current_req) { |
| 753 | return; |
| 754 | } |
| 755 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 756 | if (s->async_len == 0) { |
| 757 | /* Defer until data is available. */ |
| 758 | return; |
| 759 | } |
| 760 | |
| 761 | if (to_device) { |
Mark Cave-Ayland | 77668e4b | 2023-09-13 21:44:09 +0100 | [diff] [blame] | 762 | len = MIN(s->async_len, ESP_FIFO_SZ); |
| 763 | len = MIN(len, fifo8_num_used(&s->fifo)); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 764 | esp_fifo_pop_buf(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 765 | s->async_buf += len; |
| 766 | s->async_len -= len; |
| 767 | s->ti_size += len; |
| 768 | } else { |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 769 | if (fifo8_is_empty(&s->fifo)) { |
| 770 | fifo8_push(&s->fifo, s->async_buf[0]); |
| 771 | s->async_buf++; |
| 772 | s->async_len--; |
| 773 | s->ti_size--; |
| 774 | } |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 775 | } |
| 776 | |
| 777 | if (s->async_len == 0) { |
| 778 | scsi_req_continue(s->current_req); |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 779 | return; |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 780 | } |
| 781 | |
| 782 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 783 | esp_raise_irq(s); |
| 784 | } |
| 785 | |
Mark Cave-Ayland | 77987ef | 2022-03-05 15:55:28 +0000 | [diff] [blame] | 786 | static void esp_pdma_cb(ESPState *s) |
| 787 | { |
| 788 | switch (s->pdma_cb) { |
| 789 | case SATN_PDMA_CB: |
| 790 | satn_pdma_cb(s); |
| 791 | break; |
| 792 | case S_WITHOUT_SATN_PDMA_CB: |
| 793 | s_without_satn_pdma_cb(s); |
| 794 | break; |
| 795 | case SATN_STOP_PDMA_CB: |
| 796 | satn_stop_pdma_cb(s); |
| 797 | break; |
| 798 | case WRITE_RESPONSE_PDMA_CB: |
| 799 | write_response_pdma_cb(s); |
| 800 | break; |
| 801 | case DO_DMA_PDMA_CB: |
| 802 | do_dma_pdma_cb(s); |
| 803 | break; |
| 804 | default: |
| 805 | g_assert_not_reached(); |
| 806 | } |
| 807 | } |
| 808 | |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 809 | void esp_command_complete(SCSIRequest *req, size_t resid) |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 810 | { |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 811 | ESPState *s = req->hba_private; |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 812 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 813 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 814 | trace_esp_command_complete(); |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 815 | |
| 816 | /* |
| 817 | * Non-DMA transfers from the target will leave the last byte in |
| 818 | * the FIFO so don't reset ti_size in this case |
| 819 | */ |
| 820 | if (s->dma || to_device) { |
| 821 | if (s->ti_size != 0) { |
| 822 | trace_esp_command_complete_unexpected(); |
| 823 | } |
| 824 | s->ti_size = 0; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 825 | } |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 826 | |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 827 | s->async_len = 0; |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 828 | if (req->status) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 829 | trace_esp_command_complete_fail(); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 830 | } |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 831 | s->status = req->status; |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 832 | |
| 833 | /* |
| 834 | * If the transfer is finished, switch to status phase. For non-DMA |
| 835 | * transfers from the target the last byte is still in the FIFO |
| 836 | */ |
| 837 | if (s->ti_size == 0) { |
| 838 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
| 839 | esp_dma_done(s); |
| 840 | esp_lower_drq(s); |
| 841 | } |
| 842 | |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 843 | if (s->current_req) { |
| 844 | scsi_req_unref(s->current_req); |
| 845 | s->current_req = NULL; |
| 846 | s->current_dev = NULL; |
| 847 | } |
| 848 | } |
| 849 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 850 | void esp_transfer_data(SCSIRequest *req, uint32_t len) |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 851 | { |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 852 | ESPState *s = req->hba_private; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 853 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 854 | uint32_t dmalen = esp_get_tc(s); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 855 | |
Paolo Bonzini | 7f0b6e1 | 2016-06-15 14:29:33 +0200 | [diff] [blame] | 856 | assert(!s->do_cmd); |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 857 | trace_esp_transfer_data(dmalen, s->ti_size); |
Paolo Bonzini | aba1f02 | 2011-05-20 20:18:07 +0200 | [diff] [blame] | 858 | s->async_len = len; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 859 | s->async_buf = scsi_req_get_buf(req); |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 860 | |
| 861 | if (!to_device && !s->data_in_ready) { |
| 862 | /* |
| 863 | * Initial incoming data xfer is complete so raise command |
| 864 | * completion interrupt |
| 865 | */ |
| 866 | s->data_in_ready = true; |
| 867 | s->rregs[ESP_RSTAT] |= STAT_TC; |
| 868 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 869 | esp_raise_irq(s); |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 870 | } |
| 871 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 872 | if (s->ti_cmd == 0) { |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 873 | /* |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 874 | * Always perform the initial transfer upon reception of the next TI |
| 875 | * command to ensure the DMA/non-DMA status of the command is correct. |
| 876 | * It is not possible to use s->dma directly in the section below as |
| 877 | * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the |
| 878 | * async data transfer is delayed then s->dma is set incorrectly. |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 879 | */ |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 880 | return; |
| 881 | } |
| 882 | |
Mark Cave-Ayland | 880d308 | 2021-05-19 11:07:59 +0100 | [diff] [blame] | 883 | if (s->ti_cmd == (CMD_TI | CMD_DMA)) { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 884 | if (dmalen) { |
| 885 | esp_do_dma(s); |
| 886 | } else if (s->ti_size <= 0) { |
| 887 | /* |
| 888 | * If this was the last part of a DMA transfer then the |
| 889 | * completion interrupt is deferred to here. |
| 890 | */ |
| 891 | esp_dma_done(s); |
| 892 | esp_lower_drq(s); |
| 893 | } |
Mark Cave-Ayland | 880d308 | 2021-05-19 11:07:59 +0100 | [diff] [blame] | 894 | } else if (s->ti_cmd == CMD_TI) { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 895 | esp_do_nodma(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 896 | } |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 897 | } |
| 898 | |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 899 | static void handle_ti(ESPState *s) |
| 900 | { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 901 | uint32_t dmalen; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 902 | |
Hervé Poussineau | 7246e16 | 2012-07-09 12:02:23 +0200 | [diff] [blame] | 903 | if (s->dma && !s->dma_enabled) { |
| 904 | s->dma_cb = handle_ti; |
| 905 | return; |
| 906 | } |
| 907 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 908 | s->ti_cmd = s->rregs[ESP_CMD]; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 909 | if (s->dma) { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 910 | dmalen = esp_get_tc(s); |
Mark Cave-Ayland | b76624d | 2021-03-04 22:10:35 +0000 | [diff] [blame] | 911 | trace_esp_handle_ti(dmalen); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 912 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 913 | esp_do_dma(s); |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 914 | } else { |
| 915 | trace_esp_handle_ti(s->ti_size); |
| 916 | esp_do_nodma(s); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 917 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 918 | } |
| 919 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 920 | void esp_hard_reset(ESPState *s) |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 921 | { |
blueswir1 | 5aca8c3 | 2007-05-26 17:39:43 +0000 | [diff] [blame] | 922 | memset(s->rregs, 0, ESP_REGS); |
| 923 | memset(s->wregs, 0, ESP_REGS); |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 924 | s->tchi_written = 0; |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 925 | s->ti_size = 0; |
Mark Cave-Ayland | 3f26c97 | 2021-11-18 10:03:26 +0000 | [diff] [blame] | 926 | s->async_len = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 927 | fifo8_reset(&s->fifo); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 928 | fifo8_reset(&s->cmdfifo); |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 929 | s->dma = 0; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 930 | s->do_cmd = 0; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 931 | s->dma_cb = NULL; |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 932 | |
| 933 | s->rregs[ESP_CFG1] = 7; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 934 | } |
| 935 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 936 | static void esp_soft_reset(ESPState *s) |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 937 | { |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 938 | qemu_irq_lower(s->irq); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 939 | qemu_irq_lower(s->irq_data); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 940 | esp_hard_reset(s); |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 941 | } |
| 942 | |
John Millikin | c6e51f1 | 2022-08-17 14:38:47 +0900 | [diff] [blame] | 943 | static void esp_bus_reset(ESPState *s) |
| 944 | { |
Peter Maydell | 4a5fc89 | 2022-10-13 17:06:22 +0100 | [diff] [blame] | 945 | bus_cold_reset(BUS(&s->bus)); |
John Millikin | c6e51f1 | 2022-08-17 14:38:47 +0900 | [diff] [blame] | 946 | } |
| 947 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 948 | static void parent_esp_reset(ESPState *s, int irq, int level) |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 949 | { |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 950 | if (level) { |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 951 | esp_soft_reset(s); |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 952 | } |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 953 | } |
| 954 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 955 | uint64_t esp_reg_read(ESPState *s, uint32_t saddr) |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 956 | { |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 957 | uint32_t val; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 958 | |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 959 | switch (saddr) { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 960 | case ESP_FIFO: |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 961 | if (s->dma_memory_read && s->dma_memory_write && |
| 962 | (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { |
Prasad J Pandit | ff58955 | 2016-06-06 22:04:43 +0530 | [diff] [blame] | 963 | /* Data out. */ |
| 964 | qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); |
| 965 | s->rregs[ESP_FIFO] = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 966 | } else { |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 967 | if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) { |
| 968 | if (s->ti_size) { |
| 969 | esp_do_nodma(s); |
| 970 | } else { |
| 971 | /* |
| 972 | * The last byte of a non-DMA transfer has been read out |
| 973 | * of the FIFO so switch to status phase |
| 974 | */ |
| 975 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
| 976 | } |
| 977 | } |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 978 | s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 979 | } |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 980 | val = s->rregs[ESP_FIFO]; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 981 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 982 | case ESP_RINTR: |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 983 | /* |
| 984 | * Clear sequence step, interrupt register and all status bits |
| 985 | * except TC |
| 986 | */ |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 987 | val = s->rregs[ESP_RINTR]; |
Blue Swirl | 2814df2 | 2009-07-31 07:26:44 +0000 | [diff] [blame] | 988 | s->rregs[ESP_RINTR] = 0; |
| 989 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
Mark Cave-Ayland | af947a3 | 2021-05-18 22:25:11 +0100 | [diff] [blame] | 990 | /* |
| 991 | * According to the datasheet ESP_RSEQ should be cleared, but as the |
| 992 | * emulation currently defers information transfers to the next TI |
| 993 | * command leave it for now so that pedantic guests such as the old |
| 994 | * Linux 2.6 driver see the correct flags before the next SCSI phase |
| 995 | * transition. |
| 996 | * |
| 997 | * s->rregs[ESP_RSEQ] = SEQ_0; |
| 998 | */ |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 999 | esp_lower_irq(s); |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 1000 | break; |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 1001 | case ESP_TCHI: |
| 1002 | /* Return the unique id if the value has never been written */ |
| 1003 | if (!s->tchi_written) { |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 1004 | val = s->chip_id; |
| 1005 | } else { |
| 1006 | val = s->rregs[saddr]; |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 1007 | } |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 1008 | break; |
Mark Cave-Ayland | 238ec4d | 2021-03-04 22:11:01 +0000 | [diff] [blame] | 1009 | case ESP_RFLAGS: |
| 1010 | /* Bottom 5 bits indicate number of bytes in FIFO */ |
| 1011 | val = fifo8_num_used(&s->fifo); |
| 1012 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1013 | default: |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 1014 | val = s->rregs[saddr]; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1015 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1016 | } |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 1017 | |
| 1018 | trace_esp_mem_readb(saddr, val); |
| 1019 | return val; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1020 | } |
| 1021 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 1022 | void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1023 | { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1024 | trace_esp_mem_writeb(saddr, s->wregs[saddr], val); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1025 | switch (saddr) { |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 1026 | case ESP_TCHI: |
| 1027 | s->tchi_written = true; |
| 1028 | /* fall through */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1029 | case ESP_TCLO: |
| 1030 | case ESP_TCMID: |
| 1031 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 1032 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1033 | case ESP_FIFO: |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 1034 | if (s->do_cmd) { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 1035 | esp_fifo_push(&s->cmdfifo, val); |
Mark Cave-Ayland | 6ef2cab | 2021-05-19 11:08:00 +0100 | [diff] [blame] | 1036 | |
| 1037 | /* |
| 1038 | * If any unexpected message out/command phase data is |
| 1039 | * transferred using non-DMA, raise the interrupt |
| 1040 | */ |
| 1041 | if (s->rregs[ESP_CMD] == CMD_TI) { |
| 1042 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 1043 | esp_raise_irq(s); |
| 1044 | } |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 1045 | } else { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 1046 | esp_fifo_push(&s->fifo, val); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 1047 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1048 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1049 | case ESP_CMD: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 1050 | s->rregs[saddr] = val; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1051 | if (val & CMD_DMA) { |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1052 | s->dma = 1; |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 1053 | /* Reload DMA counter. */ |
Mark Cave-Ayland | 96676c2 | 2021-03-04 22:10:32 +0000 | [diff] [blame] | 1054 | if (esp_get_stc(s) == 0) { |
| 1055 | esp_set_tc(s, 0x10000); |
| 1056 | } else { |
| 1057 | esp_set_tc(s, esp_get_stc(s)); |
| 1058 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1059 | } else { |
| 1060 | s->dma = 0; |
| 1061 | } |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 1062 | switch (val & CMD_CMD) { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1063 | case CMD_NOP: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1064 | trace_esp_mem_writeb_cmd_nop(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1065 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1066 | case CMD_FLUSH: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1067 | trace_esp_mem_writeb_cmd_flush(val); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1068 | fifo8_reset(&s->fifo); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1069 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1070 | case CMD_RESET: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1071 | trace_esp_mem_writeb_cmd_reset(val); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1072 | esp_soft_reset(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1073 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1074 | case CMD_BUSRESET: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1075 | trace_esp_mem_writeb_cmd_bus_reset(val); |
John Millikin | c6e51f1 | 2022-08-17 14:38:47 +0900 | [diff] [blame] | 1076 | esp_bus_reset(s); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1077 | if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 1078 | s->rregs[ESP_RINTR] |= INTR_RST; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 1079 | esp_raise_irq(s); |
bellard | 9e61bde | 2005-11-11 00:24:58 +0000 | [diff] [blame] | 1080 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1081 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1082 | case CMD_TI: |
Mark Cave-Ayland | 0097d3e | 2021-03-04 22:10:26 +0000 | [diff] [blame] | 1083 | trace_esp_mem_writeb_cmd_ti(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1084 | handle_ti(s); |
| 1085 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1086 | case CMD_ICCS: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1087 | trace_esp_mem_writeb_cmd_iccs(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1088 | write_response(s); |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 1089 | s->rregs[ESP_RINTR] |= INTR_FC; |
blueswir1 | 4bf5801 | 2008-11-30 10:24:13 +0000 | [diff] [blame] | 1090 | s->rregs[ESP_RSTAT] |= STAT_MI; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1091 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1092 | case CMD_MSGACC: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1093 | trace_esp_mem_writeb_cmd_msgacc(val); |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 1094 | s->rregs[ESP_RINTR] |= INTR_DC; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1095 | s->rregs[ESP_RSEQ] = 0; |
Artyom Tarasenko | 4e2a68c | 2009-08-31 19:03:51 +0200 | [diff] [blame] | 1096 | s->rregs[ESP_RFLAGS] = 0; |
| 1097 | esp_raise_irq(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1098 | break; |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 1099 | case CMD_PAD: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1100 | trace_esp_mem_writeb_cmd_pad(val); |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 1101 | s->rregs[ESP_RSTAT] = STAT_TC; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 1102 | s->rregs[ESP_RINTR] |= INTR_FC; |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 1103 | s->rregs[ESP_RSEQ] = 0; |
| 1104 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1105 | case CMD_SATN: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1106 | trace_esp_mem_writeb_cmd_satn(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1107 | break; |
Hervé Poussineau | 6915bff | 2012-07-09 12:02:25 +0200 | [diff] [blame] | 1108 | case CMD_RSTATN: |
| 1109 | trace_esp_mem_writeb_cmd_rstatn(val); |
| 1110 | break; |
Blue Swirl | 5e1e0a3 | 2009-08-22 13:54:31 +0000 | [diff] [blame] | 1111 | case CMD_SEL: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1112 | trace_esp_mem_writeb_cmd_sel(val); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 1113 | handle_s_without_atn(s); |
Blue Swirl | 5e1e0a3 | 2009-08-22 13:54:31 +0000 | [diff] [blame] | 1114 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1115 | case CMD_SELATN: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1116 | trace_esp_mem_writeb_cmd_selatn(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1117 | handle_satn(s); |
| 1118 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1119 | case CMD_SELATNS: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1120 | trace_esp_mem_writeb_cmd_selatns(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1121 | handle_satn_stop(s); |
| 1122 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1123 | case CMD_ENSEL: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1124 | trace_esp_mem_writeb_cmd_ensel(val); |
blueswir1 | e392683 | 2008-11-29 16:51:42 +0000 | [diff] [blame] | 1125 | s->rregs[ESP_RINTR] = 0; |
blueswir1 | 74ec604 | 2007-08-11 07:58:41 +0000 | [diff] [blame] | 1126 | break; |
Hervé Poussineau | 6fe84c1 | 2012-07-09 12:02:24 +0200 | [diff] [blame] | 1127 | case CMD_DISSEL: |
| 1128 | trace_esp_mem_writeb_cmd_dissel(val); |
| 1129 | s->rregs[ESP_RINTR] = 0; |
| 1130 | esp_raise_irq(s); |
| 1131 | break; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1132 | default: |
Hervé Poussineau | 3af4e9a | 2012-07-09 12:02:29 +0200 | [diff] [blame] | 1133 | trace_esp_error_unhandled_command(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1134 | break; |
| 1135 | } |
| 1136 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1137 | case ESP_WBUSID ... ESP_WSYNO: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1138 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1139 | case ESP_CFG1: |
Paolo Bonzini | 9ea73f8 | 2012-08-02 15:43:39 +0200 | [diff] [blame] | 1140 | case ESP_CFG2: case ESP_CFG3: |
| 1141 | case ESP_RES3: case ESP_RES4: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 1142 | s->rregs[saddr] = val; |
| 1143 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1144 | case ESP_WCCF ... ESP_WTEST: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 1145 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1146 | default: |
Hervé Poussineau | 3af4e9a | 2012-07-09 12:02:29 +0200 | [diff] [blame] | 1147 | trace_esp_error_invalid_write(val, saddr); |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 1148 | return; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1149 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 1150 | s->wregs[saddr] = val; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1151 | } |
| 1152 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1153 | static bool esp_mem_accepts(void *opaque, hwaddr addr, |
Peter Maydell | 8372d38 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 1154 | unsigned size, bool is_write, |
| 1155 | MemTxAttrs attrs) |
Avi Kivity | 67bb531 | 2011-11-13 13:07:04 +0200 | [diff] [blame] | 1156 | { |
| 1157 | return (size == 1) || (is_write && size == 4); |
| 1158 | } |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1159 | |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1160 | static bool esp_is_before_version_5(void *opaque, int version_id) |
| 1161 | { |
| 1162 | ESPState *s = ESP(opaque); |
| 1163 | |
| 1164 | version_id = MIN(version_id, s->mig_version_id); |
| 1165 | return version_id < 5; |
| 1166 | } |
| 1167 | |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 1168 | static bool esp_is_version_5(void *opaque, int version_id) |
| 1169 | { |
| 1170 | ESPState *s = ESP(opaque); |
| 1171 | |
| 1172 | version_id = MIN(version_id, s->mig_version_id); |
Mark Cave-Ayland | 0bcd5a1 | 2021-06-13 11:26:14 +0100 | [diff] [blame] | 1173 | return version_id >= 5; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 1174 | } |
| 1175 | |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 1176 | static bool esp_is_version_6(void *opaque, int version_id) |
| 1177 | { |
| 1178 | ESPState *s = ESP(opaque); |
| 1179 | |
| 1180 | version_id = MIN(version_id, s->mig_version_id); |
| 1181 | return version_id >= 6; |
| 1182 | } |
| 1183 | |
Mark Cave-Ayland | ff4a1da | 2021-04-07 13:48:42 +0100 | [diff] [blame] | 1184 | int esp_pre_save(void *opaque) |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1185 | { |
Mark Cave-Ayland | ff4a1da | 2021-04-07 13:48:42 +0100 | [diff] [blame] | 1186 | ESPState *s = ESP(object_resolve_path_component( |
| 1187 | OBJECT(opaque), "esp")); |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1188 | |
| 1189 | s->mig_version_id = vmstate_esp.version_id; |
| 1190 | return 0; |
| 1191 | } |
| 1192 | |
| 1193 | static int esp_post_load(void *opaque, int version_id) |
| 1194 | { |
| 1195 | ESPState *s = ESP(opaque); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1196 | int len, i; |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1197 | |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1198 | version_id = MIN(version_id, s->mig_version_id); |
| 1199 | |
| 1200 | if (version_id < 5) { |
| 1201 | esp_set_tc(s, s->mig_dma_left); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1202 | |
| 1203 | /* Migrate ti_buf to fifo */ |
| 1204 | len = s->mig_ti_wptr - s->mig_ti_rptr; |
| 1205 | for (i = 0; i < len; i++) { |
| 1206 | fifo8_push(&s->fifo, s->mig_ti_buf[i]); |
| 1207 | } |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1208 | |
| 1209 | /* Migrate cmdbuf to cmdfifo */ |
| 1210 | for (i = 0; i < s->mig_cmdlen; i++) { |
| 1211 | fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); |
| 1212 | } |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1213 | } |
| 1214 | |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1215 | s->mig_version_id = vmstate_esp.version_id; |
| 1216 | return 0; |
| 1217 | } |
| 1218 | |
Mark Cave-Ayland | eda59b3 | 2022-03-05 15:55:29 +0000 | [diff] [blame] | 1219 | /* |
| 1220 | * PDMA (or pseudo-DMA) is only used on the Macintosh and requires the |
| 1221 | * guest CPU to perform the transfers between the SCSI bus and memory |
| 1222 | * itself. This is indicated by the dma_memory_read and dma_memory_write |
| 1223 | * functions being NULL (in contrast to the ESP PCI device) whilst |
| 1224 | * dma_enabled is still set. |
| 1225 | */ |
| 1226 | |
| 1227 | static bool esp_pdma_needed(void *opaque) |
| 1228 | { |
| 1229 | ESPState *s = ESP(opaque); |
| 1230 | |
| 1231 | return s->dma_memory_read == NULL && s->dma_memory_write == NULL && |
| 1232 | s->dma_enabled; |
| 1233 | } |
| 1234 | |
| 1235 | static const VMStateDescription vmstate_esp_pdma = { |
| 1236 | .name = "esp/pdma", |
| 1237 | .version_id = 0, |
| 1238 | .minimum_version_id = 0, |
| 1239 | .needed = esp_pdma_needed, |
| 1240 | .fields = (VMStateField[]) { |
| 1241 | VMSTATE_UINT8(pdma_cb, ESPState), |
| 1242 | VMSTATE_END_OF_LIST() |
| 1243 | } |
| 1244 | }; |
| 1245 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 1246 | const VMStateDescription vmstate_esp = { |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 1247 | .name = "esp", |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 1248 | .version_id = 6, |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1249 | .minimum_version_id = 3, |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1250 | .post_load = esp_post_load, |
Juan Quintela | 35d0845 | 2014-04-16 16:01:33 +0200 | [diff] [blame] | 1251 | .fields = (VMStateField[]) { |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1252 | VMSTATE_BUFFER(rregs, ESPState), |
| 1253 | VMSTATE_BUFFER(wregs, ESPState), |
| 1254 | VMSTATE_INT32(ti_size, ESPState), |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1255 | VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), |
| 1256 | VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), |
| 1257 | VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), |
Paolo Bonzini | 3944966 | 2011-05-20 20:10:02 +0200 | [diff] [blame] | 1258 | VMSTATE_UINT32(status, ESPState), |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 1259 | VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, |
| 1260 | esp_is_before_version_5), |
| 1261 | VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, |
| 1262 | esp_is_before_version_5), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1263 | VMSTATE_UINT32(dma, ESPState), |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1264 | VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, |
| 1265 | esp_is_before_version_5, 0, 16), |
| 1266 | VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, |
| 1267 | esp_is_before_version_5, 16, |
| 1268 | sizeof(typeof_field(ESPState, mig_cmdbuf))), |
| 1269 | VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1270 | VMSTATE_UINT32(do_cmd, ESPState), |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1271 | VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 1272 | VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1273 | VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1274 | VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1275 | VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 1276 | VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), |
Paolo Bonzini | 4eb8606 | 2021-06-11 13:38:58 +0200 | [diff] [blame] | 1277 | VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1278 | VMSTATE_END_OF_LIST() |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1279 | }, |
Mark Cave-Ayland | eda59b3 | 2022-03-05 15:55:29 +0000 | [diff] [blame] | 1280 | .subsections = (const VMStateDescription * []) { |
| 1281 | &vmstate_esp_pdma, |
| 1282 | NULL |
| 1283 | } |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1284 | }; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1285 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1286 | static void sysbus_esp_mem_write(void *opaque, hwaddr addr, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1287 | uint64_t val, unsigned int size) |
| 1288 | { |
| 1289 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1290 | ESPState *s = ESP(&sysbus->esp); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1291 | uint32_t saddr; |
| 1292 | |
| 1293 | saddr = addr >> sysbus->it_shift; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1294 | esp_reg_write(s, saddr, val); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1295 | } |
| 1296 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1297 | static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1298 | unsigned int size) |
| 1299 | { |
| 1300 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1301 | ESPState *s = ESP(&sysbus->esp); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1302 | uint32_t saddr; |
| 1303 | |
| 1304 | saddr = addr >> sysbus->it_shift; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1305 | return esp_reg_read(s, saddr); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1306 | } |
| 1307 | |
| 1308 | static const MemoryRegionOps sysbus_esp_mem_ops = { |
| 1309 | .read = sysbus_esp_mem_read, |
| 1310 | .write = sysbus_esp_mem_write, |
| 1311 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 1312 | .valid.accepts = esp_mem_accepts, |
| 1313 | }; |
| 1314 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1315 | static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, |
| 1316 | uint64_t val, unsigned int size) |
| 1317 | { |
| 1318 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1319 | ESPState *s = ESP(&sysbus->esp); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1320 | |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 1321 | trace_esp_pdma_write(size); |
| 1322 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1323 | switch (size) { |
| 1324 | case 1: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1325 | esp_pdma_write(s, val); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1326 | break; |
| 1327 | case 2: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1328 | esp_pdma_write(s, val >> 8); |
| 1329 | esp_pdma_write(s, val); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1330 | break; |
| 1331 | } |
Mark Cave-Ayland | d0243b0 | 2022-03-05 15:55:27 +0000 | [diff] [blame] | 1332 | esp_pdma_cb(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1333 | } |
| 1334 | |
| 1335 | static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, |
| 1336 | unsigned int size) |
| 1337 | { |
| 1338 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1339 | ESPState *s = ESP(&sysbus->esp); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1340 | uint64_t val = 0; |
| 1341 | |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 1342 | trace_esp_pdma_read(size); |
| 1343 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1344 | switch (size) { |
| 1345 | case 1: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1346 | val = esp_pdma_read(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1347 | break; |
| 1348 | case 2: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1349 | val = esp_pdma_read(s); |
| 1350 | val = (val << 8) | esp_pdma_read(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1351 | break; |
| 1352 | } |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 1353 | if (fifo8_num_used(&s->fifo) < 2) { |
Mark Cave-Ayland | d0243b0 | 2022-03-05 15:55:27 +0000 | [diff] [blame] | 1354 | esp_pdma_cb(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1355 | } |
| 1356 | return val; |
| 1357 | } |
| 1358 | |
Mark Cave-Ayland | a7a2208 | 2022-03-05 15:55:30 +0000 | [diff] [blame] | 1359 | static void *esp_load_request(QEMUFile *f, SCSIRequest *req) |
| 1360 | { |
| 1361 | ESPState *s = container_of(req->bus, ESPState, bus); |
| 1362 | |
| 1363 | scsi_req_ref(req); |
| 1364 | s->current_req = req; |
| 1365 | return s; |
| 1366 | } |
| 1367 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1368 | static const MemoryRegionOps sysbus_esp_pdma_ops = { |
| 1369 | .read = sysbus_esp_pdma_read, |
| 1370 | .write = sysbus_esp_pdma_write, |
| 1371 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 1372 | .valid.min_access_size = 1, |
Mark Cave-Ayland | cf1b828 | 2021-03-04 22:10:51 +0000 | [diff] [blame] | 1373 | .valid.max_access_size = 4, |
| 1374 | .impl.min_access_size = 1, |
| 1375 | .impl.max_access_size = 2, |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1376 | }; |
| 1377 | |
Paolo Bonzini | afd4030 | 2011-08-13 15:44:45 +0200 | [diff] [blame] | 1378 | static const struct SCSIBusInfo esp_scsi_info = { |
| 1379 | .tcq = false, |
Paolo Bonzini | 7e0380b | 2011-08-13 18:55:17 +0200 | [diff] [blame] | 1380 | .max_target = ESP_MAX_DEVS, |
| 1381 | .max_lun = 7, |
Paolo Bonzini | afd4030 | 2011-08-13 15:44:45 +0200 | [diff] [blame] | 1382 | |
Mark Cave-Ayland | a7a2208 | 2022-03-05 15:55:30 +0000 | [diff] [blame] | 1383 | .load_request = esp_load_request, |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 1384 | .transfer_data = esp_transfer_data, |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 1385 | .complete = esp_command_complete, |
| 1386 | .cancel = esp_request_cancelled |
Paolo Bonzini | cfdc1bb | 2011-04-18 17:11:14 +0200 | [diff] [blame] | 1387 | }; |
| 1388 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1389 | static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1390 | { |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1391 | SysBusESPState *sysbus = SYSBUS_ESP(opaque); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1392 | ESPState *s = ESP(&sysbus->esp); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1393 | |
| 1394 | switch (irq) { |
| 1395 | case 0: |
| 1396 | parent_esp_reset(s, irq, level); |
| 1397 | break; |
| 1398 | case 1: |
Mark Cave-Ayland | b86dc5c | 2023-09-13 21:44:08 +0100 | [diff] [blame] | 1399 | esp_dma_enable(s, irq, level); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1400 | break; |
| 1401 | } |
| 1402 | } |
| 1403 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1404 | static void sysbus_esp_realize(DeviceState *dev, Error **errp) |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1405 | { |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1406 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1407 | SysBusESPState *sysbus = SYSBUS_ESP(dev); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1408 | ESPState *s = ESP(&sysbus->esp); |
| 1409 | |
| 1410 | if (!qdev_realize(DEVICE(s), NULL, errp)) { |
| 1411 | return; |
| 1412 | } |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1413 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1414 | sysbus_init_irq(sbd, &s->irq); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1415 | sysbus_init_irq(sbd, &s->irq_data); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1416 | assert(sysbus->it_shift != -1); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1417 | |
Hervé Poussineau | d32e4b3 | 2012-07-09 12:02:26 +0200 | [diff] [blame] | 1418 | s->chip_id = TCHI_FAS100A; |
Paolo Bonzini | 2977673 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 1419 | memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1420 | sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1421 | sysbus_init_mmio(sbd, &sysbus->iomem); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1422 | memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, |
Mark Cave-Ayland | cf1b828 | 2021-03-04 22:10:51 +0000 | [diff] [blame] | 1423 | sysbus, "esp-pdma", 4); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1424 | sysbus_init_mmio(sbd, &sysbus->pdma); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1425 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1426 | qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 1427 | |
Peter Maydell | 739e95f | 2021-09-23 13:11:48 +0100 | [diff] [blame] | 1428 | scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 1429 | } |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1430 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1431 | static void sysbus_esp_hard_reset(DeviceState *dev) |
| 1432 | { |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1433 | SysBusESPState *sysbus = SYSBUS_ESP(dev); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1434 | ESPState *s = ESP(&sysbus->esp); |
| 1435 | |
| 1436 | esp_hard_reset(s); |
| 1437 | } |
| 1438 | |
| 1439 | static void sysbus_esp_init(Object *obj) |
| 1440 | { |
| 1441 | SysBusESPState *sysbus = SYSBUS_ESP(obj); |
| 1442 | |
| 1443 | object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1444 | } |
| 1445 | |
| 1446 | static const VMStateDescription vmstate_sysbus_esp_scsi = { |
| 1447 | .name = "sysbusespscsi", |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1448 | .version_id = 2, |
Guenter Roeck | ea84a44 | 2018-11-29 09:17:42 -0800 | [diff] [blame] | 1449 | .minimum_version_id = 1, |
Mark Cave-Ayland | ff4a1da | 2021-04-07 13:48:42 +0100 | [diff] [blame] | 1450 | .pre_save = esp_pre_save, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1451 | .fields = (VMStateField[]) { |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1452 | VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1453 | VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), |
| 1454 | VMSTATE_END_OF_LIST() |
| 1455 | } |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1456 | }; |
| 1457 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1458 | static void sysbus_esp_class_init(ObjectClass *klass, void *data) |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1459 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 1460 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1461 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1462 | dc->realize = sysbus_esp_realize; |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1463 | dc->reset = sysbus_esp_hard_reset; |
| 1464 | dc->vmsd = &vmstate_sysbus_esp_scsi; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 1465 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1466 | } |
| 1467 | |
Hervé Poussineau | 1f07730 | 2012-08-02 10:40:30 +0200 | [diff] [blame] | 1468 | static const TypeInfo sysbus_esp_info = { |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1469 | .name = TYPE_SYSBUS_ESP, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 1470 | .parent = TYPE_SYS_BUS_DEVICE, |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1471 | .instance_init = sysbus_esp_init, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1472 | .instance_size = sizeof(SysBusESPState), |
| 1473 | .class_init = sysbus_esp_class_init, |
Blue Swirl | 63235df | 2009-10-24 16:34:21 +0000 | [diff] [blame] | 1474 | }; |
| 1475 | |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1476 | static void esp_finalize(Object *obj) |
| 1477 | { |
| 1478 | ESPState *s = ESP(obj); |
| 1479 | |
| 1480 | fifo8_destroy(&s->fifo); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1481 | fifo8_destroy(&s->cmdfifo); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1482 | } |
| 1483 | |
| 1484 | static void esp_init(Object *obj) |
| 1485 | { |
| 1486 | ESPState *s = ESP(obj); |
| 1487 | |
| 1488 | fifo8_create(&s->fifo, ESP_FIFO_SZ); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1489 | fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1490 | } |
| 1491 | |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1492 | static void esp_class_init(ObjectClass *klass, void *data) |
| 1493 | { |
| 1494 | DeviceClass *dc = DEVICE_CLASS(klass); |
| 1495 | |
| 1496 | /* internal device for sysbusesp/pciespscsi, not user-creatable */ |
| 1497 | dc->user_creatable = false; |
| 1498 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
| 1499 | } |
| 1500 | |
| 1501 | static const TypeInfo esp_info = { |
| 1502 | .name = TYPE_ESP, |
| 1503 | .parent = TYPE_DEVICE, |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1504 | .instance_init = esp_init, |
| 1505 | .instance_finalize = esp_finalize, |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1506 | .instance_size = sizeof(ESPState), |
| 1507 | .class_init = esp_class_init, |
| 1508 | }; |
| 1509 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 1510 | static void esp_register_types(void) |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1511 | { |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1512 | type_register_static(&sysbus_esp_info); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1513 | type_register_static(&esp_info); |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1514 | } |
| 1515 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 1516 | type_init(esp_register_types) |