bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1 | /* |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 2 | * QEMU ESP/NCR53C9x emulation |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 4 | * Copyright (c) 2005-2006 Fabrice Bellard |
Hervé Poussineau | fabaaf1 | 2012-07-09 12:02:31 +0200 | [diff] [blame] | 5 | * Copyright (c) 2012 Herve Poussineau |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
blueswir1 | 5d20fa6 | 2008-04-09 16:32:48 +0000 | [diff] [blame] | 25 | |
Peter Maydell | a4ab479 | 2016-01-26 18:17:16 +0000 | [diff] [blame] | 26 | #include "qemu/osdep.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 27 | #include "hw/sysbus.h" |
Markus Armbruster | d645427 | 2019-08-12 07:23:45 +0200 | [diff] [blame] | 28 | #include "migration/vmstate.h" |
Markus Armbruster | 64552b6 | 2019-08-12 07:23:42 +0200 | [diff] [blame] | 29 | #include "hw/irq.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 30 | #include "hw/scsi/esp.h" |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 31 | #include "trace.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 32 | #include "qemu/log.h" |
Markus Armbruster | 0b8fa32 | 2019-05-23 16:35:07 +0200 | [diff] [blame] | 33 | #include "qemu/module.h" |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 34 | |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 35 | /* |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 36 | * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), |
| 37 | * also produced as NCR89C100. See |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 38 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt |
| 39 | * and |
| 40 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 41 | * |
| 42 | * On Macintosh Quadra it is a NCR53C96. |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 43 | */ |
| 44 | |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 45 | static void esp_raise_irq(ESPState *s) |
| 46 | { |
| 47 | if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { |
| 48 | s->rregs[ESP_RSTAT] |= STAT_INT; |
| 49 | qemu_irq_raise(s->irq); |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 50 | trace_esp_raise_irq(); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 51 | } |
| 52 | } |
| 53 | |
| 54 | static void esp_lower_irq(ESPState *s) |
| 55 | { |
| 56 | if (s->rregs[ESP_RSTAT] & STAT_INT) { |
| 57 | s->rregs[ESP_RSTAT] &= ~STAT_INT; |
| 58 | qemu_irq_lower(s->irq); |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 59 | trace_esp_lower_irq(); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 60 | } |
| 61 | } |
| 62 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 63 | static void esp_raise_drq(ESPState *s) |
| 64 | { |
| 65 | qemu_irq_raise(s->irq_data); |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 66 | trace_esp_raise_drq(); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | static void esp_lower_drq(ESPState *s) |
| 70 | { |
| 71 | qemu_irq_lower(s->irq_data); |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 72 | trace_esp_lower_drq(); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 73 | } |
| 74 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 75 | void esp_dma_enable(ESPState *s, int irq, int level) |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 76 | { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 77 | if (level) { |
| 78 | s->dma_enabled = 1; |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 79 | trace_esp_dma_enable(); |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 80 | if (s->dma_cb) { |
| 81 | s->dma_cb(s); |
| 82 | s->dma_cb = NULL; |
| 83 | } |
| 84 | } else { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 85 | trace_esp_dma_disable(); |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 86 | s->dma_enabled = 0; |
| 87 | } |
| 88 | } |
| 89 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 90 | void esp_request_cancelled(SCSIRequest *req) |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 91 | { |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 92 | ESPState *s = req->hba_private; |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 93 | |
| 94 | if (req == s->current_req) { |
| 95 | scsi_req_unref(s->current_req); |
| 96 | s->current_req = NULL; |
| 97 | s->current_dev = NULL; |
Mark Cave-Ayland | 324c880 | 2021-04-07 20:57:59 +0100 | [diff] [blame] | 98 | s->async_len = 0; |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 99 | } |
| 100 | } |
| 101 | |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 102 | static void esp_fifo_push(Fifo8 *fifo, uint8_t val) |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 103 | { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 104 | if (fifo8_num_used(fifo) == fifo->capacity) { |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 105 | trace_esp_error_fifo_overrun(); |
| 106 | return; |
| 107 | } |
| 108 | |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 109 | fifo8_push(fifo, val); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 110 | } |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 111 | |
| 112 | static uint8_t esp_fifo_pop(Fifo8 *fifo) |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 113 | { |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 114 | if (fifo8_is_empty(fifo)) { |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 115 | return 0; |
| 116 | } |
| 117 | |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 118 | return fifo8_pop(fifo); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 119 | } |
| 120 | |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 121 | static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) |
| 122 | { |
| 123 | const uint8_t *buf; |
| 124 | uint32_t n; |
| 125 | |
| 126 | if (maxlen == 0) { |
| 127 | return 0; |
| 128 | } |
| 129 | |
| 130 | buf = fifo8_pop_buf(fifo, maxlen, &n); |
| 131 | if (dest) { |
| 132 | memcpy(dest, buf, n); |
| 133 | } |
| 134 | |
| 135 | return n; |
| 136 | } |
| 137 | |
Mark Cave-Ayland | c47b583 | 2021-03-04 22:10:30 +0000 | [diff] [blame] | 138 | static uint32_t esp_get_tc(ESPState *s) |
| 139 | { |
| 140 | uint32_t dmalen; |
| 141 | |
| 142 | dmalen = s->rregs[ESP_TCLO]; |
| 143 | dmalen |= s->rregs[ESP_TCMID] << 8; |
| 144 | dmalen |= s->rregs[ESP_TCHI] << 16; |
| 145 | |
| 146 | return dmalen; |
| 147 | } |
| 148 | |
| 149 | static void esp_set_tc(ESPState *s, uint32_t dmalen) |
| 150 | { |
| 151 | s->rregs[ESP_TCLO] = dmalen; |
| 152 | s->rregs[ESP_TCMID] = dmalen >> 8; |
| 153 | s->rregs[ESP_TCHI] = dmalen >> 16; |
| 154 | } |
| 155 | |
Mark Cave-Ayland | c04ed56 | 2021-03-04 22:10:31 +0000 | [diff] [blame] | 156 | static uint32_t esp_get_stc(ESPState *s) |
| 157 | { |
| 158 | uint32_t dmalen; |
| 159 | |
| 160 | dmalen = s->wregs[ESP_TCLO]; |
| 161 | dmalen |= s->wregs[ESP_TCMID] << 8; |
| 162 | dmalen |= s->wregs[ESP_TCHI] << 16; |
| 163 | |
| 164 | return dmalen; |
| 165 | } |
| 166 | |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 167 | static uint8_t esp_pdma_read(ESPState *s) |
| 168 | { |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 169 | uint8_t val; |
| 170 | |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 171 | if (s->do_cmd) { |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 172 | val = esp_fifo_pop(&s->cmdfifo); |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 173 | } else { |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 174 | val = esp_fifo_pop(&s->fifo); |
Mark Cave-Ayland | 6e3fafa | 2021-03-04 22:10:37 +0000 | [diff] [blame] | 175 | } |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 176 | |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 177 | return val; |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 178 | } |
| 179 | |
| 180 | static void esp_pdma_write(ESPState *s, uint8_t val) |
| 181 | { |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 182 | uint32_t dmalen = esp_get_tc(s); |
| 183 | |
Mark Cave-Ayland | 3c42140 | 2021-03-04 22:10:45 +0000 | [diff] [blame] | 184 | if (dmalen == 0) { |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 185 | return; |
| 186 | } |
| 187 | |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 188 | if (s->do_cmd) { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 189 | esp_fifo_push(&s->cmdfifo, val); |
Mark Cave-Ayland | 43d02df | 2021-03-04 22:10:50 +0000 | [diff] [blame] | 190 | } else { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 191 | esp_fifo_push(&s->fifo, val); |
Mark Cave-Ayland | 6e3fafa | 2021-03-04 22:10:37 +0000 | [diff] [blame] | 192 | } |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 193 | |
Mark Cave-Ayland | 8da90e8 | 2021-03-04 22:10:38 +0000 | [diff] [blame] | 194 | dmalen--; |
| 195 | esp_set_tc(s, dmalen); |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 196 | } |
| 197 | |
Mark Cave-Ayland | c7bce09 | 2021-03-04 22:10:47 +0000 | [diff] [blame] | 198 | static int esp_select(ESPState *s) |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 199 | { |
| 200 | int target; |
| 201 | |
| 202 | target = s->wregs[ESP_WBUSID] & BUSID_DID; |
| 203 | |
| 204 | s->ti_size = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 205 | fifo8_reset(&s->fifo); |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 206 | |
| 207 | if (s->current_req) { |
| 208 | /* Started a new command before the old one finished. Cancel it. */ |
| 209 | scsi_req_cancel(s->current_req); |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 210 | } |
| 211 | |
| 212 | s->current_dev = scsi_device_find(&s->bus, 0, target, 0); |
| 213 | if (!s->current_dev) { |
| 214 | /* No such drive */ |
| 215 | s->rregs[ESP_RSTAT] = 0; |
Mark Cave-Ayland | cf1a7a9 | 2021-05-18 22:25:10 +0100 | [diff] [blame] | 216 | s->rregs[ESP_RINTR] = INTR_DC; |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 217 | s->rregs[ESP_RSEQ] = SEQ_0; |
| 218 | esp_raise_irq(s); |
| 219 | return -1; |
| 220 | } |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 221 | |
| 222 | /* |
| 223 | * Note that we deliberately don't raise the IRQ here: this will be done |
| 224 | * either in do_busid_cmd() for DATA OUT transfers or by the deferred |
| 225 | * IRQ mechanism in esp_transfer_data() for DATA IN transfers |
| 226 | */ |
| 227 | s->rregs[ESP_RINTR] |= INTR_FC; |
| 228 | s->rregs[ESP_RSEQ] = SEQ_CD; |
Laurent Vivier | 6130b18 | 2019-10-26 18:45:37 +0200 | [diff] [blame] | 229 | return 0; |
| 230 | } |
| 231 | |
Mark Cave-Ayland | 20c8d2e | 2021-03-04 22:10:57 +0000 | [diff] [blame] | 232 | static uint32_t get_cmd(ESPState *s, uint32_t maxlen) |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 233 | { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 234 | uint8_t buf[ESP_CMDFIFO_SZ]; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 235 | uint32_t dmalen, n; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 236 | int target; |
| 237 | |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 238 | target = s->wregs[ESP_WBUSID] & BUSID_DID; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 239 | if (s->dma) { |
Mark Cave-Ayland | 20c8d2e | 2021-03-04 22:10:57 +0000 | [diff] [blame] | 240 | dmalen = MIN(esp_get_tc(s), maxlen); |
| 241 | if (dmalen == 0) { |
Prasad J Pandit | 6c1fef6 | 2016-05-19 16:09:31 +0530 | [diff] [blame] | 242 | return 0; |
| 243 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 244 | if (s->dma_memory_read) { |
| 245 | s->dma_memory_read(s->dma_opaque, buf, dmalen); |
Mark Cave-Ayland | fbc6510 | 2021-04-07 20:57:57 +0100 | [diff] [blame] | 246 | dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 247 | fifo8_push_all(&s->cmdfifo, buf, dmalen); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 248 | } else { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 249 | if (esp_select(s) < 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 250 | fifo8_reset(&s->cmdfifo); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 251 | return -1; |
| 252 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 253 | esp_raise_drq(s); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 254 | fifo8_reset(&s->cmdfifo); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 255 | return 0; |
| 256 | } |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 257 | } else { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 258 | dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); |
Mark Cave-Ayland | 20c8d2e | 2021-03-04 22:10:57 +0000 | [diff] [blame] | 259 | if (dmalen == 0) { |
Prasad J Pandit | d3cdc49 | 2016-05-31 23:23:27 +0530 | [diff] [blame] | 260 | return 0; |
| 261 | } |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 262 | n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); |
| 263 | if (n >= 3) { |
Mark Cave-Ayland | 20c8d2e | 2021-03-04 22:10:57 +0000 | [diff] [blame] | 264 | buf[0] = buf[2] >> 5; |
| 265 | } |
Mark Cave-Ayland | fbc6510 | 2021-04-07 20:57:57 +0100 | [diff] [blame] | 266 | n = MIN(fifo8_num_free(&s->cmdfifo), n); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 267 | fifo8_push_all(&s->cmdfifo, buf, n); |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 268 | } |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 269 | trace_esp_get_cmd(dmalen, target); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 270 | |
Mark Cave-Ayland | c7bce09 | 2021-03-04 22:10:47 +0000 | [diff] [blame] | 271 | if (esp_select(s) < 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 272 | fifo8_reset(&s->cmdfifo); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 273 | return -1; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 274 | } |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 275 | return dmalen; |
| 276 | } |
| 277 | |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 278 | static void do_busid_cmd(ESPState *s, uint8_t busid) |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 279 | { |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 280 | uint32_t cmdlen; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 281 | int32_t datalen; |
| 282 | int lun; |
Paolo Bonzini | f48a7a6 | 2011-07-28 18:02:13 +0200 | [diff] [blame] | 283 | SCSIDevice *current_lun; |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 284 | uint8_t buf[ESP_CMDFIFO_SZ]; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 285 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 286 | trace_esp_do_busid_cmd(busid); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 287 | lun = busid & 7; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 288 | cmdlen = fifo8_num_used(&s->cmdfifo); |
Mark Cave-Ayland | 9954575 | 2021-04-07 20:57:55 +0100 | [diff] [blame] | 289 | if (!cmdlen || !s->current_dev) { |
| 290 | return; |
| 291 | } |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 292 | esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 293 | |
Paolo Bonzini | 0d3545e | 2011-07-27 23:24:50 +0200 | [diff] [blame] | 294 | current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 295 | s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); |
Paolo Bonzini | c39ce11 | 2011-08-03 10:49:10 +0200 | [diff] [blame] | 296 | datalen = scsi_req_enqueue(s->current_req); |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 297 | s->ti_size = datalen; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 298 | fifo8_reset(&s->cmdfifo); |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 299 | if (datalen != 0) { |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 300 | s->rregs[ESP_RSTAT] = STAT_TC; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 301 | s->rregs[ESP_RSEQ] = SEQ_CD; |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 302 | s->ti_cmd = 0; |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 303 | esp_set_tc(s, 0); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 304 | if (datalen > 0) { |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 305 | /* |
| 306 | * Switch to DATA IN phase but wait until initial data xfer is |
| 307 | * complete before raising the command completion interrupt |
| 308 | */ |
| 309 | s->data_in_ready = false; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 310 | s->rregs[ESP_RSTAT] |= STAT_DI; |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 311 | } else { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 312 | s->rregs[ESP_RSTAT] |= STAT_DO; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 313 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
| 314 | esp_raise_irq(s); |
| 315 | esp_lower_drq(s); |
bellard | b9788fc | 2005-12-05 20:30:36 +0000 | [diff] [blame] | 316 | } |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 317 | scsi_req_continue(s->current_req); |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 318 | return; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 319 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 320 | } |
| 321 | |
Mark Cave-Ayland | c959f21 | 2021-03-04 22:10:40 +0000 | [diff] [blame] | 322 | static void do_cmd(ESPState *s) |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 323 | { |
Mark Cave-Ayland | fa7505c | 2021-04-07 20:57:56 +0100 | [diff] [blame] | 324 | uint8_t busid = esp_fifo_pop(&s->cmdfifo); |
| 325 | int len; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 326 | |
| 327 | s->cmdfifo_cdb_offset--; |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 328 | |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 329 | /* Ignore extended messages for now */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 330 | if (s->cmdfifo_cdb_offset) { |
Mark Cave-Ayland | fa7505c | 2021-04-07 20:57:56 +0100 | [diff] [blame] | 331 | len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); |
| 332 | esp_fifo_pop_buf(&s->cmdfifo, NULL, len); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 333 | s->cmdfifo_cdb_offset = 0; |
| 334 | } |
| 335 | |
| 336 | do_busid_cmd(s, busid); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 337 | } |
| 338 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 339 | static void satn_pdma_cb(ESPState *s) |
| 340 | { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 341 | s->do_cmd = 0; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 342 | if (!fifo8_is_empty(&s->cmdfifo)) { |
| 343 | s->cmdfifo_cdb_offset = 1; |
Mark Cave-Ayland | c959f21 | 2021-03-04 22:10:40 +0000 | [diff] [blame] | 344 | do_cmd(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 345 | } |
| 346 | } |
| 347 | |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 348 | static void handle_satn(ESPState *s) |
| 349 | { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 350 | int32_t cmdlen; |
| 351 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 352 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 353 | s->dma_cb = handle_satn; |
| 354 | return; |
| 355 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 356 | s->pdma_cb = satn_pdma_cb; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 357 | cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 358 | if (cmdlen > 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 359 | s->cmdfifo_cdb_offset = 1; |
Mark Cave-Ayland | 6072069 | 2021-04-07 20:58:00 +0100 | [diff] [blame] | 360 | s->do_cmd = 0; |
Mark Cave-Ayland | c959f21 | 2021-03-04 22:10:40 +0000 | [diff] [blame] | 361 | do_cmd(s); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 362 | } else if (cmdlen == 0) { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 363 | s->do_cmd = 1; |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 364 | /* Target present, but no cmd yet - switch to command phase */ |
| 365 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 366 | s->rregs[ESP_RSTAT] = STAT_CD; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 367 | } |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 370 | static void s_without_satn_pdma_cb(ESPState *s) |
| 371 | { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 372 | uint32_t len; |
| 373 | |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 374 | s->do_cmd = 0; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 375 | len = fifo8_num_used(&s->cmdfifo); |
| 376 | if (len) { |
| 377 | s->cmdfifo_cdb_offset = 0; |
| 378 | do_busid_cmd(s, 0); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 379 | } |
| 380 | } |
| 381 | |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 382 | static void handle_s_without_atn(ESPState *s) |
| 383 | { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 384 | int32_t cmdlen; |
| 385 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 386 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 387 | s->dma_cb = handle_s_without_atn; |
| 388 | return; |
| 389 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 390 | s->pdma_cb = s_without_satn_pdma_cb; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 391 | cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 392 | if (cmdlen > 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 393 | s->cmdfifo_cdb_offset = 0; |
Mark Cave-Ayland | 6072069 | 2021-04-07 20:58:00 +0100 | [diff] [blame] | 394 | s->do_cmd = 0; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 395 | do_busid_cmd(s, 0); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 396 | } else if (cmdlen == 0) { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 397 | s->do_cmd = 1; |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 398 | /* Target present, but no cmd yet - switch to command phase */ |
| 399 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 400 | s->rregs[ESP_RSTAT] = STAT_CD; |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 401 | } |
| 402 | } |
| 403 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 404 | static void satn_stop_pdma_cb(ESPState *s) |
| 405 | { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 406 | s->do_cmd = 0; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 407 | if (!fifo8_is_empty(&s->cmdfifo)) { |
| 408 | trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 409 | s->do_cmd = 1; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 410 | s->cmdfifo_cdb_offset = 1; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 411 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 412 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 413 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 414 | esp_raise_irq(s); |
| 415 | } |
| 416 | } |
| 417 | |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 418 | static void handle_satn_stop(ESPState *s) |
| 419 | { |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 420 | int32_t cmdlen; |
| 421 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 422 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 423 | s->dma_cb = handle_satn_stop; |
| 424 | return; |
| 425 | } |
Philippe Mathieu-Daudé | c62c1fa | 2020-02-18 10:43:56 +0100 | [diff] [blame] | 426 | s->pdma_cb = satn_stop_pdma_cb; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 427 | cmdlen = get_cmd(s, 1); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 428 | if (cmdlen > 0) { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 429 | trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 430 | s->do_cmd = 1; |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 431 | s->cmdfifo_cdb_offset = 1; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 432 | s->rregs[ESP_RSTAT] = STAT_MO; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 433 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 434 | s->rregs[ESP_RSEQ] = SEQ_MO; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 435 | esp_raise_irq(s); |
Mark Cave-Ayland | 4969131 | 2021-03-04 22:10:48 +0000 | [diff] [blame] | 436 | } else if (cmdlen == 0) { |
Mark Cave-Ayland | bb0bc7b | 2021-03-04 22:10:39 +0000 | [diff] [blame] | 437 | s->do_cmd = 1; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 438 | /* Target present, switch to message out phase */ |
| 439 | s->rregs[ESP_RSEQ] = SEQ_MO; |
| 440 | s->rregs[ESP_RSTAT] = STAT_MO; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 441 | } |
| 442 | } |
| 443 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 444 | static void write_response_pdma_cb(ESPState *s) |
| 445 | { |
| 446 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 447 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 448 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 449 | esp_raise_irq(s); |
| 450 | } |
| 451 | |
pbrook | 0fc5c15 | 2006-05-26 21:53:41 +0000 | [diff] [blame] | 452 | static void write_response(ESPState *s) |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 453 | { |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 454 | uint8_t buf[2]; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 455 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 456 | trace_esp_write_response(s->status); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 457 | |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 458 | buf[0] = s->status; |
| 459 | buf[1] = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 460 | |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 461 | if (s->dma) { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 462 | if (s->dma_memory_write) { |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 463 | s->dma_memory_write(s->dma_opaque, buf, 2); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 464 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 465 | s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 466 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 467 | } else { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 468 | s->pdma_cb = write_response_pdma_cb; |
| 469 | esp_raise_drq(s); |
| 470 | return; |
| 471 | } |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 472 | } else { |
Mark Cave-Ayland | e392255 | 2021-04-07 20:57:51 +0100 | [diff] [blame] | 473 | fifo8_reset(&s->fifo); |
| 474 | fifo8_push_all(&s->fifo, buf, 2); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 475 | s->rregs[ESP_RFLAGS] = 2; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 476 | } |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 477 | esp_raise_irq(s); |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 478 | } |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 479 | |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 480 | static void esp_dma_done(ESPState *s) |
| 481 | { |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 482 | s->rregs[ESP_RSTAT] |= STAT_TC; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 483 | s->rregs[ESP_RINTR] |= INTR_BS; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 484 | s->rregs[ESP_RFLAGS] = 0; |
Mark Cave-Ayland | c47b583 | 2021-03-04 22:10:30 +0000 | [diff] [blame] | 485 | esp_set_tc(s, 0); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 486 | esp_raise_irq(s); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 489 | static void do_dma_pdma_cb(ESPState *s) |
| 490 | { |
Mark Cave-Ayland | 4ca2ba6 | 2021-03-04 22:10:29 +0000 | [diff] [blame] | 491 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 492 | int len; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 493 | uint32_t n; |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 494 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 495 | if (s->do_cmd) { |
| 496 | s->ti_size = 0; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 497 | s->do_cmd = 0; |
Mark Cave-Ayland | c959f21 | 2021-03-04 22:10:40 +0000 | [diff] [blame] | 498 | do_cmd(s); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 499 | esp_lower_drq(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 500 | return; |
| 501 | } |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 502 | |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 503 | if (!s->current_req) { |
| 504 | return; |
| 505 | } |
| 506 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 507 | if (to_device) { |
| 508 | /* Copy FIFO data to device */ |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 509 | len = MIN(s->async_len, ESP_FIFO_SZ); |
| 510 | len = MIN(len, fifo8_num_used(&s->fifo)); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 511 | n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 512 | s->async_buf += n; |
| 513 | s->async_len -= n; |
| 514 | s->ti_size += n; |
| 515 | |
| 516 | if (n < len) { |
| 517 | /* Unaligned accesses can cause FIFO wraparound */ |
| 518 | len = len - n; |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 519 | n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 520 | s->async_buf += n; |
| 521 | s->async_len -= n; |
| 522 | s->ti_size += n; |
| 523 | } |
| 524 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 525 | if (s->async_len == 0) { |
| 526 | scsi_req_continue(s->current_req); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 527 | return; |
| 528 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 529 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 530 | if (esp_get_tc(s) == 0) { |
| 531 | esp_lower_drq(s); |
| 532 | esp_dma_done(s); |
| 533 | } |
| 534 | |
| 535 | return; |
| 536 | } else { |
| 537 | if (s->async_len == 0) { |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 538 | /* Defer until the scsi layer has completed */ |
| 539 | scsi_req_continue(s->current_req); |
| 540 | s->data_in_ready = false; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 541 | return; |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 542 | } |
| 543 | |
| 544 | if (esp_get_tc(s) != 0) { |
| 545 | /* Copy device data to FIFO */ |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 546 | len = MIN(s->async_len, esp_get_tc(s)); |
| 547 | len = MIN(len, fifo8_num_free(&s->fifo)); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 548 | fifo8_push_all(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 549 | s->async_buf += len; |
| 550 | s->async_len -= len; |
| 551 | s->ti_size -= len; |
| 552 | esp_set_tc(s, esp_get_tc(s) - len); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 553 | |
| 554 | if (esp_get_tc(s) == 0) { |
| 555 | /* Indicate transfer to FIFO is complete */ |
| 556 | s->rregs[ESP_RSTAT] |= STAT_TC; |
| 557 | } |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 558 | return; |
| 559 | } |
| 560 | |
| 561 | /* Partially filled a scsi buffer. Complete immediately. */ |
| 562 | esp_lower_drq(s); |
| 563 | esp_dma_done(s); |
| 564 | } |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 565 | } |
| 566 | |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 567 | static void esp_do_dma(ESPState *s) |
| 568 | { |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 569 | uint32_t len, cmdlen; |
Mark Cave-Ayland | 4ca2ba6 | 2021-03-04 22:10:29 +0000 | [diff] [blame] | 570 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 571 | uint8_t buf[ESP_CMDFIFO_SZ]; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 572 | |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 573 | len = esp_get_tc(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 574 | if (s->do_cmd) { |
Laurent Vivier | 1540743 | 2019-10-26 18:45:36 +0200 | [diff] [blame] | 575 | /* |
| 576 | * handle_ti_cmd() case: esp_do_dma() is called only from |
| 577 | * handle_ti_cmd() with do_cmd != NULL (see the assert()) |
| 578 | */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 579 | cmdlen = fifo8_num_used(&s->cmdfifo); |
| 580 | trace_esp_do_dma(cmdlen, len); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 581 | if (s->dma_memory_read) { |
Mark Cave-Ayland | 0ebb5fd | 2021-04-07 20:57:58 +0100 | [diff] [blame] | 582 | len = MIN(len, fifo8_num_free(&s->cmdfifo)); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 583 | s->dma_memory_read(s->dma_opaque, buf, len); |
| 584 | fifo8_push_all(&s->cmdfifo, buf, len); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 585 | } else { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 586 | s->pdma_cb = do_dma_pdma_cb; |
| 587 | esp_raise_drq(s); |
| 588 | return; |
| 589 | } |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 590 | trace_esp_handle_ti_cmd(cmdlen); |
Laurent Vivier | 1540743 | 2019-10-26 18:45:36 +0200 | [diff] [blame] | 591 | s->ti_size = 0; |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 592 | if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { |
| 593 | /* No command received */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 594 | if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 595 | return; |
| 596 | } |
| 597 | |
| 598 | /* Command has been received */ |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 599 | s->do_cmd = 0; |
| 600 | do_cmd(s); |
| 601 | } else { |
| 602 | /* |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 603 | * Extra message out bytes received: update cmdfifo_cdb_offset |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 604 | * and then switch to commmand phase |
| 605 | */ |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 606 | s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); |
Mark Cave-Ayland | 799d90d | 2021-03-04 22:10:58 +0000 | [diff] [blame] | 607 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
| 608 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 609 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 610 | esp_raise_irq(s); |
| 611 | } |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 612 | return; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 613 | } |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 614 | if (!s->current_req) { |
| 615 | return; |
| 616 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 617 | if (s->async_len == 0) { |
| 618 | /* Defer until data is available. */ |
| 619 | return; |
| 620 | } |
| 621 | if (len > s->async_len) { |
| 622 | len = s->async_len; |
| 623 | } |
| 624 | if (to_device) { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 625 | if (s->dma_memory_read) { |
| 626 | s->dma_memory_read(s->dma_opaque, s->async_buf, len); |
| 627 | } else { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 628 | s->pdma_cb = do_dma_pdma_cb; |
| 629 | esp_raise_drq(s); |
| 630 | return; |
| 631 | } |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 632 | } else { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 633 | if (s->dma_memory_write) { |
| 634 | s->dma_memory_write(s->dma_opaque, s->async_buf, len); |
| 635 | } else { |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 636 | /* Adjust TC for any leftover data in the FIFO */ |
| 637 | if (!fifo8_is_empty(&s->fifo)) { |
| 638 | esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo)); |
| 639 | } |
| 640 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 641 | /* Copy device data to FIFO */ |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 642 | len = MIN(len, fifo8_num_free(&s->fifo)); |
| 643 | fifo8_push_all(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 644 | s->async_buf += len; |
| 645 | s->async_len -= len; |
| 646 | s->ti_size -= len; |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 647 | |
| 648 | /* |
| 649 | * MacOS toolbox uses a TI length of 16 bytes for all commands, so |
| 650 | * commands shorter than this must be padded accordingly |
| 651 | */ |
| 652 | if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) { |
| 653 | while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 654 | esp_fifo_push(&s->fifo, 0); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 655 | len++; |
| 656 | } |
| 657 | } |
| 658 | |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 659 | esp_set_tc(s, esp_get_tc(s) - len); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 660 | s->pdma_cb = do_dma_pdma_cb; |
| 661 | esp_raise_drq(s); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 662 | |
| 663 | /* Indicate transfer to FIFO is complete */ |
| 664 | s->rregs[ESP_RSTAT] |= STAT_TC; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 665 | return; |
| 666 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 667 | } |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 668 | esp_set_tc(s, esp_get_tc(s) - len); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 669 | s->async_buf += len; |
| 670 | s->async_len -= len; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 671 | if (to_device) { |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 672 | s->ti_size += len; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 673 | } else { |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 674 | s->ti_size -= len; |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 675 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 676 | if (s->async_len == 0) { |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 677 | scsi_req_continue(s->current_req); |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 678 | /* |
| 679 | * If there is still data to be read from the device then |
| 680 | * complete the DMA operation immediately. Otherwise defer |
| 681 | * until the scsi layer has completed. |
| 682 | */ |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 683 | if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 684 | return; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 685 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 686 | } |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 687 | |
| 688 | /* Partially filled a scsi buffer. Complete immediately. */ |
| 689 | esp_dma_done(s); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 690 | esp_lower_drq(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 691 | } |
| 692 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 693 | static void esp_do_nodma(ESPState *s) |
| 694 | { |
| 695 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 696 | uint32_t cmdlen; |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 697 | int len; |
| 698 | |
| 699 | if (s->do_cmd) { |
| 700 | cmdlen = fifo8_num_used(&s->cmdfifo); |
| 701 | trace_esp_handle_ti_cmd(cmdlen); |
| 702 | s->ti_size = 0; |
| 703 | if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { |
| 704 | /* No command received */ |
| 705 | if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { |
| 706 | return; |
| 707 | } |
| 708 | |
| 709 | /* Command has been received */ |
| 710 | s->do_cmd = 0; |
| 711 | do_cmd(s); |
| 712 | } else { |
| 713 | /* |
| 714 | * Extra message out bytes received: update cmdfifo_cdb_offset |
| 715 | * and then switch to commmand phase |
| 716 | */ |
| 717 | s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); |
| 718 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
| 719 | s->rregs[ESP_RSEQ] = SEQ_CD; |
| 720 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 721 | esp_raise_irq(s); |
| 722 | } |
| 723 | return; |
| 724 | } |
| 725 | |
Mark Cave-Ayland | 0db8953 | 2021-04-07 20:57:50 +0100 | [diff] [blame] | 726 | if (!s->current_req) { |
| 727 | return; |
| 728 | } |
| 729 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 730 | if (s->async_len == 0) { |
| 731 | /* Defer until data is available. */ |
| 732 | return; |
| 733 | } |
| 734 | |
| 735 | if (to_device) { |
| 736 | len = MIN(fifo8_num_used(&s->fifo), ESP_FIFO_SZ); |
Mark Cave-Ayland | 7b320a8 | 2021-04-07 20:57:54 +0100 | [diff] [blame] | 737 | esp_fifo_pop_buf(&s->fifo, s->async_buf, len); |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 738 | s->async_buf += len; |
| 739 | s->async_len -= len; |
| 740 | s->ti_size += len; |
| 741 | } else { |
| 742 | len = MIN(s->ti_size, s->async_len); |
| 743 | len = MIN(len, fifo8_num_free(&s->fifo)); |
| 744 | fifo8_push_all(&s->fifo, s->async_buf, len); |
| 745 | s->async_buf += len; |
| 746 | s->async_len -= len; |
| 747 | s->ti_size -= len; |
| 748 | } |
| 749 | |
| 750 | if (s->async_len == 0) { |
| 751 | scsi_req_continue(s->current_req); |
| 752 | |
| 753 | if (to_device || s->ti_size == 0) { |
| 754 | return; |
| 755 | } |
| 756 | } |
| 757 | |
| 758 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 759 | esp_raise_irq(s); |
| 760 | } |
| 761 | |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 762 | void esp_command_complete(SCSIRequest *req, size_t resid) |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 763 | { |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 764 | ESPState *s = req->hba_private; |
| 765 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 766 | trace_esp_command_complete(); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 767 | if (s->ti_size != 0) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 768 | trace_esp_command_complete_unexpected(); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 769 | } |
| 770 | s->ti_size = 0; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 771 | s->async_len = 0; |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 772 | if (req->status) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 773 | trace_esp_command_complete_fail(); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 774 | } |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 775 | s->status = req->status; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 776 | s->rregs[ESP_RSTAT] = STAT_ST; |
| 777 | esp_dma_done(s); |
Mark Cave-Ayland | 82141c8 | 2021-03-04 22:10:49 +0000 | [diff] [blame] | 778 | esp_lower_drq(s); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 779 | if (s->current_req) { |
| 780 | scsi_req_unref(s->current_req); |
| 781 | s->current_req = NULL; |
| 782 | s->current_dev = NULL; |
| 783 | } |
| 784 | } |
| 785 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 786 | void esp_transfer_data(SCSIRequest *req, uint32_t len) |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 787 | { |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 788 | ESPState *s = req->hba_private; |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 789 | int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 790 | uint32_t dmalen = esp_get_tc(s); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 791 | |
Paolo Bonzini | 7f0b6e1 | 2016-06-15 14:29:33 +0200 | [diff] [blame] | 792 | assert(!s->do_cmd); |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 793 | trace_esp_transfer_data(dmalen, s->ti_size); |
Paolo Bonzini | aba1f02 | 2011-05-20 20:18:07 +0200 | [diff] [blame] | 794 | s->async_len = len; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 795 | s->async_buf = scsi_req_get_buf(req); |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 796 | |
| 797 | if (!to_device && !s->data_in_ready) { |
| 798 | /* |
| 799 | * Initial incoming data xfer is complete so raise command |
| 800 | * completion interrupt |
| 801 | */ |
| 802 | s->data_in_ready = true; |
| 803 | s->rregs[ESP_RSTAT] |= STAT_TC; |
| 804 | s->rregs[ESP_RINTR] |= INTR_BS; |
| 805 | esp_raise_irq(s); |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 806 | } |
| 807 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 808 | if (s->ti_cmd == 0) { |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 809 | /* |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 810 | * Always perform the initial transfer upon reception of the next TI |
| 811 | * command to ensure the DMA/non-DMA status of the command is correct. |
| 812 | * It is not possible to use s->dma directly in the section below as |
| 813 | * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the |
| 814 | * async data transfer is delayed then s->dma is set incorrectly. |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 815 | */ |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 816 | return; |
| 817 | } |
| 818 | |
Mark Cave-Ayland | 880d308 | 2021-05-19 11:07:59 +0100 | [diff] [blame^] | 819 | if (s->ti_cmd == (CMD_TI | CMD_DMA)) { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 820 | if (dmalen) { |
| 821 | esp_do_dma(s); |
| 822 | } else if (s->ti_size <= 0) { |
| 823 | /* |
| 824 | * If this was the last part of a DMA transfer then the |
| 825 | * completion interrupt is deferred to here. |
| 826 | */ |
| 827 | esp_dma_done(s); |
| 828 | esp_lower_drq(s); |
| 829 | } |
Mark Cave-Ayland | 880d308 | 2021-05-19 11:07:59 +0100 | [diff] [blame^] | 830 | } else if (s->ti_cmd == CMD_TI) { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 831 | esp_do_nodma(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 832 | } |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 833 | } |
| 834 | |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 835 | static void handle_ti(ESPState *s) |
| 836 | { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 837 | uint32_t dmalen; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 838 | |
Hervé Poussineau | 7246e16 | 2012-07-09 12:02:23 +0200 | [diff] [blame] | 839 | if (s->dma && !s->dma_enabled) { |
| 840 | s->dma_cb = handle_ti; |
| 841 | return; |
| 842 | } |
| 843 | |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 844 | s->ti_cmd = s->rregs[ESP_CMD]; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 845 | if (s->dma) { |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 846 | dmalen = esp_get_tc(s); |
Mark Cave-Ayland | b76624d | 2021-03-04 22:10:35 +0000 | [diff] [blame] | 847 | trace_esp_handle_ti(dmalen); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 848 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 849 | esp_do_dma(s); |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 850 | } else { |
| 851 | trace_esp_handle_ti(s->ti_size); |
| 852 | esp_do_nodma(s); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 853 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 854 | } |
| 855 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 856 | void esp_hard_reset(ESPState *s) |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 857 | { |
blueswir1 | 5aca8c3 | 2007-05-26 17:39:43 +0000 | [diff] [blame] | 858 | memset(s->rregs, 0, ESP_REGS); |
| 859 | memset(s->wregs, 0, ESP_REGS); |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 860 | s->tchi_written = 0; |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 861 | s->ti_size = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 862 | fifo8_reset(&s->fifo); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 863 | fifo8_reset(&s->cmdfifo); |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 864 | s->dma = 0; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 865 | s->do_cmd = 0; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 866 | s->dma_cb = NULL; |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 867 | |
| 868 | s->rregs[ESP_CFG1] = 7; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 869 | } |
| 870 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 871 | static void esp_soft_reset(ESPState *s) |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 872 | { |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 873 | qemu_irq_lower(s->irq); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 874 | qemu_irq_lower(s->irq_data); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 875 | esp_hard_reset(s); |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 876 | } |
| 877 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 878 | static void parent_esp_reset(ESPState *s, int irq, int level) |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 879 | { |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 880 | if (level) { |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 881 | esp_soft_reset(s); |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 882 | } |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 883 | } |
| 884 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 885 | uint64_t esp_reg_read(ESPState *s, uint32_t saddr) |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 886 | { |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 887 | uint32_t val; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 888 | |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 889 | switch (saddr) { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 890 | case ESP_FIFO: |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 891 | if (s->dma_memory_read && s->dma_memory_write && |
| 892 | (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { |
Prasad J Pandit | ff58955 | 2016-06-06 22:04:43 +0530 | [diff] [blame] | 893 | /* Data out. */ |
| 894 | qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); |
| 895 | s->rregs[ESP_FIFO] = 0; |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 896 | } else { |
Mark Cave-Ayland | c5fef91 | 2021-04-07 20:57:53 +0100 | [diff] [blame] | 897 | s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 898 | } |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 899 | val = s->rregs[ESP_FIFO]; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 900 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 901 | case ESP_RINTR: |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 902 | /* |
| 903 | * Clear sequence step, interrupt register and all status bits |
| 904 | * except TC |
| 905 | */ |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 906 | val = s->rregs[ESP_RINTR]; |
Blue Swirl | 2814df2 | 2009-07-31 07:26:44 +0000 | [diff] [blame] | 907 | s->rregs[ESP_RINTR] = 0; |
| 908 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
Mark Cave-Ayland | af947a3 | 2021-05-18 22:25:11 +0100 | [diff] [blame] | 909 | /* |
| 910 | * According to the datasheet ESP_RSEQ should be cleared, but as the |
| 911 | * emulation currently defers information transfers to the next TI |
| 912 | * command leave it for now so that pedantic guests such as the old |
| 913 | * Linux 2.6 driver see the correct flags before the next SCSI phase |
| 914 | * transition. |
| 915 | * |
| 916 | * s->rregs[ESP_RSEQ] = SEQ_0; |
| 917 | */ |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 918 | esp_lower_irq(s); |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 919 | break; |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 920 | case ESP_TCHI: |
| 921 | /* Return the unique id if the value has never been written */ |
| 922 | if (!s->tchi_written) { |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 923 | val = s->chip_id; |
| 924 | } else { |
| 925 | val = s->rregs[saddr]; |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 926 | } |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 927 | break; |
Mark Cave-Ayland | 238ec4d | 2021-03-04 22:11:01 +0000 | [diff] [blame] | 928 | case ESP_RFLAGS: |
| 929 | /* Bottom 5 bits indicate number of bytes in FIFO */ |
| 930 | val = fifo8_num_used(&s->fifo); |
| 931 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 932 | default: |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 933 | val = s->rregs[saddr]; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 934 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 935 | } |
Mark Cave-Ayland | b630c07 | 2021-03-04 22:10:27 +0000 | [diff] [blame] | 936 | |
| 937 | trace_esp_mem_readb(saddr, val); |
| 938 | return val; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 939 | } |
| 940 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 941 | void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 942 | { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 943 | trace_esp_mem_writeb(saddr, s->wregs[saddr], val); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 944 | switch (saddr) { |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 945 | case ESP_TCHI: |
| 946 | s->tchi_written = true; |
| 947 | /* fall through */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 948 | case ESP_TCLO: |
| 949 | case ESP_TCMID: |
| 950 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 951 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 952 | case ESP_FIFO: |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 953 | if (s->do_cmd) { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 954 | esp_fifo_push(&s->cmdfifo, val); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 955 | } else { |
Mark Cave-Ayland | e5455b8 | 2021-04-07 20:57:52 +0100 | [diff] [blame] | 956 | esp_fifo_push(&s->fifo, val); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 957 | } |
Mark Cave-Ayland | 4e0ed62 | 2021-03-04 22:10:56 +0000 | [diff] [blame] | 958 | |
| 959 | /* Non-DMA transfers raise an interrupt after every byte */ |
| 960 | if (s->rregs[ESP_CMD] == CMD_TI) { |
| 961 | s->rregs[ESP_RINTR] |= INTR_FC | INTR_BS; |
| 962 | esp_raise_irq(s); |
| 963 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 964 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 965 | case ESP_CMD: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 966 | s->rregs[saddr] = val; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 967 | if (val & CMD_DMA) { |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 968 | s->dma = 1; |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 969 | /* Reload DMA counter. */ |
Mark Cave-Ayland | 96676c2 | 2021-03-04 22:10:32 +0000 | [diff] [blame] | 970 | if (esp_get_stc(s) == 0) { |
| 971 | esp_set_tc(s, 0x10000); |
| 972 | } else { |
| 973 | esp_set_tc(s, esp_get_stc(s)); |
| 974 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 975 | } else { |
| 976 | s->dma = 0; |
| 977 | } |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 978 | switch (val & CMD_CMD) { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 979 | case CMD_NOP: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 980 | trace_esp_mem_writeb_cmd_nop(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 981 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 982 | case CMD_FLUSH: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 983 | trace_esp_mem_writeb_cmd_flush(val); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 984 | fifo8_reset(&s->fifo); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 985 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 986 | case CMD_RESET: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 987 | trace_esp_mem_writeb_cmd_reset(val); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 988 | esp_soft_reset(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 989 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 990 | case CMD_BUSRESET: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 991 | trace_esp_mem_writeb_cmd_bus_reset(val); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 992 | if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 993 | s->rregs[ESP_RINTR] |= INTR_RST; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 994 | esp_raise_irq(s); |
bellard | 9e61bde | 2005-11-11 00:24:58 +0000 | [diff] [blame] | 995 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 996 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 997 | case CMD_TI: |
Mark Cave-Ayland | 0097d3e | 2021-03-04 22:10:26 +0000 | [diff] [blame] | 998 | trace_esp_mem_writeb_cmd_ti(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 999 | handle_ti(s); |
| 1000 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1001 | case CMD_ICCS: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1002 | trace_esp_mem_writeb_cmd_iccs(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1003 | write_response(s); |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 1004 | s->rregs[ESP_RINTR] |= INTR_FC; |
blueswir1 | 4bf5801 | 2008-11-30 10:24:13 +0000 | [diff] [blame] | 1005 | s->rregs[ESP_RSTAT] |= STAT_MI; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1006 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1007 | case CMD_MSGACC: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1008 | trace_esp_mem_writeb_cmd_msgacc(val); |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 1009 | s->rregs[ESP_RINTR] |= INTR_DC; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1010 | s->rregs[ESP_RSEQ] = 0; |
Artyom Tarasenko | 4e2a68c | 2009-08-31 19:03:51 +0200 | [diff] [blame] | 1011 | s->rregs[ESP_RFLAGS] = 0; |
| 1012 | esp_raise_irq(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1013 | break; |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 1014 | case CMD_PAD: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1015 | trace_esp_mem_writeb_cmd_pad(val); |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 1016 | s->rregs[ESP_RSTAT] = STAT_TC; |
Mark Cave-Ayland | cf47a41 | 2021-03-04 22:10:53 +0000 | [diff] [blame] | 1017 | s->rregs[ESP_RINTR] |= INTR_FC; |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 1018 | s->rregs[ESP_RSEQ] = 0; |
| 1019 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1020 | case CMD_SATN: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1021 | trace_esp_mem_writeb_cmd_satn(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1022 | break; |
Hervé Poussineau | 6915bff | 2012-07-09 12:02:25 +0200 | [diff] [blame] | 1023 | case CMD_RSTATN: |
| 1024 | trace_esp_mem_writeb_cmd_rstatn(val); |
| 1025 | break; |
Blue Swirl | 5e1e0a3 | 2009-08-22 13:54:31 +0000 | [diff] [blame] | 1026 | case CMD_SEL: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1027 | trace_esp_mem_writeb_cmd_sel(val); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 1028 | handle_s_without_atn(s); |
Blue Swirl | 5e1e0a3 | 2009-08-22 13:54:31 +0000 | [diff] [blame] | 1029 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1030 | case CMD_SELATN: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1031 | trace_esp_mem_writeb_cmd_selatn(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1032 | handle_satn(s); |
| 1033 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1034 | case CMD_SELATNS: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1035 | trace_esp_mem_writeb_cmd_selatns(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1036 | handle_satn_stop(s); |
| 1037 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1038 | case CMD_ENSEL: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 1039 | trace_esp_mem_writeb_cmd_ensel(val); |
blueswir1 | e392683 | 2008-11-29 16:51:42 +0000 | [diff] [blame] | 1040 | s->rregs[ESP_RINTR] = 0; |
blueswir1 | 74ec604 | 2007-08-11 07:58:41 +0000 | [diff] [blame] | 1041 | break; |
Hervé Poussineau | 6fe84c1 | 2012-07-09 12:02:24 +0200 | [diff] [blame] | 1042 | case CMD_DISSEL: |
| 1043 | trace_esp_mem_writeb_cmd_dissel(val); |
| 1044 | s->rregs[ESP_RINTR] = 0; |
| 1045 | esp_raise_irq(s); |
| 1046 | break; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1047 | default: |
Hervé Poussineau | 3af4e9a | 2012-07-09 12:02:29 +0200 | [diff] [blame] | 1048 | trace_esp_error_unhandled_command(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1049 | break; |
| 1050 | } |
| 1051 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1052 | case ESP_WBUSID ... ESP_WSYNO: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 1053 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1054 | case ESP_CFG1: |
Paolo Bonzini | 9ea73f8 | 2012-08-02 15:43:39 +0200 | [diff] [blame] | 1055 | case ESP_CFG2: case ESP_CFG3: |
| 1056 | case ESP_RES3: case ESP_RES4: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 1057 | s->rregs[saddr] = val; |
| 1058 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 1059 | case ESP_WCCF ... ESP_WTEST: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 1060 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1061 | default: |
Hervé Poussineau | 3af4e9a | 2012-07-09 12:02:29 +0200 | [diff] [blame] | 1062 | trace_esp_error_invalid_write(val, saddr); |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 1063 | return; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1064 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 1065 | s->wregs[saddr] = val; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1066 | } |
| 1067 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1068 | static bool esp_mem_accepts(void *opaque, hwaddr addr, |
Peter Maydell | 8372d38 | 2018-05-31 14:50:52 +0100 | [diff] [blame] | 1069 | unsigned size, bool is_write, |
| 1070 | MemTxAttrs attrs) |
Avi Kivity | 67bb531 | 2011-11-13 13:07:04 +0200 | [diff] [blame] | 1071 | { |
| 1072 | return (size == 1) || (is_write && size == 4); |
| 1073 | } |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1074 | |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1075 | static bool esp_is_before_version_5(void *opaque, int version_id) |
| 1076 | { |
| 1077 | ESPState *s = ESP(opaque); |
| 1078 | |
| 1079 | version_id = MIN(version_id, s->mig_version_id); |
| 1080 | return version_id < 5; |
| 1081 | } |
| 1082 | |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 1083 | static bool esp_is_version_5(void *opaque, int version_id) |
| 1084 | { |
| 1085 | ESPState *s = ESP(opaque); |
| 1086 | |
| 1087 | version_id = MIN(version_id, s->mig_version_id); |
| 1088 | return version_id == 5; |
| 1089 | } |
| 1090 | |
Mark Cave-Ayland | ff4a1da | 2021-04-07 13:48:42 +0100 | [diff] [blame] | 1091 | int esp_pre_save(void *opaque) |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1092 | { |
Mark Cave-Ayland | ff4a1da | 2021-04-07 13:48:42 +0100 | [diff] [blame] | 1093 | ESPState *s = ESP(object_resolve_path_component( |
| 1094 | OBJECT(opaque), "esp")); |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1095 | |
| 1096 | s->mig_version_id = vmstate_esp.version_id; |
| 1097 | return 0; |
| 1098 | } |
| 1099 | |
| 1100 | static int esp_post_load(void *opaque, int version_id) |
| 1101 | { |
| 1102 | ESPState *s = ESP(opaque); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1103 | int len, i; |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1104 | |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1105 | version_id = MIN(version_id, s->mig_version_id); |
| 1106 | |
| 1107 | if (version_id < 5) { |
| 1108 | esp_set_tc(s, s->mig_dma_left); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1109 | |
| 1110 | /* Migrate ti_buf to fifo */ |
| 1111 | len = s->mig_ti_wptr - s->mig_ti_rptr; |
| 1112 | for (i = 0; i < len; i++) { |
| 1113 | fifo8_push(&s->fifo, s->mig_ti_buf[i]); |
| 1114 | } |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1115 | |
| 1116 | /* Migrate cmdbuf to cmdfifo */ |
| 1117 | for (i = 0; i < s->mig_cmdlen; i++) { |
| 1118 | fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); |
| 1119 | } |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1120 | } |
| 1121 | |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1122 | s->mig_version_id = vmstate_esp.version_id; |
| 1123 | return 0; |
| 1124 | } |
| 1125 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 1126 | const VMStateDescription vmstate_esp = { |
Mark Cave-Ayland | 94d5c79d | 2021-03-04 22:10:22 +0000 | [diff] [blame] | 1127 | .name = "esp", |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1128 | .version_id = 5, |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1129 | .minimum_version_id = 3, |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1130 | .post_load = esp_post_load, |
Juan Quintela | 35d0845 | 2014-04-16 16:01:33 +0200 | [diff] [blame] | 1131 | .fields = (VMStateField[]) { |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1132 | VMSTATE_BUFFER(rregs, ESPState), |
| 1133 | VMSTATE_BUFFER(wregs, ESPState), |
| 1134 | VMSTATE_INT32(ti_size, ESPState), |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1135 | VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), |
| 1136 | VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), |
| 1137 | VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), |
Paolo Bonzini | 3944966 | 2011-05-20 20:10:02 +0200 | [diff] [blame] | 1138 | VMSTATE_UINT32(status, ESPState), |
Mark Cave-Ayland | 4aaa6ac | 2021-03-04 22:10:55 +0000 | [diff] [blame] | 1139 | VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, |
| 1140 | esp_is_before_version_5), |
| 1141 | VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, |
| 1142 | esp_is_before_version_5), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1143 | VMSTATE_UINT32(dma, ESPState), |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1144 | VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, |
| 1145 | esp_is_before_version_5, 0, 16), |
| 1146 | VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, |
| 1147 | esp_is_before_version_5, 16, |
| 1148 | sizeof(typeof_field(ESPState, mig_cmdbuf))), |
| 1149 | VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1150 | VMSTATE_UINT32(do_cmd, ESPState), |
Mark Cave-Ayland | 6cc88d6 | 2021-03-04 22:10:34 +0000 | [diff] [blame] | 1151 | VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), |
Mark Cave-Ayland | 4e78f3b | 2021-03-04 22:10:54 +0000 | [diff] [blame] | 1152 | VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1153 | VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1154 | VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1155 | VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), |
Mark Cave-Ayland | 1b9e48a | 2021-03-04 22:11:02 +0000 | [diff] [blame] | 1156 | VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1157 | VMSTATE_END_OF_LIST() |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1158 | }, |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 1159 | }; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1160 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1161 | static void sysbus_esp_mem_write(void *opaque, hwaddr addr, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1162 | uint64_t val, unsigned int size) |
| 1163 | { |
| 1164 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1165 | ESPState *s = ESP(&sysbus->esp); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1166 | uint32_t saddr; |
| 1167 | |
| 1168 | saddr = addr >> sysbus->it_shift; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1169 | esp_reg_write(s, saddr, val); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1170 | } |
| 1171 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1172 | static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1173 | unsigned int size) |
| 1174 | { |
| 1175 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1176 | ESPState *s = ESP(&sysbus->esp); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1177 | uint32_t saddr; |
| 1178 | |
| 1179 | saddr = addr >> sysbus->it_shift; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1180 | return esp_reg_read(s, saddr); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1181 | } |
| 1182 | |
| 1183 | static const MemoryRegionOps sysbus_esp_mem_ops = { |
| 1184 | .read = sysbus_esp_mem_read, |
| 1185 | .write = sysbus_esp_mem_write, |
| 1186 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 1187 | .valid.accepts = esp_mem_accepts, |
| 1188 | }; |
| 1189 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1190 | static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, |
| 1191 | uint64_t val, unsigned int size) |
| 1192 | { |
| 1193 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1194 | ESPState *s = ESP(&sysbus->esp); |
Mark Cave-Ayland | 3c42140 | 2021-03-04 22:10:45 +0000 | [diff] [blame] | 1195 | uint32_t dmalen; |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1196 | |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 1197 | trace_esp_pdma_write(size); |
| 1198 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1199 | switch (size) { |
| 1200 | case 1: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1201 | esp_pdma_write(s, val); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1202 | break; |
| 1203 | case 2: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1204 | esp_pdma_write(s, val >> 8); |
| 1205 | esp_pdma_write(s, val); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1206 | break; |
| 1207 | } |
Mark Cave-Ayland | 3c42140 | 2021-03-04 22:10:45 +0000 | [diff] [blame] | 1208 | dmalen = esp_get_tc(s); |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 1209 | if (dmalen == 0 || fifo8_num_free(&s->fifo) < 2) { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1210 | s->pdma_cb(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1211 | } |
| 1212 | } |
| 1213 | |
| 1214 | static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, |
| 1215 | unsigned int size) |
| 1216 | { |
| 1217 | SysBusESPState *sysbus = opaque; |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1218 | ESPState *s = ESP(&sysbus->esp); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1219 | uint64_t val = 0; |
| 1220 | |
Mark Cave-Ayland | 960ebfd | 2021-03-04 22:10:28 +0000 | [diff] [blame] | 1221 | trace_esp_pdma_read(size); |
| 1222 | |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1223 | switch (size) { |
| 1224 | case 1: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1225 | val = esp_pdma_read(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1226 | break; |
| 1227 | case 2: |
Mark Cave-Ayland | 761bef7 | 2021-03-04 22:10:36 +0000 | [diff] [blame] | 1228 | val = esp_pdma_read(s); |
| 1229 | val = (val << 8) | esp_pdma_read(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1230 | break; |
| 1231 | } |
Mark Cave-Ayland | 7aa6bae | 2021-03-04 22:11:03 +0000 | [diff] [blame] | 1232 | if (fifo8_num_used(&s->fifo) < 2) { |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1233 | s->pdma_cb(s); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1234 | } |
| 1235 | return val; |
| 1236 | } |
| 1237 | |
| 1238 | static const MemoryRegionOps sysbus_esp_pdma_ops = { |
| 1239 | .read = sysbus_esp_pdma_read, |
| 1240 | .write = sysbus_esp_pdma_write, |
| 1241 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 1242 | .valid.min_access_size = 1, |
Mark Cave-Ayland | cf1b828 | 2021-03-04 22:10:51 +0000 | [diff] [blame] | 1243 | .valid.max_access_size = 4, |
| 1244 | .impl.min_access_size = 1, |
| 1245 | .impl.max_access_size = 2, |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1246 | }; |
| 1247 | |
Paolo Bonzini | afd4030 | 2011-08-13 15:44:45 +0200 | [diff] [blame] | 1248 | static const struct SCSIBusInfo esp_scsi_info = { |
| 1249 | .tcq = false, |
Paolo Bonzini | 7e0380b | 2011-08-13 18:55:17 +0200 | [diff] [blame] | 1250 | .max_target = ESP_MAX_DEVS, |
| 1251 | .max_lun = 7, |
Paolo Bonzini | afd4030 | 2011-08-13 15:44:45 +0200 | [diff] [blame] | 1252 | |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 1253 | .transfer_data = esp_transfer_data, |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 1254 | .complete = esp_command_complete, |
| 1255 | .cancel = esp_request_cancelled |
Paolo Bonzini | cfdc1bb | 2011-04-18 17:11:14 +0200 | [diff] [blame] | 1256 | }; |
| 1257 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1258 | static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1259 | { |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1260 | SysBusESPState *sysbus = SYSBUS_ESP(opaque); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1261 | ESPState *s = ESP(&sysbus->esp); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1262 | |
| 1263 | switch (irq) { |
| 1264 | case 0: |
| 1265 | parent_esp_reset(s, irq, level); |
| 1266 | break; |
| 1267 | case 1: |
| 1268 | esp_dma_enable(opaque, irq, level); |
| 1269 | break; |
| 1270 | } |
| 1271 | } |
| 1272 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1273 | static void sysbus_esp_realize(DeviceState *dev, Error **errp) |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1274 | { |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1275 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1276 | SysBusESPState *sysbus = SYSBUS_ESP(dev); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1277 | ESPState *s = ESP(&sysbus->esp); |
| 1278 | |
| 1279 | if (!qdev_realize(DEVICE(s), NULL, errp)) { |
| 1280 | return; |
| 1281 | } |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1282 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1283 | sysbus_init_irq(sbd, &s->irq); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1284 | sysbus_init_irq(sbd, &s->irq_data); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1285 | assert(sysbus->it_shift != -1); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1286 | |
Hervé Poussineau | d32e4b3 | 2012-07-09 12:02:26 +0200 | [diff] [blame] | 1287 | s->chip_id = TCHI_FAS100A; |
Paolo Bonzini | 2977673 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 1288 | memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1289 | sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1290 | sysbus_init_mmio(sbd, &sysbus->iomem); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1291 | memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, |
Mark Cave-Ayland | cf1b828 | 2021-03-04 22:10:51 +0000 | [diff] [blame] | 1292 | sysbus, "esp-pdma", 4); |
Laurent Vivier | 74d71ea | 2019-10-26 18:45:38 +0200 | [diff] [blame] | 1293 | sysbus_init_mmio(sbd, &sysbus->pdma); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1294 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1295 | qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 1296 | |
Andreas Färber | b1187b5 | 2013-08-23 20:30:03 +0200 | [diff] [blame] | 1297 | scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 1298 | } |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1299 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1300 | static void sysbus_esp_hard_reset(DeviceState *dev) |
| 1301 | { |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1302 | SysBusESPState *sysbus = SYSBUS_ESP(dev); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1303 | ESPState *s = ESP(&sysbus->esp); |
| 1304 | |
| 1305 | esp_hard_reset(s); |
| 1306 | } |
| 1307 | |
| 1308 | static void sysbus_esp_init(Object *obj) |
| 1309 | { |
| 1310 | SysBusESPState *sysbus = SYSBUS_ESP(obj); |
| 1311 | |
| 1312 | object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1313 | } |
| 1314 | |
| 1315 | static const VMStateDescription vmstate_sysbus_esp_scsi = { |
| 1316 | .name = "sysbusespscsi", |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1317 | .version_id = 2, |
Guenter Roeck | ea84a44 | 2018-11-29 09:17:42 -0800 | [diff] [blame] | 1318 | .minimum_version_id = 1, |
Mark Cave-Ayland | ff4a1da | 2021-04-07 13:48:42 +0100 | [diff] [blame] | 1319 | .pre_save = esp_pre_save, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1320 | .fields = (VMStateField[]) { |
Mark Cave-Ayland | 0bd005b | 2021-03-04 22:10:25 +0000 | [diff] [blame] | 1321 | VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1322 | VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), |
| 1323 | VMSTATE_END_OF_LIST() |
| 1324 | } |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1325 | }; |
| 1326 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1327 | static void sysbus_esp_class_init(ObjectClass *klass, void *data) |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1328 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 1329 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1330 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 1331 | dc->realize = sysbus_esp_realize; |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1332 | dc->reset = sysbus_esp_hard_reset; |
| 1333 | dc->vmsd = &vmstate_sysbus_esp_scsi; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 1334 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 1335 | } |
| 1336 | |
Hervé Poussineau | 1f07730 | 2012-08-02 10:40:30 +0200 | [diff] [blame] | 1337 | static const TypeInfo sysbus_esp_info = { |
Mark Cave-Ayland | 84fbefe | 2021-03-04 22:10:23 +0000 | [diff] [blame] | 1338 | .name = TYPE_SYSBUS_ESP, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 1339 | .parent = TYPE_SYS_BUS_DEVICE, |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1340 | .instance_init = sysbus_esp_init, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1341 | .instance_size = sizeof(SysBusESPState), |
| 1342 | .class_init = sysbus_esp_class_init, |
Blue Swirl | 63235df | 2009-10-24 16:34:21 +0000 | [diff] [blame] | 1343 | }; |
| 1344 | |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1345 | static void esp_finalize(Object *obj) |
| 1346 | { |
| 1347 | ESPState *s = ESP(obj); |
| 1348 | |
| 1349 | fifo8_destroy(&s->fifo); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1350 | fifo8_destroy(&s->cmdfifo); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1351 | } |
| 1352 | |
| 1353 | static void esp_init(Object *obj) |
| 1354 | { |
| 1355 | ESPState *s = ESP(obj); |
| 1356 | |
| 1357 | fifo8_create(&s->fifo, ESP_FIFO_SZ); |
Mark Cave-Ayland | 023666d | 2021-03-04 22:11:00 +0000 | [diff] [blame] | 1358 | fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1359 | } |
| 1360 | |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1361 | static void esp_class_init(ObjectClass *klass, void *data) |
| 1362 | { |
| 1363 | DeviceClass *dc = DEVICE_CLASS(klass); |
| 1364 | |
| 1365 | /* internal device for sysbusesp/pciespscsi, not user-creatable */ |
| 1366 | dc->user_creatable = false; |
| 1367 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
| 1368 | } |
| 1369 | |
| 1370 | static const TypeInfo esp_info = { |
| 1371 | .name = TYPE_ESP, |
| 1372 | .parent = TYPE_DEVICE, |
Mark Cave-Ayland | 042879f | 2021-03-04 22:10:59 +0000 | [diff] [blame] | 1373 | .instance_init = esp_init, |
| 1374 | .instance_finalize = esp_finalize, |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1375 | .instance_size = sizeof(ESPState), |
| 1376 | .class_init = esp_class_init, |
| 1377 | }; |
| 1378 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 1379 | static void esp_register_types(void) |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1380 | { |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 1381 | type_register_static(&sysbus_esp_info); |
Mark Cave-Ayland | eb169c7 | 2021-03-04 22:10:24 +0000 | [diff] [blame] | 1382 | type_register_static(&esp_info); |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 1383 | } |
| 1384 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 1385 | type_init(esp_register_types) |