blob: 50757e926479d456df3680314caaa53e400ab12c [file] [log] [blame]
bellard6f7e9ae2005-03-13 09:43:36 +00001/*
bellard67e999b2006-09-03 16:09:07 +00002 * QEMU ESP/NCR53C9x emulation
ths5fafdf22007-09-16 21:08:06 +00003 *
pbrook4e9aec72006-03-11 16:29:14 +00004 * Copyright (c) 2005-2006 Fabrice Bellard
Hervé Poussineaufabaaf12012-07-09 12:02:31 +02005 * Copyright (c) 2012 Herve Poussineau
ths5fafdf22007-09-16 21:08:06 +00006 *
bellard6f7e9ae2005-03-13 09:43:36 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
blueswir15d20fa62008-04-09 16:32:48 +000025
Peter Maydella4ab4792016-01-26 18:17:16 +000026#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010027#include "hw/sysbus.h"
Markus Armbrusterd6454272019-08-12 07:23:45 +020028#include "migration/vmstate.h"
Markus Armbruster64552b62019-08-12 07:23:42 +020029#include "hw/irq.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010030#include "hw/scsi/esp.h"
Blue Swirlbf4b9882011-09-11 15:54:18 +000031#include "trace.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/log.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020033#include "qemu/module.h"
bellard6f7e9ae2005-03-13 09:43:36 +000034
bellard67e999b2006-09-03 16:09:07 +000035/*
blueswir15ad6bb92007-12-01 14:51:23 +000036 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
37 * also produced as NCR89C100. See
bellard67e999b2006-09-03 16:09:07 +000038 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
39 * and
40 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
Laurent Vivier74d71ea2019-10-26 18:45:38 +020041 *
42 * On Macintosh Quadra it is a NCR53C96.
bellard67e999b2006-09-03 16:09:07 +000043 */
44
blueswir1c73f96f2008-04-24 17:20:25 +000045static void esp_raise_irq(ESPState *s)
46{
47 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
48 s->rregs[ESP_RSTAT] |= STAT_INT;
49 qemu_irq_raise(s->irq);
Blue Swirlbf4b9882011-09-11 15:54:18 +000050 trace_esp_raise_irq();
blueswir1c73f96f2008-04-24 17:20:25 +000051 }
52}
53
54static void esp_lower_irq(ESPState *s)
55{
56 if (s->rregs[ESP_RSTAT] & STAT_INT) {
57 s->rregs[ESP_RSTAT] &= ~STAT_INT;
58 qemu_irq_lower(s->irq);
Blue Swirlbf4b9882011-09-11 15:54:18 +000059 trace_esp_lower_irq();
blueswir1c73f96f2008-04-24 17:20:25 +000060 }
61}
62
Laurent Vivier74d71ea2019-10-26 18:45:38 +020063static void esp_raise_drq(ESPState *s)
64{
65 qemu_irq_raise(s->irq_data);
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +000066 trace_esp_raise_drq();
Laurent Vivier74d71ea2019-10-26 18:45:38 +020067}
68
69static void esp_lower_drq(ESPState *s)
70{
71 qemu_irq_lower(s->irq_data);
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +000072 trace_esp_lower_drq();
Laurent Vivier74d71ea2019-10-26 18:45:38 +020073}
74
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +020075void esp_dma_enable(ESPState *s, int irq, int level)
Blue Swirl73d74342010-09-11 16:38:33 +000076{
Blue Swirl73d74342010-09-11 16:38:33 +000077 if (level) {
78 s->dma_enabled = 1;
Blue Swirlbf4b9882011-09-11 15:54:18 +000079 trace_esp_dma_enable();
Blue Swirl73d74342010-09-11 16:38:33 +000080 if (s->dma_cb) {
81 s->dma_cb(s);
82 s->dma_cb = NULL;
83 }
84 } else {
Blue Swirlbf4b9882011-09-11 15:54:18 +000085 trace_esp_dma_disable();
Blue Swirl73d74342010-09-11 16:38:33 +000086 s->dma_enabled = 0;
87 }
88}
89
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +020090void esp_request_cancelled(SCSIRequest *req)
Paolo Bonzini94d3f982011-04-18 22:53:08 +020091{
Hervé Poussineaue6810db2012-07-09 12:02:27 +020092 ESPState *s = req->hba_private;
Paolo Bonzini94d3f982011-04-18 22:53:08 +020093
94 if (req == s->current_req) {
95 scsi_req_unref(s->current_req);
96 s->current_req = NULL;
97 s->current_dev = NULL;
Mark Cave-Ayland324c8802021-04-07 20:57:59 +010098 s->async_len = 0;
Paolo Bonzini94d3f982011-04-18 22:53:08 +020099 }
100}
101
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100102static void esp_fifo_push(Fifo8 *fifo, uint8_t val)
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000103{
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100104 if (fifo8_num_used(fifo) == fifo->capacity) {
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000105 trace_esp_error_fifo_overrun();
106 return;
107 }
108
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100109 fifo8_push(fifo, val);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000110}
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100111
112static uint8_t esp_fifo_pop(Fifo8 *fifo)
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000113{
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100114 if (fifo8_is_empty(fifo)) {
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000115 return 0;
116 }
117
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100118 return fifo8_pop(fifo);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000119}
120
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100121static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen)
122{
123 const uint8_t *buf;
124 uint32_t n;
125
126 if (maxlen == 0) {
127 return 0;
128 }
129
130 buf = fifo8_pop_buf(fifo, maxlen, &n);
131 if (dest) {
132 memcpy(dest, buf, n);
133 }
134
135 return n;
136}
137
Mark Cave-Aylandc47b5832021-03-04 22:10:30 +0000138static uint32_t esp_get_tc(ESPState *s)
139{
140 uint32_t dmalen;
141
142 dmalen = s->rregs[ESP_TCLO];
143 dmalen |= s->rregs[ESP_TCMID] << 8;
144 dmalen |= s->rregs[ESP_TCHI] << 16;
145
146 return dmalen;
147}
148
149static void esp_set_tc(ESPState *s, uint32_t dmalen)
150{
151 s->rregs[ESP_TCLO] = dmalen;
152 s->rregs[ESP_TCMID] = dmalen >> 8;
153 s->rregs[ESP_TCHI] = dmalen >> 16;
154}
155
Mark Cave-Aylandc04ed562021-03-04 22:10:31 +0000156static uint32_t esp_get_stc(ESPState *s)
157{
158 uint32_t dmalen;
159
160 dmalen = s->wregs[ESP_TCLO];
161 dmalen |= s->wregs[ESP_TCMID] << 8;
162 dmalen |= s->wregs[ESP_TCHI] << 16;
163
164 return dmalen;
165}
166
Mark Cave-Ayland761bef72021-03-04 22:10:36 +0000167static uint8_t esp_pdma_read(ESPState *s)
168{
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000169 uint8_t val;
170
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000171 if (s->do_cmd) {
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100172 val = esp_fifo_pop(&s->cmdfifo);
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000173 } else {
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100174 val = esp_fifo_pop(&s->fifo);
Mark Cave-Ayland6e3fafa2021-03-04 22:10:37 +0000175 }
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000176
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000177 return val;
Mark Cave-Ayland761bef72021-03-04 22:10:36 +0000178}
179
180static void esp_pdma_write(ESPState *s, uint8_t val)
181{
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000182 uint32_t dmalen = esp_get_tc(s);
183
Mark Cave-Ayland3c421402021-03-04 22:10:45 +0000184 if (dmalen == 0) {
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000185 return;
186 }
187
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000188 if (s->do_cmd) {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100189 esp_fifo_push(&s->cmdfifo, val);
Mark Cave-Ayland43d02df2021-03-04 22:10:50 +0000190 } else {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100191 esp_fifo_push(&s->fifo, val);
Mark Cave-Ayland6e3fafa2021-03-04 22:10:37 +0000192 }
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000193
Mark Cave-Ayland8da90e82021-03-04 22:10:38 +0000194 dmalen--;
195 esp_set_tc(s, dmalen);
Mark Cave-Ayland761bef72021-03-04 22:10:36 +0000196}
197
Mark Cave-Aylandc7bce092021-03-04 22:10:47 +0000198static int esp_select(ESPState *s)
Laurent Vivier6130b182019-10-26 18:45:37 +0200199{
200 int target;
201
202 target = s->wregs[ESP_WBUSID] & BUSID_DID;
203
204 s->ti_size = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000205 fifo8_reset(&s->fifo);
Laurent Vivier6130b182019-10-26 18:45:37 +0200206
207 if (s->current_req) {
208 /* Started a new command before the old one finished. Cancel it. */
209 scsi_req_cancel(s->current_req);
Laurent Vivier6130b182019-10-26 18:45:37 +0200210 }
211
212 s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
213 if (!s->current_dev) {
214 /* No such drive */
215 s->rregs[ESP_RSTAT] = 0;
Mark Cave-Aylandcf1a7a92021-05-18 22:25:10 +0100216 s->rregs[ESP_RINTR] = INTR_DC;
Laurent Vivier6130b182019-10-26 18:45:37 +0200217 s->rregs[ESP_RSEQ] = SEQ_0;
218 esp_raise_irq(s);
219 return -1;
220 }
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000221
222 /*
223 * Note that we deliberately don't raise the IRQ here: this will be done
224 * either in do_busid_cmd() for DATA OUT transfers or by the deferred
225 * IRQ mechanism in esp_transfer_data() for DATA IN transfers
226 */
227 s->rregs[ESP_RINTR] |= INTR_FC;
228 s->rregs[ESP_RSEQ] = SEQ_CD;
Laurent Vivier6130b182019-10-26 18:45:37 +0200229 return 0;
230}
231
Mark Cave-Ayland20c8d2e2021-03-04 22:10:57 +0000232static uint32_t get_cmd(ESPState *s, uint32_t maxlen)
bellard2f275b82005-04-06 20:31:50 +0000233{
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000234 uint8_t buf[ESP_CMDFIFO_SZ];
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000235 uint32_t dmalen, n;
bellard2f275b82005-04-06 20:31:50 +0000236 int target;
237
blueswir18dea1dd2008-11-29 16:45:28 +0000238 target = s->wregs[ESP_WBUSID] & BUSID_DID;
bellard4f6200f2005-10-30 17:24:05 +0000239 if (s->dma) {
Mark Cave-Ayland20c8d2e2021-03-04 22:10:57 +0000240 dmalen = MIN(esp_get_tc(s), maxlen);
241 if (dmalen == 0) {
Prasad J Pandit6c1fef62016-05-19 16:09:31 +0530242 return 0;
243 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200244 if (s->dma_memory_read) {
245 s->dma_memory_read(s->dma_opaque, buf, dmalen);
Mark Cave-Aylandfbc65102021-04-07 20:57:57 +0100246 dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000247 fifo8_push_all(&s->cmdfifo, buf, dmalen);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200248 } else {
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000249 if (esp_select(s) < 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000250 fifo8_reset(&s->cmdfifo);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000251 return -1;
252 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200253 esp_raise_drq(s);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000254 fifo8_reset(&s->cmdfifo);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200255 return 0;
256 }
bellard4f6200f2005-10-30 17:24:05 +0000257 } else {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000258 dmalen = MIN(fifo8_num_used(&s->fifo), maxlen);
Mark Cave-Ayland20c8d2e2021-03-04 22:10:57 +0000259 if (dmalen == 0) {
Prasad J Panditd3cdc492016-05-31 23:23:27 +0530260 return 0;
261 }
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100262 n = esp_fifo_pop_buf(&s->fifo, buf, dmalen);
263 if (n >= 3) {
Mark Cave-Ayland20c8d2e2021-03-04 22:10:57 +0000264 buf[0] = buf[2] >> 5;
265 }
Mark Cave-Aylandfbc65102021-04-07 20:57:57 +0100266 n = MIN(fifo8_num_free(&s->cmdfifo), n);
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100267 fifo8_push_all(&s->cmdfifo, buf, n);
bellard4f6200f2005-10-30 17:24:05 +0000268 }
Blue Swirlbf4b9882011-09-11 15:54:18 +0000269 trace_esp_get_cmd(dmalen, target);
pbrook2e5d83b2006-05-25 23:58:51 +0000270
Mark Cave-Aylandc7bce092021-03-04 22:10:47 +0000271 if (esp_select(s) < 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000272 fifo8_reset(&s->cmdfifo);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000273 return -1;
bellard2f275b82005-04-06 20:31:50 +0000274 }
pbrook9f149aa2006-06-03 14:19:19 +0000275 return dmalen;
276}
277
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000278static void do_busid_cmd(ESPState *s, uint8_t busid)
pbrook9f149aa2006-06-03 14:19:19 +0000279{
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100280 uint32_t cmdlen;
pbrook9f149aa2006-06-03 14:19:19 +0000281 int32_t datalen;
282 int lun;
Paolo Bonzinif48a7a62011-07-28 18:02:13 +0200283 SCSIDevice *current_lun;
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100284 uint8_t buf[ESP_CMDFIFO_SZ];
pbrook9f149aa2006-06-03 14:19:19 +0000285
Blue Swirlbf4b9882011-09-11 15:54:18 +0000286 trace_esp_do_busid_cmd(busid);
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000287 lun = busid & 7;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000288 cmdlen = fifo8_num_used(&s->cmdfifo);
Mark Cave-Ayland99545752021-04-07 20:57:55 +0100289 if (!cmdlen || !s->current_dev) {
290 return;
291 }
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100292 esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000293
Paolo Bonzini0d3545e2011-07-27 23:24:50 +0200294 current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
Hervé Poussineaue6810db2012-07-09 12:02:27 +0200295 s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
Paolo Bonzinic39ce112011-08-03 10:49:10 +0200296 datalen = scsi_req_enqueue(s->current_req);
bellard67e999b2006-09-03 16:09:07 +0000297 s->ti_size = datalen;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000298 fifo8_reset(&s->cmdfifo);
bellard67e999b2006-09-03 16:09:07 +0000299 if (datalen != 0) {
blueswir1c73f96f2008-04-24 17:20:25 +0000300 s->rregs[ESP_RSTAT] = STAT_TC;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000301 s->rregs[ESP_RSEQ] = SEQ_CD;
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000302 s->ti_cmd = 0;
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000303 esp_set_tc(s, 0);
pbrook2e5d83b2006-05-25 23:58:51 +0000304 if (datalen > 0) {
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000305 /*
306 * Switch to DATA IN phase but wait until initial data xfer is
307 * complete before raising the command completion interrupt
308 */
309 s->data_in_ready = false;
blueswir15ad6bb92007-12-01 14:51:23 +0000310 s->rregs[ESP_RSTAT] |= STAT_DI;
pbrook2e5d83b2006-05-25 23:58:51 +0000311 } else {
blueswir15ad6bb92007-12-01 14:51:23 +0000312 s->rregs[ESP_RSTAT] |= STAT_DO;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000313 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
314 esp_raise_irq(s);
315 esp_lower_drq(s);
bellardb9788fc2005-12-05 20:30:36 +0000316 }
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200317 scsi_req_continue(s->current_req);
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000318 return;
bellard2f275b82005-04-06 20:31:50 +0000319 }
bellard2f275b82005-04-06 20:31:50 +0000320}
321
Mark Cave-Aylandc959f212021-03-04 22:10:40 +0000322static void do_cmd(ESPState *s)
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000323{
Mark Cave-Aylandfa7505c2021-04-07 20:57:56 +0100324 uint8_t busid = esp_fifo_pop(&s->cmdfifo);
325 int len;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000326
327 s->cmdfifo_cdb_offset--;
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000328
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000329 /* Ignore extended messages for now */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000330 if (s->cmdfifo_cdb_offset) {
Mark Cave-Aylandfa7505c2021-04-07 20:57:56 +0100331 len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo));
332 esp_fifo_pop_buf(&s->cmdfifo, NULL, len);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000333 s->cmdfifo_cdb_offset = 0;
334 }
335
336 do_busid_cmd(s, busid);
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000337}
338
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200339static void satn_pdma_cb(ESPState *s)
340{
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000341 s->do_cmd = 0;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000342 if (!fifo8_is_empty(&s->cmdfifo)) {
343 s->cmdfifo_cdb_offset = 1;
Mark Cave-Aylandc959f212021-03-04 22:10:40 +0000344 do_cmd(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200345 }
346}
347
pbrook9f149aa2006-06-03 14:19:19 +0000348static void handle_satn(ESPState *s)
349{
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000350 int32_t cmdlen;
351
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200352 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000353 s->dma_cb = handle_satn;
354 return;
355 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200356 s->pdma_cb = satn_pdma_cb;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000357 cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000358 if (cmdlen > 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000359 s->cmdfifo_cdb_offset = 1;
Mark Cave-Ayland60720692021-04-07 20:58:00 +0100360 s->do_cmd = 0;
Mark Cave-Aylandc959f212021-03-04 22:10:40 +0000361 do_cmd(s);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000362 } else if (cmdlen == 0) {
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000363 s->do_cmd = 1;
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000364 /* Target present, but no cmd yet - switch to command phase */
365 s->rregs[ESP_RSEQ] = SEQ_CD;
366 s->rregs[ESP_RSTAT] = STAT_CD;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000367 }
pbrook9f149aa2006-06-03 14:19:19 +0000368}
369
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200370static void s_without_satn_pdma_cb(ESPState *s)
371{
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000372 uint32_t len;
373
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000374 s->do_cmd = 0;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000375 len = fifo8_num_used(&s->cmdfifo);
376 if (len) {
377 s->cmdfifo_cdb_offset = 0;
378 do_busid_cmd(s, 0);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200379 }
380}
381
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000382static void handle_s_without_atn(ESPState *s)
383{
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000384 int32_t cmdlen;
385
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200386 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000387 s->dma_cb = handle_s_without_atn;
388 return;
389 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200390 s->pdma_cb = s_without_satn_pdma_cb;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000391 cmdlen = get_cmd(s, ESP_CMDFIFO_SZ);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000392 if (cmdlen > 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000393 s->cmdfifo_cdb_offset = 0;
Mark Cave-Ayland60720692021-04-07 20:58:00 +0100394 s->do_cmd = 0;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000395 do_busid_cmd(s, 0);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000396 } else if (cmdlen == 0) {
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000397 s->do_cmd = 1;
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000398 /* Target present, but no cmd yet - switch to command phase */
399 s->rregs[ESP_RSEQ] = SEQ_CD;
400 s->rregs[ESP_RSTAT] = STAT_CD;
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000401 }
402}
403
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200404static void satn_stop_pdma_cb(ESPState *s)
405{
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000406 s->do_cmd = 0;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000407 if (!fifo8_is_empty(&s->cmdfifo)) {
408 trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200409 s->do_cmd = 1;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000410 s->cmdfifo_cdb_offset = 1;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200411 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000412 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200413 s->rregs[ESP_RSEQ] = SEQ_CD;
414 esp_raise_irq(s);
415 }
416}
417
pbrook9f149aa2006-06-03 14:19:19 +0000418static void handle_satn_stop(ESPState *s)
419{
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000420 int32_t cmdlen;
421
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200422 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000423 s->dma_cb = handle_satn_stop;
424 return;
425 }
Philippe Mathieu-Daudéc62c1fa2020-02-18 10:43:56 +0100426 s->pdma_cb = satn_stop_pdma_cb;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000427 cmdlen = get_cmd(s, 1);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000428 if (cmdlen > 0) {
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000429 trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo));
pbrook9f149aa2006-06-03 14:19:19 +0000430 s->do_cmd = 1;
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000431 s->cmdfifo_cdb_offset = 1;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000432 s->rregs[ESP_RSTAT] = STAT_MO;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000433 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000434 s->rregs[ESP_RSEQ] = SEQ_MO;
blueswir1c73f96f2008-04-24 17:20:25 +0000435 esp_raise_irq(s);
Mark Cave-Ayland49691312021-03-04 22:10:48 +0000436 } else if (cmdlen == 0) {
Mark Cave-Aylandbb0bc7b2021-03-04 22:10:39 +0000437 s->do_cmd = 1;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000438 /* Target present, switch to message out phase */
439 s->rregs[ESP_RSEQ] = SEQ_MO;
440 s->rregs[ESP_RSTAT] = STAT_MO;
pbrook9f149aa2006-06-03 14:19:19 +0000441 }
442}
443
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200444static void write_response_pdma_cb(ESPState *s)
445{
446 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000447 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200448 s->rregs[ESP_RSEQ] = SEQ_CD;
449 esp_raise_irq(s);
450}
451
pbrook0fc5c152006-05-26 21:53:41 +0000452static void write_response(ESPState *s)
bellard2f275b82005-04-06 20:31:50 +0000453{
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100454 uint8_t buf[2];
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000455
Blue Swirlbf4b9882011-09-11 15:54:18 +0000456 trace_esp_write_response(s->status);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000457
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100458 buf[0] = s->status;
459 buf[1] = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000460
bellard4f6200f2005-10-30 17:24:05 +0000461 if (s->dma) {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200462 if (s->dma_memory_write) {
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100463 s->dma_memory_write(s->dma_opaque, buf, 2);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200464 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000465 s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200466 s->rregs[ESP_RSEQ] = SEQ_CD;
467 } else {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200468 s->pdma_cb = write_response_pdma_cb;
469 esp_raise_drq(s);
470 return;
471 }
bellard4f6200f2005-10-30 17:24:05 +0000472 } else {
Mark Cave-Aylande3922552021-04-07 20:57:51 +0100473 fifo8_reset(&s->fifo);
474 fifo8_push_all(&s->fifo, buf, 2);
blueswir15ad6bb92007-12-01 14:51:23 +0000475 s->rregs[ESP_RFLAGS] = 2;
bellard4f6200f2005-10-30 17:24:05 +0000476 }
blueswir1c73f96f2008-04-24 17:20:25 +0000477 esp_raise_irq(s);
bellard2f275b82005-04-06 20:31:50 +0000478}
bellard4f6200f2005-10-30 17:24:05 +0000479
pbrooka917d382006-08-29 04:52:16 +0000480static void esp_dma_done(ESPState *s)
481{
blueswir1c73f96f2008-04-24 17:20:25 +0000482 s->rregs[ESP_RSTAT] |= STAT_TC;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000483 s->rregs[ESP_RINTR] |= INTR_BS;
blueswir15ad6bb92007-12-01 14:51:23 +0000484 s->rregs[ESP_RFLAGS] = 0;
Mark Cave-Aylandc47b5832021-03-04 22:10:30 +0000485 esp_set_tc(s, 0);
blueswir1c73f96f2008-04-24 17:20:25 +0000486 esp_raise_irq(s);
pbrooka917d382006-08-29 04:52:16 +0000487}
488
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200489static void do_dma_pdma_cb(ESPState *s)
490{
Mark Cave-Ayland4ca2ba62021-03-04 22:10:29 +0000491 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000492 int len;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000493 uint32_t n;
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000494
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200495 if (s->do_cmd) {
496 s->ti_size = 0;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200497 s->do_cmd = 0;
Mark Cave-Aylandc959f212021-03-04 22:10:40 +0000498 do_cmd(s);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000499 esp_lower_drq(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200500 return;
501 }
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000502
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100503 if (!s->current_req) {
504 return;
505 }
506
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000507 if (to_device) {
508 /* Copy FIFO data to device */
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000509 len = MIN(s->async_len, ESP_FIFO_SZ);
510 len = MIN(len, fifo8_num_used(&s->fifo));
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100511 n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000512 s->async_buf += n;
513 s->async_len -= n;
514 s->ti_size += n;
515
516 if (n < len) {
517 /* Unaligned accesses can cause FIFO wraparound */
518 len = len - n;
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100519 n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000520 s->async_buf += n;
521 s->async_len -= n;
522 s->ti_size += n;
523 }
524
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000525 if (s->async_len == 0) {
526 scsi_req_continue(s->current_req);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200527 return;
528 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200529
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000530 if (esp_get_tc(s) == 0) {
531 esp_lower_drq(s);
532 esp_dma_done(s);
533 }
534
535 return;
536 } else {
537 if (s->async_len == 0) {
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100538 /* Defer until the scsi layer has completed */
539 scsi_req_continue(s->current_req);
540 s->data_in_ready = false;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000541 return;
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000542 }
543
544 if (esp_get_tc(s) != 0) {
545 /* Copy device data to FIFO */
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000546 len = MIN(s->async_len, esp_get_tc(s));
547 len = MIN(len, fifo8_num_free(&s->fifo));
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000548 fifo8_push_all(&s->fifo, s->async_buf, len);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000549 s->async_buf += len;
550 s->async_len -= len;
551 s->ti_size -= len;
552 esp_set_tc(s, esp_get_tc(s) - len);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000553
554 if (esp_get_tc(s) == 0) {
555 /* Indicate transfer to FIFO is complete */
556 s->rregs[ESP_RSTAT] |= STAT_TC;
557 }
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000558 return;
559 }
560
561 /* Partially filled a scsi buffer. Complete immediately. */
562 esp_lower_drq(s);
563 esp_dma_done(s);
564 }
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200565}
566
pbrook4d611c92006-08-12 01:04:27 +0000567static void esp_do_dma(ESPState *s)
568{
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000569 uint32_t len, cmdlen;
Mark Cave-Ayland4ca2ba62021-03-04 22:10:29 +0000570 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000571 uint8_t buf[ESP_CMDFIFO_SZ];
pbrooka917d382006-08-29 04:52:16 +0000572
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000573 len = esp_get_tc(s);
pbrook4d611c92006-08-12 01:04:27 +0000574 if (s->do_cmd) {
Laurent Vivier15407432019-10-26 18:45:36 +0200575 /*
576 * handle_ti_cmd() case: esp_do_dma() is called only from
577 * handle_ti_cmd() with do_cmd != NULL (see the assert())
578 */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000579 cmdlen = fifo8_num_used(&s->cmdfifo);
580 trace_esp_do_dma(cmdlen, len);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200581 if (s->dma_memory_read) {
Mark Cave-Ayland0ebb5fd2021-04-07 20:57:58 +0100582 len = MIN(len, fifo8_num_free(&s->cmdfifo));
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000583 s->dma_memory_read(s->dma_opaque, buf, len);
584 fifo8_push_all(&s->cmdfifo, buf, len);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200585 } else {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200586 s->pdma_cb = do_dma_pdma_cb;
587 esp_raise_drq(s);
588 return;
589 }
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000590 trace_esp_handle_ti_cmd(cmdlen);
Laurent Vivier15407432019-10-26 18:45:36 +0200591 s->ti_size = 0;
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000592 if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
593 /* No command received */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000594 if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000595 return;
596 }
597
598 /* Command has been received */
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000599 s->do_cmd = 0;
600 do_cmd(s);
601 } else {
602 /*
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000603 * Extra message out bytes received: update cmdfifo_cdb_offset
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000604 * and then switch to commmand phase
605 */
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000606 s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
Mark Cave-Ayland799d90d2021-03-04 22:10:58 +0000607 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
608 s->rregs[ESP_RSEQ] = SEQ_CD;
609 s->rregs[ESP_RINTR] |= INTR_BS;
610 esp_raise_irq(s);
611 }
pbrook4d611c92006-08-12 01:04:27 +0000612 return;
pbrooka917d382006-08-29 04:52:16 +0000613 }
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100614 if (!s->current_req) {
615 return;
616 }
pbrooka917d382006-08-29 04:52:16 +0000617 if (s->async_len == 0) {
618 /* Defer until data is available. */
619 return;
620 }
621 if (len > s->async_len) {
622 len = s->async_len;
623 }
624 if (to_device) {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200625 if (s->dma_memory_read) {
626 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
627 } else {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200628 s->pdma_cb = do_dma_pdma_cb;
629 esp_raise_drq(s);
630 return;
631 }
pbrook4d611c92006-08-12 01:04:27 +0000632 } else {
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200633 if (s->dma_memory_write) {
634 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
635 } else {
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000636 /* Adjust TC for any leftover data in the FIFO */
637 if (!fifo8_is_empty(&s->fifo)) {
638 esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo));
639 }
640
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000641 /* Copy device data to FIFO */
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000642 len = MIN(len, fifo8_num_free(&s->fifo));
643 fifo8_push_all(&s->fifo, s->async_buf, len);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000644 s->async_buf += len;
645 s->async_len -= len;
646 s->ti_size -= len;
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000647
648 /*
649 * MacOS toolbox uses a TI length of 16 bytes for all commands, so
650 * commands shorter than this must be padded accordingly
651 */
652 if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) {
653 while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100654 esp_fifo_push(&s->fifo, 0);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +0000655 len++;
656 }
657 }
658
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000659 esp_set_tc(s, esp_get_tc(s) - len);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200660 s->pdma_cb = do_dma_pdma_cb;
661 esp_raise_drq(s);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000662
663 /* Indicate transfer to FIFO is complete */
664 s->rregs[ESP_RSTAT] |= STAT_TC;
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200665 return;
666 }
pbrooka917d382006-08-29 04:52:16 +0000667 }
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000668 esp_set_tc(s, esp_get_tc(s) - len);
pbrooka917d382006-08-29 04:52:16 +0000669 s->async_buf += len;
670 s->async_len -= len;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000671 if (to_device) {
pbrook6787f5f2006-09-17 03:20:58 +0000672 s->ti_size += len;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000673 } else {
pbrook6787f5f2006-09-17 03:20:58 +0000674 s->ti_size -= len;
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000675 }
pbrooka917d382006-08-29 04:52:16 +0000676 if (s->async_len == 0) {
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200677 scsi_req_continue(s->current_req);
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000678 /*
679 * If there is still data to be read from the device then
680 * complete the DMA operation immediately. Otherwise defer
681 * until the scsi layer has completed.
682 */
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000683 if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) {
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200684 return;
pbrook4d611c92006-08-12 01:04:27 +0000685 }
pbrooka917d382006-08-29 04:52:16 +0000686 }
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200687
688 /* Partially filled a scsi buffer. Complete immediately. */
689 esp_dma_done(s);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000690 esp_lower_drq(s);
pbrook4d611c92006-08-12 01:04:27 +0000691}
692
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000693static void esp_do_nodma(ESPState *s)
694{
695 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100696 uint32_t cmdlen;
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000697 int len;
698
699 if (s->do_cmd) {
700 cmdlen = fifo8_num_used(&s->cmdfifo);
701 trace_esp_handle_ti_cmd(cmdlen);
702 s->ti_size = 0;
703 if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) {
704 /* No command received */
705 if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) {
706 return;
707 }
708
709 /* Command has been received */
710 s->do_cmd = 0;
711 do_cmd(s);
712 } else {
713 /*
714 * Extra message out bytes received: update cmdfifo_cdb_offset
715 * and then switch to commmand phase
716 */
717 s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo);
718 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
719 s->rregs[ESP_RSEQ] = SEQ_CD;
720 s->rregs[ESP_RINTR] |= INTR_BS;
721 esp_raise_irq(s);
722 }
723 return;
724 }
725
Mark Cave-Ayland0db89532021-04-07 20:57:50 +0100726 if (!s->current_req) {
727 return;
728 }
729
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000730 if (s->async_len == 0) {
731 /* Defer until data is available. */
732 return;
733 }
734
735 if (to_device) {
736 len = MIN(fifo8_num_used(&s->fifo), ESP_FIFO_SZ);
Mark Cave-Ayland7b320a82021-04-07 20:57:54 +0100737 esp_fifo_pop_buf(&s->fifo, s->async_buf, len);
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000738 s->async_buf += len;
739 s->async_len -= len;
740 s->ti_size += len;
741 } else {
742 len = MIN(s->ti_size, s->async_len);
743 len = MIN(len, fifo8_num_free(&s->fifo));
744 fifo8_push_all(&s->fifo, s->async_buf, len);
745 s->async_buf += len;
746 s->async_len -= len;
747 s->ti_size -= len;
748 }
749
750 if (s->async_len == 0) {
751 scsi_req_continue(s->current_req);
752
753 if (to_device || s->ti_size == 0) {
754 return;
755 }
756 }
757
758 s->rregs[ESP_RINTR] |= INTR_BS;
759 esp_raise_irq(s);
760}
761
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000762void esp_command_complete(SCSIRequest *req, size_t resid)
pbrook2e5d83b2006-05-25 23:58:51 +0000763{
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000764 ESPState *s = req->hba_private;
765
Blue Swirlbf4b9882011-09-11 15:54:18 +0000766 trace_esp_command_complete();
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200767 if (s->ti_size != 0) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000768 trace_esp_command_complete_unexpected();
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200769 }
770 s->ti_size = 0;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200771 s->async_len = 0;
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000772 if (req->status) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000773 trace_esp_command_complete_fail();
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200774 }
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +0000775 s->status = req->status;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200776 s->rregs[ESP_RSTAT] = STAT_ST;
777 esp_dma_done(s);
Mark Cave-Ayland82141c82021-03-04 22:10:49 +0000778 esp_lower_drq(s);
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200779 if (s->current_req) {
780 scsi_req_unref(s->current_req);
781 s->current_req = NULL;
782 s->current_dev = NULL;
783 }
784}
785
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200786void esp_transfer_data(SCSIRequest *req, uint32_t len)
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200787{
Hervé Poussineaue6810db2012-07-09 12:02:27 +0200788 ESPState *s = req->hba_private;
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000789 int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO);
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000790 uint32_t dmalen = esp_get_tc(s);
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200791
Paolo Bonzini7f0b6e12016-06-15 14:29:33 +0200792 assert(!s->do_cmd);
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +0000793 trace_esp_transfer_data(dmalen, s->ti_size);
Paolo Bonziniaba1f022011-05-20 20:18:07 +0200794 s->async_len = len;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200795 s->async_buf = scsi_req_get_buf(req);
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000796
797 if (!to_device && !s->data_in_ready) {
798 /*
799 * Initial incoming data xfer is complete so raise command
800 * completion interrupt
801 */
802 s->data_in_ready = true;
803 s->rregs[ESP_RSTAT] |= STAT_TC;
804 s->rregs[ESP_RINTR] |= INTR_BS;
805 esp_raise_irq(s);
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +0000806 }
807
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000808 if (s->ti_cmd == 0) {
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000809 /*
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000810 * Always perform the initial transfer upon reception of the next TI
811 * command to ensure the DMA/non-DMA status of the command is correct.
812 * It is not possible to use s->dma directly in the section below as
813 * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the
814 * async data transfer is delayed then s->dma is set incorrectly.
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000815 */
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000816 return;
817 }
818
Mark Cave-Ayland880d3082021-05-19 11:07:59 +0100819 if (s->ti_cmd == (CMD_TI | CMD_DMA)) {
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000820 if (dmalen) {
821 esp_do_dma(s);
822 } else if (s->ti_size <= 0) {
823 /*
824 * If this was the last part of a DMA transfer then the
825 * completion interrupt is deferred to here.
826 */
827 esp_dma_done(s);
828 esp_lower_drq(s);
829 }
Mark Cave-Ayland880d3082021-05-19 11:07:59 +0100830 } else if (s->ti_cmd == CMD_TI) {
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000831 esp_do_nodma(s);
pbrook4d611c92006-08-12 01:04:27 +0000832 }
pbrook2e5d83b2006-05-25 23:58:51 +0000833}
834
bellard2f275b82005-04-06 20:31:50 +0000835static void handle_ti(ESPState *s)
836{
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000837 uint32_t dmalen;
bellard2f275b82005-04-06 20:31:50 +0000838
Hervé Poussineau7246e162012-07-09 12:02:23 +0200839 if (s->dma && !s->dma_enabled) {
840 s->dma_cb = handle_ti;
841 return;
842 }
843
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000844 s->ti_cmd = s->rregs[ESP_CMD];
bellard4f6200f2005-10-30 17:24:05 +0000845 if (s->dma) {
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000846 dmalen = esp_get_tc(s);
Mark Cave-Aylandb76624d2021-03-04 22:10:35 +0000847 trace_esp_handle_ti(dmalen);
blueswir15ad6bb92007-12-01 14:51:23 +0000848 s->rregs[ESP_RSTAT] &= ~STAT_TC;
pbrook4d611c92006-08-12 01:04:27 +0000849 esp_do_dma(s);
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000850 } else {
851 trace_esp_handle_ti(s->ti_size);
852 esp_do_nodma(s);
pbrook9f149aa2006-06-03 14:19:19 +0000853 }
bellard2f275b82005-04-06 20:31:50 +0000854}
855
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200856void esp_hard_reset(ESPState *s)
bellard6f7e9ae2005-03-13 09:43:36 +0000857{
blueswir15aca8c32007-05-26 17:39:43 +0000858 memset(s->rregs, 0, ESP_REGS);
859 memset(s->wregs, 0, ESP_REGS);
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100860 s->tchi_written = 0;
pbrook4e9aec72006-03-11 16:29:14 +0000861 s->ti_size = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000862 fifo8_reset(&s->fifo);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +0000863 fifo8_reset(&s->cmdfifo);
pbrook4e9aec72006-03-11 16:29:14 +0000864 s->dma = 0;
pbrook9f149aa2006-06-03 14:19:19 +0000865 s->do_cmd = 0;
Blue Swirl73d74342010-09-11 16:38:33 +0000866 s->dma_cb = NULL;
blueswir18dea1dd2008-11-29 16:45:28 +0000867
868 s->rregs[ESP_CFG1] = 7;
bellard6f7e9ae2005-03-13 09:43:36 +0000869}
870
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200871static void esp_soft_reset(ESPState *s)
Blue Swirl85948642010-06-10 17:57:39 +0000872{
Blue Swirl85948642010-06-10 17:57:39 +0000873 qemu_irq_lower(s->irq);
Laurent Vivier74d71ea2019-10-26 18:45:38 +0200874 qemu_irq_lower(s->irq_data);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200875 esp_hard_reset(s);
Blue Swirl85948642010-06-10 17:57:39 +0000876}
877
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200878static void parent_esp_reset(ESPState *s, int irq, int level)
blueswir12d069ba2007-08-16 19:56:27 +0000879{
Blue Swirl85948642010-06-10 17:57:39 +0000880 if (level) {
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200881 esp_soft_reset(s);
Blue Swirl85948642010-06-10 17:57:39 +0000882 }
blueswir12d069ba2007-08-16 19:56:27 +0000883}
884
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200885uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
Blue Swirl73d74342010-09-11 16:38:33 +0000886{
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000887 uint32_t val;
Blue Swirl73d74342010-09-11 16:38:33 +0000888
bellard6f7e9ae2005-03-13 09:43:36 +0000889 switch (saddr) {
blueswir15ad6bb92007-12-01 14:51:23 +0000890 case ESP_FIFO:
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +0000891 if (s->dma_memory_read && s->dma_memory_write &&
892 (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
Prasad J Panditff589552016-06-06 22:04:43 +0530893 /* Data out. */
894 qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
895 s->rregs[ESP_FIFO] = 0;
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000896 } else {
Mark Cave-Aylandc5fef912021-04-07 20:57:53 +0100897 s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo);
bellard4f6200f2005-10-30 17:24:05 +0000898 }
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000899 val = s->rregs[ESP_FIFO];
blueswir1f930d072007-10-06 11:28:21 +0000900 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000901 case ESP_RINTR:
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000902 /*
903 * Clear sequence step, interrupt register and all status bits
904 * except TC
905 */
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000906 val = s->rregs[ESP_RINTR];
Blue Swirl2814df22009-07-31 07:26:44 +0000907 s->rregs[ESP_RINTR] = 0;
908 s->rregs[ESP_RSTAT] &= ~STAT_TC;
Mark Cave-Aylandaf947a32021-05-18 22:25:11 +0100909 /*
910 * According to the datasheet ESP_RSEQ should be cleared, but as the
911 * emulation currently defers information transfers to the next TI
912 * command leave it for now so that pedantic guests such as the old
913 * Linux 2.6 driver see the correct flags before the next SCSI phase
914 * transition.
915 *
916 * s->rregs[ESP_RSEQ] = SEQ_0;
917 */
blueswir1c73f96f2008-04-24 17:20:25 +0000918 esp_lower_irq(s);
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000919 break;
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100920 case ESP_TCHI:
921 /* Return the unique id if the value has never been written */
922 if (!s->tchi_written) {
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000923 val = s->chip_id;
924 } else {
925 val = s->rregs[saddr];
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100926 }
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000927 break;
Mark Cave-Ayland238ec4d2021-03-04 22:11:01 +0000928 case ESP_RFLAGS:
929 /* Bottom 5 bits indicate number of bytes in FIFO */
930 val = fifo8_num_used(&s->fifo);
931 break;
bellard6f7e9ae2005-03-13 09:43:36 +0000932 default:
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000933 val = s->rregs[saddr];
blueswir1f930d072007-10-06 11:28:21 +0000934 break;
bellard6f7e9ae2005-03-13 09:43:36 +0000935 }
Mark Cave-Aylandb630c072021-03-04 22:10:27 +0000936
937 trace_esp_mem_readb(saddr, val);
938 return val;
bellard6f7e9ae2005-03-13 09:43:36 +0000939}
940
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200941void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
bellard6f7e9ae2005-03-13 09:43:36 +0000942{
Blue Swirlbf4b9882011-09-11 15:54:18 +0000943 trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
bellard6f7e9ae2005-03-13 09:43:36 +0000944 switch (saddr) {
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100945 case ESP_TCHI:
946 s->tchi_written = true;
947 /* fall through */
blueswir15ad6bb92007-12-01 14:51:23 +0000948 case ESP_TCLO:
949 case ESP_TCMID:
950 s->rregs[ESP_RSTAT] &= ~STAT_TC;
bellard4f6200f2005-10-30 17:24:05 +0000951 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000952 case ESP_FIFO:
pbrook9f149aa2006-06-03 14:19:19 +0000953 if (s->do_cmd) {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100954 esp_fifo_push(&s->cmdfifo, val);
pbrook2e5d83b2006-05-25 23:58:51 +0000955 } else {
Mark Cave-Aylande5455b82021-04-07 20:57:52 +0100956 esp_fifo_push(&s->fifo, val);
pbrook2e5d83b2006-05-25 23:58:51 +0000957 }
Mark Cave-Ayland4e0ed622021-03-04 22:10:56 +0000958
959 /* Non-DMA transfers raise an interrupt after every byte */
960 if (s->rregs[ESP_CMD] == CMD_TI) {
961 s->rregs[ESP_RINTR] |= INTR_FC | INTR_BS;
962 esp_raise_irq(s);
963 }
blueswir1f930d072007-10-06 11:28:21 +0000964 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000965 case ESP_CMD:
bellard4f6200f2005-10-30 17:24:05 +0000966 s->rregs[saddr] = val;
blueswir15ad6bb92007-12-01 14:51:23 +0000967 if (val & CMD_DMA) {
blueswir1f930d072007-10-06 11:28:21 +0000968 s->dma = 1;
pbrook6787f5f2006-09-17 03:20:58 +0000969 /* Reload DMA counter. */
Mark Cave-Ayland96676c22021-03-04 22:10:32 +0000970 if (esp_get_stc(s) == 0) {
971 esp_set_tc(s, 0x10000);
972 } else {
973 esp_set_tc(s, esp_get_stc(s));
974 }
blueswir1f930d072007-10-06 11:28:21 +0000975 } else {
976 s->dma = 0;
977 }
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +0000978 switch (val & CMD_CMD) {
blueswir15ad6bb92007-12-01 14:51:23 +0000979 case CMD_NOP:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000980 trace_esp_mem_writeb_cmd_nop(val);
blueswir1f930d072007-10-06 11:28:21 +0000981 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000982 case CMD_FLUSH:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000983 trace_esp_mem_writeb_cmd_flush(val);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +0000984 fifo8_reset(&s->fifo);
blueswir1f930d072007-10-06 11:28:21 +0000985 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000986 case CMD_RESET:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000987 trace_esp_mem_writeb_cmd_reset(val);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200988 esp_soft_reset(s);
blueswir1f930d072007-10-06 11:28:21 +0000989 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000990 case CMD_BUSRESET:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000991 trace_esp_mem_writeb_cmd_bus_reset(val);
blueswir15ad6bb92007-12-01 14:51:23 +0000992 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +0000993 s->rregs[ESP_RINTR] |= INTR_RST;
blueswir1c73f96f2008-04-24 17:20:25 +0000994 esp_raise_irq(s);
bellard9e61bde2005-11-11 00:24:58 +0000995 }
blueswir1f930d072007-10-06 11:28:21 +0000996 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000997 case CMD_TI:
Mark Cave-Ayland0097d3e2021-03-04 22:10:26 +0000998 trace_esp_mem_writeb_cmd_ti(val);
blueswir1f930d072007-10-06 11:28:21 +0000999 handle_ti(s);
1000 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001001 case CMD_ICCS:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001002 trace_esp_mem_writeb_cmd_iccs(val);
blueswir1f930d072007-10-06 11:28:21 +00001003 write_response(s);
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +00001004 s->rregs[ESP_RINTR] |= INTR_FC;
blueswir14bf58012008-11-30 10:24:13 +00001005 s->rregs[ESP_RSTAT] |= STAT_MI;
blueswir1f930d072007-10-06 11:28:21 +00001006 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001007 case CMD_MSGACC:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001008 trace_esp_mem_writeb_cmd_msgacc(val);
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +00001009 s->rregs[ESP_RINTR] |= INTR_DC;
blueswir15ad6bb92007-12-01 14:51:23 +00001010 s->rregs[ESP_RSEQ] = 0;
Artyom Tarasenko4e2a68c2009-08-31 19:03:51 +02001011 s->rregs[ESP_RFLAGS] = 0;
1012 esp_raise_irq(s);
blueswir1f930d072007-10-06 11:28:21 +00001013 break;
Blue Swirl0fd0eb22009-08-22 13:55:05 +00001014 case CMD_PAD:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001015 trace_esp_mem_writeb_cmd_pad(val);
Blue Swirl0fd0eb22009-08-22 13:55:05 +00001016 s->rregs[ESP_RSTAT] = STAT_TC;
Mark Cave-Aylandcf47a412021-03-04 22:10:53 +00001017 s->rregs[ESP_RINTR] |= INTR_FC;
Blue Swirl0fd0eb22009-08-22 13:55:05 +00001018 s->rregs[ESP_RSEQ] = 0;
1019 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001020 case CMD_SATN:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001021 trace_esp_mem_writeb_cmd_satn(val);
blueswir1f930d072007-10-06 11:28:21 +00001022 break;
Hervé Poussineau6915bff2012-07-09 12:02:25 +02001023 case CMD_RSTATN:
1024 trace_esp_mem_writeb_cmd_rstatn(val);
1025 break;
Blue Swirl5e1e0a32009-08-22 13:54:31 +00001026 case CMD_SEL:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001027 trace_esp_mem_writeb_cmd_sel(val);
Artyom Tarasenkof2818f22009-09-05 06:24:47 +00001028 handle_s_without_atn(s);
Blue Swirl5e1e0a32009-08-22 13:54:31 +00001029 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001030 case CMD_SELATN:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001031 trace_esp_mem_writeb_cmd_selatn(val);
blueswir1f930d072007-10-06 11:28:21 +00001032 handle_satn(s);
1033 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001034 case CMD_SELATNS:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001035 trace_esp_mem_writeb_cmd_selatns(val);
blueswir1f930d072007-10-06 11:28:21 +00001036 handle_satn_stop(s);
1037 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001038 case CMD_ENSEL:
Blue Swirlbf4b9882011-09-11 15:54:18 +00001039 trace_esp_mem_writeb_cmd_ensel(val);
blueswir1e3926832008-11-29 16:51:42 +00001040 s->rregs[ESP_RINTR] = 0;
blueswir174ec6042007-08-11 07:58:41 +00001041 break;
Hervé Poussineau6fe84c12012-07-09 12:02:24 +02001042 case CMD_DISSEL:
1043 trace_esp_mem_writeb_cmd_dissel(val);
1044 s->rregs[ESP_RINTR] = 0;
1045 esp_raise_irq(s);
1046 break;
blueswir1f930d072007-10-06 11:28:21 +00001047 default:
Hervé Poussineau3af4e9a2012-07-09 12:02:29 +02001048 trace_esp_error_unhandled_command(val);
blueswir1f930d072007-10-06 11:28:21 +00001049 break;
1050 }
1051 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001052 case ESP_WBUSID ... ESP_WSYNO:
blueswir1f930d072007-10-06 11:28:21 +00001053 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001054 case ESP_CFG1:
Paolo Bonzini9ea73f82012-08-02 15:43:39 +02001055 case ESP_CFG2: case ESP_CFG3:
1056 case ESP_RES3: case ESP_RES4:
bellard4f6200f2005-10-30 17:24:05 +00001057 s->rregs[saddr] = val;
1058 break;
blueswir15ad6bb92007-12-01 14:51:23 +00001059 case ESP_WCCF ... ESP_WTEST:
bellard4f6200f2005-10-30 17:24:05 +00001060 break;
bellard6f7e9ae2005-03-13 09:43:36 +00001061 default:
Hervé Poussineau3af4e9a2012-07-09 12:02:29 +02001062 trace_esp_error_invalid_write(val, saddr);
blueswir18dea1dd2008-11-29 16:45:28 +00001063 return;
bellard6f7e9ae2005-03-13 09:43:36 +00001064 }
bellard2f275b82005-04-06 20:31:50 +00001065 s->wregs[saddr] = val;
bellard6f7e9ae2005-03-13 09:43:36 +00001066}
1067
Avi Kivitya8170e52012-10-23 12:30:10 +02001068static bool esp_mem_accepts(void *opaque, hwaddr addr,
Peter Maydell8372d382018-05-31 14:50:52 +01001069 unsigned size, bool is_write,
1070 MemTxAttrs attrs)
Avi Kivity67bb5312011-11-13 13:07:04 +02001071{
1072 return (size == 1) || (is_write && size == 4);
1073}
bellard6f7e9ae2005-03-13 09:43:36 +00001074
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001075static bool esp_is_before_version_5(void *opaque, int version_id)
1076{
1077 ESPState *s = ESP(opaque);
1078
1079 version_id = MIN(version_id, s->mig_version_id);
1080 return version_id < 5;
1081}
1082
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +00001083static bool esp_is_version_5(void *opaque, int version_id)
1084{
1085 ESPState *s = ESP(opaque);
1086
1087 version_id = MIN(version_id, s->mig_version_id);
1088 return version_id == 5;
1089}
1090
Mark Cave-Aylandff4a1da2021-04-07 13:48:42 +01001091int esp_pre_save(void *opaque)
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001092{
Mark Cave-Aylandff4a1da2021-04-07 13:48:42 +01001093 ESPState *s = ESP(object_resolve_path_component(
1094 OBJECT(opaque), "esp"));
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001095
1096 s->mig_version_id = vmstate_esp.version_id;
1097 return 0;
1098}
1099
1100static int esp_post_load(void *opaque, int version_id)
1101{
1102 ESPState *s = ESP(opaque);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001103 int len, i;
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001104
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001105 version_id = MIN(version_id, s->mig_version_id);
1106
1107 if (version_id < 5) {
1108 esp_set_tc(s, s->mig_dma_left);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001109
1110 /* Migrate ti_buf to fifo */
1111 len = s->mig_ti_wptr - s->mig_ti_rptr;
1112 for (i = 0; i < len; i++) {
1113 fifo8_push(&s->fifo, s->mig_ti_buf[i]);
1114 }
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001115
1116 /* Migrate cmdbuf to cmdfifo */
1117 for (i = 0; i < s->mig_cmdlen; i++) {
1118 fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]);
1119 }
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001120 }
1121
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001122 s->mig_version_id = vmstate_esp.version_id;
1123 return 0;
1124}
1125
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +02001126const VMStateDescription vmstate_esp = {
Mark Cave-Ayland94d5c79d2021-03-04 22:10:22 +00001127 .name = "esp",
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001128 .version_id = 5,
Blue Swirlcc9952f2009-09-19 15:44:50 +00001129 .minimum_version_id = 3,
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001130 .post_load = esp_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +02001131 .fields = (VMStateField[]) {
Blue Swirlcc9952f2009-09-19 15:44:50 +00001132 VMSTATE_BUFFER(rregs, ESPState),
1133 VMSTATE_BUFFER(wregs, ESPState),
1134 VMSTATE_INT32(ti_size, ESPState),
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001135 VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5),
1136 VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5),
1137 VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5),
Paolo Bonzini39449662011-05-20 20:10:02 +02001138 VMSTATE_UINT32(status, ESPState),
Mark Cave-Ayland4aaa6ac2021-03-04 22:10:55 +00001139 VMSTATE_UINT32_TEST(mig_deferred_status, ESPState,
1140 esp_is_before_version_5),
1141 VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState,
1142 esp_is_before_version_5),
Blue Swirlcc9952f2009-09-19 15:44:50 +00001143 VMSTATE_UINT32(dma, ESPState),
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001144 VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0,
1145 esp_is_before_version_5, 0, 16),
1146 VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4,
1147 esp_is_before_version_5, 16,
1148 sizeof(typeof_field(ESPState, mig_cmdbuf))),
1149 VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5),
Blue Swirlcc9952f2009-09-19 15:44:50 +00001150 VMSTATE_UINT32(do_cmd, ESPState),
Mark Cave-Ayland6cc88d62021-03-04 22:10:34 +00001151 VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5),
Mark Cave-Ayland4e78f3b2021-03-04 22:10:54 +00001152 VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5),
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001153 VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5),
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001154 VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5),
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001155 VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5),
Mark Cave-Ayland1b9e48a2021-03-04 22:11:02 +00001156 VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5),
Blue Swirlcc9952f2009-09-19 15:44:50 +00001157 VMSTATE_END_OF_LIST()
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001158 },
Blue Swirlcc9952f2009-09-19 15:44:50 +00001159};
bellard6f7e9ae2005-03-13 09:43:36 +00001160
Avi Kivitya8170e52012-10-23 12:30:10 +02001161static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001162 uint64_t val, unsigned int size)
1163{
1164 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001165 ESPState *s = ESP(&sysbus->esp);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001166 uint32_t saddr;
1167
1168 saddr = addr >> sysbus->it_shift;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001169 esp_reg_write(s, saddr, val);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001170}
1171
Avi Kivitya8170e52012-10-23 12:30:10 +02001172static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001173 unsigned int size)
1174{
1175 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001176 ESPState *s = ESP(&sysbus->esp);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001177 uint32_t saddr;
1178
1179 saddr = addr >> sysbus->it_shift;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001180 return esp_reg_read(s, saddr);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001181}
1182
1183static const MemoryRegionOps sysbus_esp_mem_ops = {
1184 .read = sysbus_esp_mem_read,
1185 .write = sysbus_esp_mem_write,
1186 .endianness = DEVICE_NATIVE_ENDIAN,
1187 .valid.accepts = esp_mem_accepts,
1188};
1189
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001190static void sysbus_esp_pdma_write(void *opaque, hwaddr addr,
1191 uint64_t val, unsigned int size)
1192{
1193 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001194 ESPState *s = ESP(&sysbus->esp);
Mark Cave-Ayland3c421402021-03-04 22:10:45 +00001195 uint32_t dmalen;
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001196
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +00001197 trace_esp_pdma_write(size);
1198
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001199 switch (size) {
1200 case 1:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001201 esp_pdma_write(s, val);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001202 break;
1203 case 2:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001204 esp_pdma_write(s, val >> 8);
1205 esp_pdma_write(s, val);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001206 break;
1207 }
Mark Cave-Ayland3c421402021-03-04 22:10:45 +00001208 dmalen = esp_get_tc(s);
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +00001209 if (dmalen == 0 || fifo8_num_free(&s->fifo) < 2) {
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001210 s->pdma_cb(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001211 }
1212}
1213
1214static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr,
1215 unsigned int size)
1216{
1217 SysBusESPState *sysbus = opaque;
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001218 ESPState *s = ESP(&sysbus->esp);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001219 uint64_t val = 0;
1220
Mark Cave-Ayland960ebfd2021-03-04 22:10:28 +00001221 trace_esp_pdma_read(size);
1222
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001223 switch (size) {
1224 case 1:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001225 val = esp_pdma_read(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001226 break;
1227 case 2:
Mark Cave-Ayland761bef72021-03-04 22:10:36 +00001228 val = esp_pdma_read(s);
1229 val = (val << 8) | esp_pdma_read(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001230 break;
1231 }
Mark Cave-Ayland7aa6bae2021-03-04 22:11:03 +00001232 if (fifo8_num_used(&s->fifo) < 2) {
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001233 s->pdma_cb(s);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001234 }
1235 return val;
1236}
1237
1238static const MemoryRegionOps sysbus_esp_pdma_ops = {
1239 .read = sysbus_esp_pdma_read,
1240 .write = sysbus_esp_pdma_write,
1241 .endianness = DEVICE_NATIVE_ENDIAN,
1242 .valid.min_access_size = 1,
Mark Cave-Aylandcf1b8282021-03-04 22:10:51 +00001243 .valid.max_access_size = 4,
1244 .impl.min_access_size = 1,
1245 .impl.max_access_size = 2,
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001246};
1247
Paolo Bonziniafd40302011-08-13 15:44:45 +02001248static const struct SCSIBusInfo esp_scsi_info = {
1249 .tcq = false,
Paolo Bonzini7e0380b2011-08-13 18:55:17 +02001250 .max_target = ESP_MAX_DEVS,
1251 .max_lun = 7,
Paolo Bonziniafd40302011-08-13 15:44:45 +02001252
Paolo Bonzinic6df7102011-04-22 12:27:30 +02001253 .transfer_data = esp_transfer_data,
Paolo Bonzini94d3f982011-04-18 22:53:08 +02001254 .complete = esp_command_complete,
1255 .cancel = esp_request_cancelled
Paolo Bonzinicfdc1bb2011-04-18 17:11:14 +02001256};
1257
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001258static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
Paul Brookcfb9de92009-05-14 22:35:07 +01001259{
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001260 SysBusESPState *sysbus = SYSBUS_ESP(opaque);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001261 ESPState *s = ESP(&sysbus->esp);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001262
1263 switch (irq) {
1264 case 0:
1265 parent_esp_reset(s, irq, level);
1266 break;
1267 case 1:
1268 esp_dma_enable(opaque, irq, level);
1269 break;
1270 }
1271}
1272
Hu Taob09318c2013-07-01 18:18:35 +08001273static void sysbus_esp_realize(DeviceState *dev, Error **errp)
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001274{
Hu Taob09318c2013-07-01 18:18:35 +08001275 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001276 SysBusESPState *sysbus = SYSBUS_ESP(dev);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001277 ESPState *s = ESP(&sysbus->esp);
1278
1279 if (!qdev_realize(DEVICE(s), NULL, errp)) {
1280 return;
1281 }
bellard6f7e9ae2005-03-13 09:43:36 +00001282
Hu Taob09318c2013-07-01 18:18:35 +08001283 sysbus_init_irq(sbd, &s->irq);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001284 sysbus_init_irq(sbd, &s->irq_data);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001285 assert(sysbus->it_shift != -1);
bellard6f7e9ae2005-03-13 09:43:36 +00001286
Hervé Poussineaud32e4b32012-07-09 12:02:26 +02001287 s->chip_id = TCHI_FAS100A;
Paolo Bonzini29776732013-06-06 21:25:08 -04001288 memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001289 sysbus, "esp-regs", ESP_REGS << sysbus->it_shift);
Hu Taob09318c2013-07-01 18:18:35 +08001290 sysbus_init_mmio(sbd, &sysbus->iomem);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001291 memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops,
Mark Cave-Aylandcf1b8282021-03-04 22:10:51 +00001292 sysbus, "esp-pdma", 4);
Laurent Vivier74d71ea2019-10-26 18:45:38 +02001293 sysbus_init_mmio(sbd, &sysbus->pdma);
bellard6f7e9ae2005-03-13 09:43:36 +00001294
Hu Taob09318c2013-07-01 18:18:35 +08001295 qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
blueswir12d069ba2007-08-16 19:56:27 +00001296
Andreas Färberb1187b52013-08-23 20:30:03 +02001297 scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
bellard67e999b2006-09-03 16:09:07 +00001298}
Paul Brookcfb9de92009-05-14 22:35:07 +01001299
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001300static void sysbus_esp_hard_reset(DeviceState *dev)
1301{
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001302 SysBusESPState *sysbus = SYSBUS_ESP(dev);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001303 ESPState *s = ESP(&sysbus->esp);
1304
1305 esp_hard_reset(s);
1306}
1307
1308static void sysbus_esp_init(Object *obj)
1309{
1310 SysBusESPState *sysbus = SYSBUS_ESP(obj);
1311
1312 object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001313}
1314
1315static const VMStateDescription vmstate_sysbus_esp_scsi = {
1316 .name = "sysbusespscsi",
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001317 .version_id = 2,
Guenter Roeckea84a442018-11-29 09:17:42 -08001318 .minimum_version_id = 1,
Mark Cave-Aylandff4a1da2021-04-07 13:48:42 +01001319 .pre_save = esp_pre_save,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001320 .fields = (VMStateField[]) {
Mark Cave-Ayland0bd005b2021-03-04 22:10:25 +00001321 VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2),
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001322 VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
1323 VMSTATE_END_OF_LIST()
1324 }
Anthony Liguori999e12b2012-01-24 13:12:29 -06001325};
1326
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001327static void sysbus_esp_class_init(ObjectClass *klass, void *data)
Anthony Liguori999e12b2012-01-24 13:12:29 -06001328{
Anthony Liguori39bffca2011-12-07 21:34:16 -06001329 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -06001330
Hu Taob09318c2013-07-01 18:18:35 +08001331 dc->realize = sysbus_esp_realize;
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001332 dc->reset = sysbus_esp_hard_reset;
1333 dc->vmsd = &vmstate_sysbus_esp_scsi;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +03001334 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
Anthony Liguori999e12b2012-01-24 13:12:29 -06001335}
1336
Hervé Poussineau1f077302012-08-02 10:40:30 +02001337static const TypeInfo sysbus_esp_info = {
Mark Cave-Ayland84fbefe2021-03-04 22:10:23 +00001338 .name = TYPE_SYSBUS_ESP,
Anthony Liguori39bffca2011-12-07 21:34:16 -06001339 .parent = TYPE_SYS_BUS_DEVICE,
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001340 .instance_init = sysbus_esp_init,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001341 .instance_size = sizeof(SysBusESPState),
1342 .class_init = sysbus_esp_class_init,
Blue Swirl63235df2009-10-24 16:34:21 +00001343};
1344
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001345static void esp_finalize(Object *obj)
1346{
1347 ESPState *s = ESP(obj);
1348
1349 fifo8_destroy(&s->fifo);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001350 fifo8_destroy(&s->cmdfifo);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001351}
1352
1353static void esp_init(Object *obj)
1354{
1355 ESPState *s = ESP(obj);
1356
1357 fifo8_create(&s->fifo, ESP_FIFO_SZ);
Mark Cave-Ayland023666d2021-03-04 22:11:00 +00001358 fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ);
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001359}
1360
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001361static void esp_class_init(ObjectClass *klass, void *data)
1362{
1363 DeviceClass *dc = DEVICE_CLASS(klass);
1364
1365 /* internal device for sysbusesp/pciespscsi, not user-creatable */
1366 dc->user_creatable = false;
1367 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1368}
1369
1370static const TypeInfo esp_info = {
1371 .name = TYPE_ESP,
1372 .parent = TYPE_DEVICE,
Mark Cave-Ayland042879f2021-03-04 22:10:59 +00001373 .instance_init = esp_init,
1374 .instance_finalize = esp_finalize,
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001375 .instance_size = sizeof(ESPState),
1376 .class_init = esp_class_init,
1377};
1378
Andreas Färber83f7d432012-02-09 15:20:55 +01001379static void esp_register_types(void)
Paul Brookcfb9de92009-05-14 22:35:07 +01001380{
Hervé Poussineaua391fdb2012-07-09 12:02:28 +02001381 type_register_static(&sysbus_esp_info);
Mark Cave-Aylandeb169c72021-03-04 22:10:24 +00001382 type_register_static(&esp_info);
Paul Brookcfb9de92009-05-14 22:35:07 +01001383}
1384
Andreas Färber83f7d432012-02-09 15:20:55 +01001385type_init(esp_register_types)