blob: 2161b4af7a79cf0542e1609bd859eeff0c7dc4ba [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
bellard80337b62005-12-04 18:54:21 +00002 * SMSC 91C111 Ethernet interface emulation
3 *
4 * Copyright (c) 2005 CodeSourcery, LLC.
5 * Written by Paul Brook
6 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10007 * This code is licensed under the GPL
bellard80337b62005-12-04 18:54:21 +00008 */
9
Paul Brook418dcf52009-05-14 22:35:07 +010010#include "sysbus.h"
Paolo Bonzini1422e322012-10-24 08:43:34 +020011#include "net/net.h"
pbrook87ecb682007-11-17 17:14:51 +000012#include "devices.h"
bellard80337b62005-12-04 18:54:21 +000013/* For crc32 */
14#include <zlib.h>
15
16/* Number of 2k memory pages available. */
17#define NUM_PACKETS 4
18
19typedef struct {
Paul Brook418dcf52009-05-14 22:35:07 +010020 SysBusDevice busdev;
Mark McLoughlin42a42602009-11-25 18:49:23 +000021 NICState *nic;
Gerd Hoffmann50132152009-10-21 15:25:37 +020022 NICConf conf;
bellard80337b62005-12-04 18:54:21 +000023 uint16_t tcr;
24 uint16_t rcr;
25 uint16_t cr;
26 uint16_t ctr;
27 uint16_t gpr;
28 uint16_t ptr;
29 uint16_t ercv;
pbrookd537cf62007-04-07 18:14:41 +000030 qemu_irq irq;
bellard80337b62005-12-04 18:54:21 +000031 int bank;
32 int packet_num;
33 int tx_alloc;
34 /* Bitmask of allocated packets. */
35 int allocated;
36 int tx_fifo_len;
37 int tx_fifo[NUM_PACKETS];
38 int rx_fifo_len;
39 int rx_fifo[NUM_PACKETS];
bellard5198cfd2005-12-18 17:39:52 +000040 int tx_fifo_done_len;
41 int tx_fifo_done[NUM_PACKETS];
bellard80337b62005-12-04 18:54:21 +000042 /* Packet buffer memory. */
bellard5198cfd2005-12-18 17:39:52 +000043 uint8_t data[NUM_PACKETS][2048];
bellard80337b62005-12-04 18:54:21 +000044 uint8_t int_level;
45 uint8_t int_mask;
Peter Maydell5a95b512011-08-24 18:28:21 +010046 MemoryRegion mmio;
bellard80337b62005-12-04 18:54:21 +000047} smc91c111_state;
48
Peter Maydell3ac59432010-12-23 17:19:58 +000049static const VMStateDescription vmstate_smc91c111 = {
50 .name = "smc91c111",
51 .version_id = 1,
52 .minimum_version_id = 1,
53 .fields = (VMStateField []) {
54 VMSTATE_UINT16(tcr, smc91c111_state),
55 VMSTATE_UINT16(rcr, smc91c111_state),
56 VMSTATE_UINT16(cr, smc91c111_state),
57 VMSTATE_UINT16(ctr, smc91c111_state),
58 VMSTATE_UINT16(gpr, smc91c111_state),
59 VMSTATE_UINT16(ptr, smc91c111_state),
60 VMSTATE_UINT16(ercv, smc91c111_state),
61 VMSTATE_INT32(bank, smc91c111_state),
62 VMSTATE_INT32(packet_num, smc91c111_state),
63 VMSTATE_INT32(tx_alloc, smc91c111_state),
64 VMSTATE_INT32(allocated, smc91c111_state),
65 VMSTATE_INT32(tx_fifo_len, smc91c111_state),
66 VMSTATE_INT32_ARRAY(tx_fifo, smc91c111_state, NUM_PACKETS),
67 VMSTATE_INT32(rx_fifo_len, smc91c111_state),
68 VMSTATE_INT32_ARRAY(rx_fifo, smc91c111_state, NUM_PACKETS),
69 VMSTATE_INT32(tx_fifo_done_len, smc91c111_state),
70 VMSTATE_INT32_ARRAY(tx_fifo_done, smc91c111_state, NUM_PACKETS),
71 VMSTATE_BUFFER_UNSAFE(data, smc91c111_state, 0, NUM_PACKETS * 2048),
72 VMSTATE_UINT8(int_level, smc91c111_state),
73 VMSTATE_UINT8(int_mask, smc91c111_state),
74 VMSTATE_END_OF_LIST()
75 }
76};
77
bellard80337b62005-12-04 18:54:21 +000078#define RCR_SOFT_RST 0x8000
79#define RCR_STRIP_CRC 0x0200
80#define RCR_RXEN 0x0100
81
82#define TCR_EPH_LOOP 0x2000
83#define TCR_NOCRC 0x0100
84#define TCR_PAD_EN 0x0080
85#define TCR_FORCOL 0x0004
86#define TCR_LOOP 0x0002
87#define TCR_TXEN 0x0001
88
89#define INT_MD 0x80
90#define INT_ERCV 0x40
91#define INT_EPH 0x20
92#define INT_RX_OVRN 0x10
93#define INT_ALLOC 0x08
94#define INT_TX_EMPTY 0x04
95#define INT_TX 0x02
96#define INT_RCV 0x01
97
98#define CTR_AUTO_RELEASE 0x0800
99#define CTR_RELOAD 0x0002
100#define CTR_STORE 0x0001
101
102#define RS_ALGNERR 0x8000
103#define RS_BRODCAST 0x4000
104#define RS_BADCRC 0x2000
105#define RS_ODDFRAME 0x1000
106#define RS_TOOLONG 0x0800
107#define RS_TOOSHORT 0x0400
108#define RS_MULTICAST 0x0001
109
110/* Update interrupt status. */
111static void smc91c111_update(smc91c111_state *s)
112{
113 int level;
114
115 if (s->tx_fifo_len == 0)
116 s->int_level |= INT_TX_EMPTY;
bellard5198cfd2005-12-18 17:39:52 +0000117 if (s->tx_fifo_done_len != 0)
118 s->int_level |= INT_TX;
bellard80337b62005-12-04 18:54:21 +0000119 level = (s->int_level & s->int_mask) != 0;
pbrookd537cf62007-04-07 18:14:41 +0000120 qemu_set_irq(s->irq, level);
bellard80337b62005-12-04 18:54:21 +0000121}
122
123/* Try to allocate a packet. Returns 0x80 on failure. */
124static int smc91c111_allocate_packet(smc91c111_state *s)
125{
126 int i;
127 if (s->allocated == (1 << NUM_PACKETS) - 1) {
128 return 0x80;
129 }
130
131 for (i = 0; i < NUM_PACKETS; i++) {
132 if ((s->allocated & (1 << i)) == 0)
133 break;
134 }
135 s->allocated |= 1 << i;
136 return i;
137}
138
139
140/* Process a pending TX allocate. */
141static void smc91c111_tx_alloc(smc91c111_state *s)
142{
143 s->tx_alloc = smc91c111_allocate_packet(s);
144 if (s->tx_alloc == 0x80)
145 return;
146 s->int_level |= INT_ALLOC;
147 smc91c111_update(s);
148}
149
150/* Remove and item from the RX FIFO. */
151static void smc91c111_pop_rx_fifo(smc91c111_state *s)
152{
153 int i;
154
155 s->rx_fifo_len--;
156 if (s->rx_fifo_len) {
157 for (i = 0; i < s->rx_fifo_len; i++)
158 s->rx_fifo[i] = s->rx_fifo[i + 1];
159 s->int_level |= INT_RCV;
160 } else {
161 s->int_level &= ~INT_RCV;
162 }
163 smc91c111_update(s);
164}
165
bellard5198cfd2005-12-18 17:39:52 +0000166/* Remove an item from the TX completion FIFO. */
167static void smc91c111_pop_tx_fifo_done(smc91c111_state *s)
168{
169 int i;
170
171 if (s->tx_fifo_done_len == 0)
172 return;
173 s->tx_fifo_done_len--;
174 for (i = 0; i < s->tx_fifo_done_len; i++)
175 s->tx_fifo_done[i] = s->tx_fifo_done[i + 1];
176}
177
bellard80337b62005-12-04 18:54:21 +0000178/* Release the memory allocated to a packet. */
179static void smc91c111_release_packet(smc91c111_state *s, int packet)
180{
181 s->allocated &= ~(1 << packet);
182 if (s->tx_alloc == 0x80)
183 smc91c111_tx_alloc(s);
184}
185
186/* Flush the TX FIFO. */
187static void smc91c111_do_tx(smc91c111_state *s)
188{
189 int i;
190 int len;
191 int control;
bellard80337b62005-12-04 18:54:21 +0000192 int packetnum;
193 uint8_t *p;
194
195 if ((s->tcr & TCR_TXEN) == 0)
196 return;
197 if (s->tx_fifo_len == 0)
198 return;
199 for (i = 0; i < s->tx_fifo_len; i++) {
200 packetnum = s->tx_fifo[i];
201 p = &s->data[packetnum][0];
202 /* Set status word. */
203 *(p++) = 0x01;
204 *(p++) = 0x40;
205 len = *(p++);
206 len |= ((int)*(p++)) << 8;
207 len -= 6;
208 control = p[len + 1];
209 if (control & 0x20)
210 len++;
211 /* ??? This overwrites the data following the buffer.
212 Don't know what real hardware does. */
213 if (len < 64 && (s->tcr & TCR_PAD_EN)) {
214 memset(p + len, 0, 64 - len);
215 len = 64;
216 }
217#if 0
Blue Swirl22ed1d342010-04-25 19:31:06 +0000218 {
219 int add_crc;
ths416b5d32006-12-21 17:23:49 +0000220
Blue Swirl22ed1d342010-04-25 19:31:06 +0000221 /* The card is supposed to append the CRC to the frame.
222 However none of the other network traffic has the CRC
223 appended. Suspect this is low level ethernet detail we
224 don't need to worry about. */
225 add_crc = (control & 0x10) || (s->tcr & TCR_NOCRC) == 0;
226 if (add_crc) {
227 uint32_t crc;
228
229 crc = crc32(~0, p, len);
230 memcpy(p + len, &crc, 4);
231 len += 4;
232 }
bellard80337b62005-12-04 18:54:21 +0000233 }
bellard80337b62005-12-04 18:54:21 +0000234#endif
235 if (s->ctr & CTR_AUTO_RELEASE)
bellard5198cfd2005-12-18 17:39:52 +0000236 /* Race? */
bellard80337b62005-12-04 18:54:21 +0000237 smc91c111_release_packet(s, packetnum);
bellard5198cfd2005-12-18 17:39:52 +0000238 else if (s->tx_fifo_done_len < NUM_PACKETS)
239 s->tx_fifo_done[s->tx_fifo_done_len++] = packetnum;
Mark McLoughlin42a42602009-11-25 18:49:23 +0000240 qemu_send_packet(&s->nic->nc, p, len);
bellard80337b62005-12-04 18:54:21 +0000241 }
242 s->tx_fifo_len = 0;
bellard80337b62005-12-04 18:54:21 +0000243 smc91c111_update(s);
244}
245
246/* Add a packet to the TX FIFO. */
247static void smc91c111_queue_tx(smc91c111_state *s, int packet)
248{
249 if (s->tx_fifo_len == NUM_PACKETS)
250 return;
251 s->tx_fifo[s->tx_fifo_len++] = packet;
252 smc91c111_do_tx(s);
253}
254
Juha Riihimäki1e36f6a2011-05-31 17:48:23 +0100255static void smc91c111_reset(DeviceState *dev)
bellard80337b62005-12-04 18:54:21 +0000256{
Juha Riihimäki1e36f6a2011-05-31 17:48:23 +0100257 smc91c111_state *s = FROM_SYSBUS(smc91c111_state, sysbus_from_qdev(dev));
bellard80337b62005-12-04 18:54:21 +0000258 s->bank = 0;
259 s->tx_fifo_len = 0;
bellard5198cfd2005-12-18 17:39:52 +0000260 s->tx_fifo_done_len = 0;
bellard80337b62005-12-04 18:54:21 +0000261 s->rx_fifo_len = 0;
262 s->allocated = 0;
263 s->packet_num = 0;
264 s->tx_alloc = 0;
265 s->tcr = 0;
266 s->rcr = 0;
267 s->cr = 0xa0b1;
268 s->ctr = 0x1210;
269 s->ptr = 0;
270 s->ercv = 0x1f;
271 s->int_level = INT_TX_EMPTY;
272 s->int_mask = 0;
273 smc91c111_update(s);
274}
275
276#define SET_LOW(name, val) s->name = (s->name & 0xff00) | val
277#define SET_HIGH(name, val) s->name = (s->name & 0xff) | (val << 8)
278
Avi Kivitya8170e52012-10-23 12:30:10 +0200279static void smc91c111_writeb(void *opaque, hwaddr offset,
bellard80337b62005-12-04 18:54:21 +0000280 uint32_t value)
281{
282 smc91c111_state *s = (smc91c111_state *)opaque;
283
Lars Munch3b4b86a2010-03-29 15:16:58 +0200284 offset = offset & 0xf;
bellard80337b62005-12-04 18:54:21 +0000285 if (offset == 14) {
286 s->bank = value;
287 return;
288 }
289 if (offset == 15)
290 return;
291 switch (s->bank) {
292 case 0:
293 switch (offset) {
294 case 0: /* TCR */
295 SET_LOW(tcr, value);
296 return;
297 case 1:
298 SET_HIGH(tcr, value);
299 return;
300 case 4: /* RCR */
301 SET_LOW(rcr, value);
302 return;
303 case 5:
304 SET_HIGH(rcr, value);
305 if (s->rcr & RCR_SOFT_RST)
Juha Riihimäki1e36f6a2011-05-31 17:48:23 +0100306 smc91c111_reset(&s->busdev.qdev);
bellard80337b62005-12-04 18:54:21 +0000307 return;
308 case 10: case 11: /* RPCR */
309 /* Ignored */
310 return;
Lars Munch14da5612010-03-29 15:17:18 +0200311 case 12: case 13: /* Reserved */
312 return;
bellard80337b62005-12-04 18:54:21 +0000313 }
314 break;
315
316 case 1:
317 switch (offset) {
318 case 0: /* CONFIG */
319 SET_LOW(cr, value);
320 return;
321 case 1:
322 SET_HIGH(cr,value);
323 return;
324 case 2: case 3: /* BASE */
325 case 4: case 5: case 6: case 7: case 8: case 9: /* IA */
326 /* Not implemented. */
327 return;
328 case 10: /* Genral Purpose */
329 SET_LOW(gpr, value);
330 return;
331 case 11:
332 SET_HIGH(gpr, value);
333 return;
334 case 12: /* Control */
335 if (value & 1)
336 fprintf(stderr, "smc91c111:EEPROM store not implemented\n");
337 if (value & 2)
338 fprintf(stderr, "smc91c111:EEPROM reload not implemented\n");
339 value &= ~3;
340 SET_LOW(ctr, value);
341 return;
342 case 13:
343 SET_HIGH(ctr, value);
344 return;
345 }
346 break;
347
348 case 2:
349 switch (offset) {
350 case 0: /* MMU Command */
351 switch (value >> 5) {
352 case 0: /* no-op */
353 break;
354 case 1: /* Allocate for TX. */
355 s->tx_alloc = 0x80;
356 s->int_level &= ~INT_ALLOC;
357 smc91c111_update(s);
358 smc91c111_tx_alloc(s);
359 break;
360 case 2: /* Reset MMU. */
361 s->allocated = 0;
362 s->tx_fifo_len = 0;
bellard5198cfd2005-12-18 17:39:52 +0000363 s->tx_fifo_done_len = 0;
bellard80337b62005-12-04 18:54:21 +0000364 s->rx_fifo_len = 0;
365 s->tx_alloc = 0;
366 break;
367 case 3: /* Remove from RX FIFO. */
368 smc91c111_pop_rx_fifo(s);
369 break;
370 case 4: /* Remove from RX FIFO and release. */
371 if (s->rx_fifo_len > 0) {
372 smc91c111_release_packet(s, s->rx_fifo[0]);
373 }
374 smc91c111_pop_rx_fifo(s);
375 break;
376 case 5: /* Release. */
377 smc91c111_release_packet(s, s->packet_num);
378 break;
379 case 6: /* Add to TX FIFO. */
380 smc91c111_queue_tx(s, s->packet_num);
381 break;
382 case 7: /* Reset TX FIFO. */
383 s->tx_fifo_len = 0;
bellard5198cfd2005-12-18 17:39:52 +0000384 s->tx_fifo_done_len = 0;
bellard80337b62005-12-04 18:54:21 +0000385 break;
386 }
387 return;
388 case 1:
389 /* Ignore. */
390 return;
391 case 2: /* Packet Number Register */
392 s->packet_num = value;
393 return;
394 case 3: case 4: case 5:
395 /* Should be readonly, but linux writes to them anyway. Ignore. */
396 return;
397 case 6: /* Pointer */
398 SET_LOW(ptr, value);
399 return;
400 case 7:
401 SET_HIGH(ptr, value);
402 return;
403 case 8: case 9: case 10: case 11: /* Data */
404 {
405 int p;
406 int n;
407
408 if (s->ptr & 0x8000)
409 n = s->rx_fifo[0];
410 else
411 n = s->packet_num;
412 p = s->ptr & 0x07ff;
413 if (s->ptr & 0x4000) {
414 s->ptr = (s->ptr & 0xf800) | ((s->ptr + 1) & 0x7ff);
415 } else {
416 p += (offset & 3);
417 }
418 s->data[n][p] = value;
419 }
420 return;
421 case 12: /* Interrupt ACK. */
422 s->int_level &= ~(value & 0xd6);
bellard5198cfd2005-12-18 17:39:52 +0000423 if (value & INT_TX)
424 smc91c111_pop_tx_fifo_done(s);
bellard80337b62005-12-04 18:54:21 +0000425 smc91c111_update(s);
426 return;
427 case 13: /* Interrupt mask. */
428 s->int_mask = value;
429 smc91c111_update(s);
430 return;
431 }
Dong Xu Wang3a931132011-11-29 16:52:38 +0800432 break;
bellard80337b62005-12-04 18:54:21 +0000433
434 case 3:
435 switch (offset) {
436 case 0: case 1: case 2: case 3: case 4: case 5: case 6: case 7:
437 /* Multicast table. */
438 /* Not implemented. */
439 return;
440 case 8: case 9: /* Management Interface. */
441 /* Not implemented. */
442 return;
443 case 12: /* Early receive. */
444 s->ercv = value & 0x1f;
445 case 13:
446 /* Ignore. */
447 return;
448 }
449 break;
450 }
Paul Brook2ac71172009-05-08 02:35:15 +0100451 hw_error("smc91c111_write: Bad reg %d:%x\n", s->bank, (int)offset);
bellard80337b62005-12-04 18:54:21 +0000452}
453
Avi Kivitya8170e52012-10-23 12:30:10 +0200454static uint32_t smc91c111_readb(void *opaque, hwaddr offset)
bellard80337b62005-12-04 18:54:21 +0000455{
456 smc91c111_state *s = (smc91c111_state *)opaque;
457
Lars Munch3b4b86a2010-03-29 15:16:58 +0200458 offset = offset & 0xf;
bellard80337b62005-12-04 18:54:21 +0000459 if (offset == 14) {
460 return s->bank;
461 }
462 if (offset == 15)
463 return 0x33;
464 switch (s->bank) {
465 case 0:
466 switch (offset) {
467 case 0: /* TCR */
468 return s->tcr & 0xff;
469 case 1:
470 return s->tcr >> 8;
471 case 2: /* EPH Status */
472 return 0;
473 case 3:
474 return 0x40;
475 case 4: /* RCR */
476 return s->rcr & 0xff;
477 case 5:
478 return s->rcr >> 8;
479 case 6: /* Counter */
480 case 7:
481 /* Not implemented. */
482 return 0;
ths687fa642007-04-02 08:18:36 +0000483 case 8: /* Memory size. */
484 return NUM_PACKETS;
485 case 9: /* Free memory available. */
bellard80337b62005-12-04 18:54:21 +0000486 {
487 int i;
488 int n;
489 n = 0;
490 for (i = 0; i < NUM_PACKETS; i++) {
491 if (s->allocated & (1 << i))
492 n++;
493 }
494 return n;
495 }
bellard80337b62005-12-04 18:54:21 +0000496 case 10: case 11: /* RPCR */
497 /* Not implemented. */
498 return 0;
Lars Munch14da5612010-03-29 15:17:18 +0200499 case 12: case 13: /* Reserved */
500 return 0;
bellard80337b62005-12-04 18:54:21 +0000501 }
502 break;
503
504 case 1:
505 switch (offset) {
506 case 0: /* CONFIG */
507 return s->cr & 0xff;
508 case 1:
509 return s->cr >> 8;
510 case 2: case 3: /* BASE */
511 /* Not implemented. */
512 return 0;
513 case 4: case 5: case 6: case 7: case 8: case 9: /* IA */
Gerd Hoffmann50132152009-10-21 15:25:37 +0200514 return s->conf.macaddr.a[offset - 4];
bellard80337b62005-12-04 18:54:21 +0000515 case 10: /* General Purpose */
516 return s->gpr & 0xff;
517 case 11:
518 return s->gpr >> 8;
519 case 12: /* Control */
520 return s->ctr & 0xff;
521 case 13:
522 return s->ctr >> 8;
523 }
524 break;
525
526 case 2:
527 switch (offset) {
528 case 0: case 1: /* MMUCR Busy bit. */
529 return 0;
530 case 2: /* Packet Number. */
531 return s->packet_num;
532 case 3: /* Allocation Result. */
533 return s->tx_alloc;
534 case 4: /* TX FIFO */
bellard5198cfd2005-12-18 17:39:52 +0000535 if (s->tx_fifo_done_len == 0)
bellard80337b62005-12-04 18:54:21 +0000536 return 0x80;
537 else
bellard5198cfd2005-12-18 17:39:52 +0000538 return s->tx_fifo_done[0];
bellard80337b62005-12-04 18:54:21 +0000539 case 5: /* RX FIFO */
540 if (s->rx_fifo_len == 0)
541 return 0x80;
542 else
543 return s->rx_fifo[0];
544 case 6: /* Pointer */
545 return s->ptr & 0xff;
546 case 7:
547 return (s->ptr >> 8) & 0xf7;
548 case 8: case 9: case 10: case 11: /* Data */
549 {
550 int p;
551 int n;
552
553 if (s->ptr & 0x8000)
554 n = s->rx_fifo[0];
555 else
556 n = s->packet_num;
557 p = s->ptr & 0x07ff;
558 if (s->ptr & 0x4000) {
559 s->ptr = (s->ptr & 0xf800) | ((s->ptr + 1) & 0x07ff);
560 } else {
561 p += (offset & 3);
562 }
563 return s->data[n][p];
564 }
565 case 12: /* Interrupt status. */
566 return s->int_level;
567 case 13: /* Interrupt mask. */
568 return s->int_mask;
569 }
570 break;
571
572 case 3:
573 switch (offset) {
574 case 0: case 1: case 2: case 3: case 4: case 5: case 6: case 7:
575 /* Multicast table. */
576 /* Not implemented. */
577 return 0;
578 case 8: /* Management Interface. */
579 /* Not implemented. */
580 return 0x30;
581 case 9:
582 return 0x33;
583 case 10: /* Revision. */
584 return 0x91;
585 case 11:
586 return 0x33;
587 case 12:
588 return s->ercv;
589 case 13:
590 return 0;
591 }
592 break;
593 }
Paul Brook2ac71172009-05-08 02:35:15 +0100594 hw_error("smc91c111_read: Bad reg %d:%x\n", s->bank, (int)offset);
bellard80337b62005-12-04 18:54:21 +0000595 return 0;
596}
597
Avi Kivitya8170e52012-10-23 12:30:10 +0200598static void smc91c111_writew(void *opaque, hwaddr offset,
bellard80337b62005-12-04 18:54:21 +0000599 uint32_t value)
600{
601 smc91c111_writeb(opaque, offset, value & 0xff);
602 smc91c111_writeb(opaque, offset + 1, value >> 8);
603}
604
Avi Kivitya8170e52012-10-23 12:30:10 +0200605static void smc91c111_writel(void *opaque, hwaddr offset,
bellard80337b62005-12-04 18:54:21 +0000606 uint32_t value)
607{
bellard80337b62005-12-04 18:54:21 +0000608 /* 32-bit writes to offset 0xc only actually write to the bank select
609 register (offset 0xe) */
pbrook8da3ff12008-12-01 18:59:50 +0000610 if (offset != 0xc)
bellard80337b62005-12-04 18:54:21 +0000611 smc91c111_writew(opaque, offset, value & 0xffff);
612 smc91c111_writew(opaque, offset + 2, value >> 16);
613}
614
Avi Kivitya8170e52012-10-23 12:30:10 +0200615static uint32_t smc91c111_readw(void *opaque, hwaddr offset)
bellard80337b62005-12-04 18:54:21 +0000616{
617 uint32_t val;
618 val = smc91c111_readb(opaque, offset);
619 val |= smc91c111_readb(opaque, offset + 1) << 8;
620 return val;
621}
622
Avi Kivitya8170e52012-10-23 12:30:10 +0200623static uint32_t smc91c111_readl(void *opaque, hwaddr offset)
bellard80337b62005-12-04 18:54:21 +0000624{
625 uint32_t val;
626 val = smc91c111_readw(opaque, offset);
627 val |= smc91c111_readw(opaque, offset + 2) << 16;
628 return val;
629}
630
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +0100631static int smc91c111_can_receive(NetClientState *nc)
pbrookd861b052006-02-04 22:15:28 +0000632{
Mark McLoughlin42a42602009-11-25 18:49:23 +0000633 smc91c111_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
pbrookd861b052006-02-04 22:15:28 +0000634
635 if ((s->rcr & RCR_RXEN) == 0 || (s->rcr & RCR_SOFT_RST))
636 return 1;
637 if (s->allocated == (1 << NUM_PACKETS) - 1)
638 return 0;
639 return 1;
640}
641
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +0100642static ssize_t smc91c111_receive(NetClientState *nc, const uint8_t *buf, size_t size)
bellard80337b62005-12-04 18:54:21 +0000643{
Mark McLoughlin42a42602009-11-25 18:49:23 +0000644 smc91c111_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
bellard80337b62005-12-04 18:54:21 +0000645 int status;
646 int packetsize;
647 uint32_t crc;
648 int packetnum;
649 uint8_t *p;
650
651 if ((s->rcr & RCR_RXEN) == 0 || (s->rcr & RCR_SOFT_RST))
Mark McLoughlin4f1c9422009-05-18 13:40:55 +0100652 return -1;
ths9f083492006-12-07 18:28:42 +0000653 /* Short packets are padded with zeros. Receiving a packet
bellard80337b62005-12-04 18:54:21 +0000654 < 64 bytes long is considered an error condition. */
655 if (size < 64)
656 packetsize = 64;
657 else
658 packetsize = (size & ~1);
659 packetsize += 6;
660 crc = (s->rcr & RCR_STRIP_CRC) == 0;
661 if (crc)
662 packetsize += 4;
663 /* TODO: Flag overrun and receive errors. */
664 if (packetsize > 2048)
Mark McLoughlin4f1c9422009-05-18 13:40:55 +0100665 return -1;
bellard80337b62005-12-04 18:54:21 +0000666 packetnum = smc91c111_allocate_packet(s);
667 if (packetnum == 0x80)
Mark McLoughlin4f1c9422009-05-18 13:40:55 +0100668 return -1;
bellard80337b62005-12-04 18:54:21 +0000669 s->rx_fifo[s->rx_fifo_len++] = packetnum;
670
671 p = &s->data[packetnum][0];
672 /* ??? Multicast packets? */
673 status = 0;
674 if (size > 1518)
675 status |= RS_TOOLONG;
676 if (size & 1)
677 status |= RS_ODDFRAME;
678 *(p++) = status & 0xff;
679 *(p++) = status >> 8;
680 *(p++) = packetsize & 0xff;
681 *(p++) = packetsize >> 8;
682 memcpy(p, buf, size & ~1);
683 p += (size & ~1);
684 /* Pad short packets. */
685 if (size < 64) {
686 int pad;
ths3b46e622007-09-17 08:09:54 +0000687
bellard80337b62005-12-04 18:54:21 +0000688 if (size & 1)
689 *(p++) = buf[size - 1];
690 pad = 64 - size;
691 memset(p, 0, pad);
692 p += pad;
693 size = 64;
694 }
695 /* It's not clear if the CRC should go before or after the last byte in
696 odd sized packets. Linux disables the CRC, so that's no help.
697 The pictures in the documentation show the CRC aligned on a 16-bit
698 boundary before the last odd byte, so that's what we do. */
699 if (crc) {
700 crc = crc32(~0, buf, size);
701 *(p++) = crc & 0xff; crc >>= 8;
702 *(p++) = crc & 0xff; crc >>= 8;
703 *(p++) = crc & 0xff; crc >>= 8;
Blue Swirl22ed1d342010-04-25 19:31:06 +0000704 *(p++) = crc & 0xff;
bellard80337b62005-12-04 18:54:21 +0000705 }
706 if (size & 1) {
707 *(p++) = buf[size - 1];
Blue Swirl22ed1d342010-04-25 19:31:06 +0000708 *p = 0x60;
bellard80337b62005-12-04 18:54:21 +0000709 } else {
710 *(p++) = 0;
Blue Swirl22ed1d342010-04-25 19:31:06 +0000711 *p = 0x40;
bellard80337b62005-12-04 18:54:21 +0000712 }
713 /* TODO: Raise early RX interrupt? */
714 s->int_level |= INT_RCV;
715 smc91c111_update(s);
Mark McLoughlin4f1c9422009-05-18 13:40:55 +0100716
717 return size;
bellard80337b62005-12-04 18:54:21 +0000718}
719
Peter Maydell5a95b512011-08-24 18:28:21 +0100720static const MemoryRegionOps smc91c111_mem_ops = {
721 /* The special case for 32 bit writes to 0xc means we can't just
722 * set .impl.min/max_access_size to 1, unfortunately
723 */
724 .old_mmio = {
725 .read = { smc91c111_readb, smc91c111_readw, smc91c111_readl, },
726 .write = { smc91c111_writeb, smc91c111_writew, smc91c111_writel, },
727 },
728 .endianness = DEVICE_NATIVE_ENDIAN,
bellard80337b62005-12-04 18:54:21 +0000729};
730
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +0100731static void smc91c111_cleanup(NetClientState *nc)
aliguorib946a152009-04-17 17:11:08 +0000732{
Mark McLoughlin42a42602009-11-25 18:49:23 +0000733 smc91c111_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
aliguorib946a152009-04-17 17:11:08 +0000734
Mark McLoughlin42a42602009-11-25 18:49:23 +0000735 s->nic = NULL;
aliguorib946a152009-04-17 17:11:08 +0000736}
737
Mark McLoughlin42a42602009-11-25 18:49:23 +0000738static NetClientInfo net_smc91c111_info = {
Laszlo Ersek2be64a62012-07-17 16:17:12 +0200739 .type = NET_CLIENT_OPTIONS_KIND_NIC,
Mark McLoughlin42a42602009-11-25 18:49:23 +0000740 .size = sizeof(NICState),
741 .can_receive = smc91c111_can_receive,
742 .receive = smc91c111_receive,
743 .cleanup = smc91c111_cleanup,
744};
745
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200746static int smc91c111_init1(SysBusDevice *dev)
bellard80337b62005-12-04 18:54:21 +0000747{
Paul Brook418dcf52009-05-14 22:35:07 +0100748 smc91c111_state *s = FROM_SYSBUS(smc91c111_state, dev);
Peter Maydell5a95b512011-08-24 18:28:21 +0100749 memory_region_init_io(&s->mmio, &smc91c111_mem_ops, s,
750 "smc91c111-mmio", 16);
Avi Kivity750ecd42011-11-27 11:38:10 +0200751 sysbus_init_mmio(dev, &s->mmio);
Paul Brook418dcf52009-05-14 22:35:07 +0100752 sysbus_init_irq(dev, &s->irq);
Gerd Hoffmann50132152009-10-21 15:25:37 +0200753 qemu_macaddr_default_if_unset(&s->conf.macaddr);
Mark McLoughlin42a42602009-11-25 18:49:23 +0000754 s->nic = qemu_new_nic(&net_smc91c111_info, &s->conf,
Anthony Liguorif79f2bf2011-12-04 11:17:51 -0600755 object_get_typename(OBJECT(dev)), dev->qdev.id, s);
Mark McLoughlin42a42602009-11-25 18:49:23 +0000756 qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
bellard80337b62005-12-04 18:54:21 +0000757 /* ??? Save/restore. */
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200758 return 0;
bellard80337b62005-12-04 18:54:21 +0000759}
Paul Brook418dcf52009-05-14 22:35:07 +0100760
Anthony Liguori999e12b2012-01-24 13:12:29 -0600761static Property smc91c111_properties[] = {
762 DEFINE_NIC_PROPERTIES(smc91c111_state, conf),
763 DEFINE_PROP_END_OF_LIST(),
764};
765
766static void smc91c111_class_init(ObjectClass *klass, void *data)
767{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600768 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600769 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
770
771 k->init = smc91c111_init1;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600772 dc->reset = smc91c111_reset;
773 dc->vmsd = &vmstate_smc91c111;
774 dc->props = smc91c111_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600775}
776
Anthony Liguori39bffca2011-12-07 21:34:16 -0600777static TypeInfo smc91c111_info = {
778 .name = "smc91c111",
779 .parent = TYPE_SYS_BUS_DEVICE,
780 .instance_size = sizeof(smc91c111_state),
781 .class_init = smc91c111_class_init,
Gerd Hoffmann50132152009-10-21 15:25:37 +0200782};
783
Andreas Färber83f7d432012-02-09 15:20:55 +0100784static void smc91c111_register_types(void)
Paul Brook418dcf52009-05-14 22:35:07 +0100785{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600786 type_register_static(&smc91c111_info);
Paul Brook418dcf52009-05-14 22:35:07 +0100787}
788
789/* Legacy helper function. Should go away when machine config files are
790 implemented. */
791void smc91c111_init(NICInfo *nd, uint32_t base, qemu_irq irq)
792{
793 DeviceState *dev;
794 SysBusDevice *s;
795
796 qemu_check_nic_model(nd, "smc91c111");
797 dev = qdev_create(NULL, "smc91c111");
Gerd Hoffmann50132152009-10-21 15:25:37 +0200798 qdev_set_nic_properties(dev, nd);
Markus Armbrustere23a1b32009-10-07 01:15:58 +0200799 qdev_init_nofail(dev);
Paul Brook418dcf52009-05-14 22:35:07 +0100800 s = sysbus_from_qdev(dev);
801 sysbus_mmio_map(s, 0, base);
802 sysbus_connect_irq(s, 0, irq);
803}
804
Andreas Färber83f7d432012-02-09 15:20:55 +0100805type_init(smc91c111_register_types)