blob: 8bb3c62c3d5e76c2bcc36e908a274daf28305dd0 [file] [log] [blame]
David Gibson3384f952011-10-30 17:16:46 +00001/*
2 * QEMU SPAPR PCI BUS definitions
3 *
4 * Copyright (c) 2011 Alexey Kardashevskiy <aik@au1.ibm.com>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19#if !defined(__HW_SPAPR_H__)
20#error Please include spapr.h before this file!
21#endif
22
23#if !defined(__HW_SPAPR_PCI_H__)
24#define __HW_SPAPR_PCI_H__
25
Michael S. Tsirkina2cb15b2012-12-12 14:24:50 +020026#include "hw/pci/pci.h"
27#include "hw/pci/pci_host.h"
David Gibson3384f952011-10-30 17:16:46 +000028#include "hw/xics.h"
29
Alexey Kardashevskiy0ee2c052012-08-07 16:10:37 +000030#define SPAPR_MSIX_MAX_DEVS 32
31
Andreas Färber8c9f64d2012-08-20 19:08:05 +020032#define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"
33
34#define SPAPR_PCI_HOST_BRIDGE(obj) \
35 OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)
36
David Gibson3384f952011-10-30 17:16:46 +000037typedef struct sPAPRPHBState {
Andreas Färber67c332f2012-08-20 19:08:09 +020038 PCIHostState parent_obj;
David Gibson3384f952011-10-30 17:16:46 +000039
David Gibsoncaae58c2013-01-23 17:20:39 +000040 int32_t index;
David Gibson3384f952011-10-30 17:16:46 +000041 uint64_t buid;
David Gibson298a9712012-03-12 17:50:24 +000042 char *busname;
43 char *dtbusname;
David Gibson3384f952011-10-30 17:16:46 +000044
45 MemoryRegion memspace, iospace;
Avi Kivitya8170e52012-10-23 12:30:10 +020046 hwaddr mem_win_addr, mem_win_size, io_win_addr, io_win_size;
47 hwaddr msi_win_addr;
David Gibsona3cfa182012-10-29 17:24:57 +000048 MemoryRegion memwindow, iowindow, msiwindow;
Alexey Kardashevskiy0ee2c052012-08-07 16:10:37 +000049
Alexey Kardashevskiy5c4cbcf2012-08-07 16:10:38 +000050 uint32_t dma_liobn;
51 uint64_t dma_window_start;
52 uint64_t dma_window_size;
David Gibsonedded452012-06-27 14:50:46 +100053 DMAContext *dma;
David Gibson3384f952011-10-30 17:16:46 +000054
55 struct {
Alexey Kardashevskiya307d592012-08-07 16:10:32 +000056 uint32_t irq;
David Gibson7fb0bd32012-04-25 17:55:42 +000057 } lsi_table[PCI_NUM_PINS];
David Gibson3384f952011-10-30 17:16:46 +000058
Alexey Kardashevskiy0ee2c052012-08-07 16:10:37 +000059 struct {
60 uint32_t config_addr;
61 uint32_t irq;
62 int nvec;
63 } msi_table[SPAPR_MSIX_MAX_DEVS];
64
David Gibson3384f952011-10-30 17:16:46 +000065 QLIST_ENTRY(sPAPRPHBState) list;
66} sPAPRPHBState;
67
David Gibsoncaae58c2013-01-23 17:20:39 +000068#define SPAPR_PCI_BASE_BUID 0x800000020000000ULL
69
70#define SPAPR_PCI_WINDOW_BASE 0x10000000000ULL
71#define SPAPR_PCI_WINDOW_SPACING 0x1000000000ULL
72#define SPAPR_PCI_MMIO_WIN_OFF 0xA0000000
73#define SPAPR_PCI_MMIO_WIN_SIZE 0x20000000
74#define SPAPR_PCI_IO_WIN_OFF 0x80000000
75#define SPAPR_PCI_IO_WIN_SIZE 0x10000
76#define SPAPR_PCI_MSI_WIN_OFF 0x90000000
77
78#define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL
79
Alexey Kardashevskiya307d592012-08-07 16:10:32 +000080static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin)
81{
82 return xics_get_qirq(spapr->icp, phb->lsi_table[pin].irq);
83}
84
David Gibsoncaae58c2013-01-23 17:20:39 +000085PCIHostState *spapr_create_phb(sPAPREnvironment *spapr, int index,
86 const char *busname);
David Gibson3384f952011-10-30 17:16:46 +000087
Alexey Kardashevskiye0fdbd72012-06-13 18:40:06 +000088int spapr_populate_pci_dt(sPAPRPHBState *phb,
89 uint32_t xics_phandle,
90 void *fdt);
David Gibson3384f952011-10-30 17:16:46 +000091
Alexey Kardashevskiyfa28f712012-08-07 16:10:33 +000092void spapr_pci_rtas_init(void);
93
David Gibson3384f952011-10-30 17:16:46 +000094#endif /* __HW_SPAPR_PCI_H__ */