Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Common CPU TLB handling |
| 3 | * |
| 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
| 20 | #include "config.h" |
| 21 | #include "cpu.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 22 | #include "exec/exec-all.h" |
| 23 | #include "exec/memory.h" |
| 24 | #include "exec/address-spaces.h" |
Paolo Bonzini | f08b617 | 2014-03-28 19:42:10 +0100 | [diff] [blame] | 25 | #include "exec/cpu_ldst.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 26 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 27 | #include "exec/cputlb.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 28 | |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 29 | #include "exec/memory-internal.h" |
Juan Quintela | 220c3eb | 2013-10-14 17:13:59 +0200 | [diff] [blame] | 30 | #include "exec/ram_addr.h" |
Paolo Bonzini | 0f590e74 | 2014-03-28 17:55:24 +0100 | [diff] [blame] | 31 | #include "tcg/tcg.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 32 | |
| 33 | //#define DEBUG_TLB |
| 34 | //#define DEBUG_TLB_CHECK |
| 35 | |
| 36 | /* statistics */ |
| 37 | int tlb_flush_count; |
| 38 | |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 39 | /* NOTE: |
| 40 | * If flush_global is true (the usual case), flush all tlb entries. |
| 41 | * If flush_global is false, flush (at least) all tlb entries not |
| 42 | * marked global. |
| 43 | * |
| 44 | * Since QEMU doesn't currently implement a global/not-global flag |
| 45 | * for tlb entries, at the moment tlb_flush() will also flush all |
| 46 | * tlb entries in the flush_global == false case. This is OK because |
| 47 | * CPU architectures generally permit an implementation to drop |
| 48 | * entries from the TLB at any time, so flushing more entries than |
| 49 | * required is only an efficiency issue, not a correctness issue. |
| 50 | */ |
Andreas Färber | 00c8cb0 | 2013-09-04 02:19:44 +0200 | [diff] [blame] | 51 | void tlb_flush(CPUState *cpu, int flush_global) |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 52 | { |
Andreas Färber | 00c8cb0 | 2013-09-04 02:19:44 +0200 | [diff] [blame] | 53 | CPUArchState *env = cpu->env_ptr; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 54 | |
| 55 | #if defined(DEBUG_TLB) |
| 56 | printf("tlb_flush:\n"); |
| 57 | #endif |
| 58 | /* must reset current TB so that interrupts cannot modify the |
| 59 | links while we are modifying them */ |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 60 | cpu->current_tb = NULL; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 61 | |
Richard Henderson | 4fadb3b | 2013-12-07 10:44:51 +1300 | [diff] [blame] | 62 | memset(env->tlb_table, -1, sizeof(env->tlb_table)); |
Xin Tong | 88e89a5 | 2014-08-04 20:35:23 -0500 | [diff] [blame] | 63 | memset(env->tlb_v_table, -1, sizeof(env->tlb_v_table)); |
Andreas Färber | 8cd7043 | 2013-08-26 06:03:38 +0200 | [diff] [blame] | 64 | memset(cpu->tb_jmp_cache, 0, sizeof(cpu->tb_jmp_cache)); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 65 | |
Xin Tong | 88e89a5 | 2014-08-04 20:35:23 -0500 | [diff] [blame] | 66 | env->vtlb_index = 0; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 67 | env->tlb_flush_addr = -1; |
| 68 | env->tlb_flush_mask = 0; |
| 69 | tlb_flush_count++; |
| 70 | } |
| 71 | |
| 72 | static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr) |
| 73 | { |
| 74 | if (addr == (tlb_entry->addr_read & |
| 75 | (TARGET_PAGE_MASK | TLB_INVALID_MASK)) || |
| 76 | addr == (tlb_entry->addr_write & |
| 77 | (TARGET_PAGE_MASK | TLB_INVALID_MASK)) || |
| 78 | addr == (tlb_entry->addr_code & |
| 79 | (TARGET_PAGE_MASK | TLB_INVALID_MASK))) { |
Richard Henderson | 4fadb3b | 2013-12-07 10:44:51 +1300 | [diff] [blame] | 80 | memset(tlb_entry, -1, sizeof(*tlb_entry)); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 81 | } |
| 82 | } |
| 83 | |
Andreas Färber | 31b030d | 2013-09-04 01:29:02 +0200 | [diff] [blame] | 84 | void tlb_flush_page(CPUState *cpu, target_ulong addr) |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 85 | { |
Andreas Färber | 31b030d | 2013-09-04 01:29:02 +0200 | [diff] [blame] | 86 | CPUArchState *env = cpu->env_ptr; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 87 | int i; |
| 88 | int mmu_idx; |
| 89 | |
| 90 | #if defined(DEBUG_TLB) |
| 91 | printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr); |
| 92 | #endif |
| 93 | /* Check if we need to flush due to large pages. */ |
| 94 | if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) { |
| 95 | #if defined(DEBUG_TLB) |
| 96 | printf("tlb_flush_page: forced full flush (" |
| 97 | TARGET_FMT_lx "/" TARGET_FMT_lx ")\n", |
| 98 | env->tlb_flush_addr, env->tlb_flush_mask); |
| 99 | #endif |
Andreas Färber | 00c8cb0 | 2013-09-04 02:19:44 +0200 | [diff] [blame] | 100 | tlb_flush(cpu, 1); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 101 | return; |
| 102 | } |
| 103 | /* must reset current TB so that interrupts cannot modify the |
| 104 | links while we are modifying them */ |
Andreas Färber | d77953b | 2013-01-16 19:29:31 +0100 | [diff] [blame] | 105 | cpu->current_tb = NULL; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 106 | |
| 107 | addr &= TARGET_PAGE_MASK; |
| 108 | i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 109 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { |
| 110 | tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr); |
| 111 | } |
| 112 | |
Xin Tong | 88e89a5 | 2014-08-04 20:35:23 -0500 | [diff] [blame] | 113 | /* check whether there are entries that need to be flushed in the vtlb */ |
| 114 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { |
| 115 | int k; |
| 116 | for (k = 0; k < CPU_VTLB_SIZE; k++) { |
| 117 | tlb_flush_entry(&env->tlb_v_table[mmu_idx][k], addr); |
| 118 | } |
| 119 | } |
| 120 | |
Andreas Färber | 611d4f9 | 2013-09-01 17:52:07 +0200 | [diff] [blame] | 121 | tb_flush_jmp_cache(cpu, addr); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | /* update the TLBs so that writes to code in the virtual page 'addr' |
| 125 | can be detected */ |
| 126 | void tlb_protect_code(ram_addr_t ram_addr) |
| 127 | { |
Juan Quintela | a2f4d5b | 2013-10-10 11:49:53 +0200 | [diff] [blame] | 128 | cpu_physical_memory_reset_dirty(ram_addr, TARGET_PAGE_SIZE, |
Juan Quintela | 5215919 | 2013-10-08 12:44:04 +0200 | [diff] [blame] | 129 | DIRTY_MEMORY_CODE); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 130 | } |
| 131 | |
| 132 | /* update the TLB so that writes in physical page 'phys_addr' are no longer |
| 133 | tested for self modifying code */ |
Andreas Färber | baea4fa | 2013-09-03 10:51:26 +0200 | [diff] [blame] | 134 | void tlb_unprotect_code_phys(CPUState *cpu, ram_addr_t ram_addr, |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 135 | target_ulong vaddr) |
| 136 | { |
Juan Quintela | 5215919 | 2013-10-08 12:44:04 +0200 | [diff] [blame] | 137 | cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_CODE); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 138 | } |
| 139 | |
| 140 | static bool tlb_is_dirty_ram(CPUTLBEntry *tlbe) |
| 141 | { |
| 142 | return (tlbe->addr_write & (TLB_INVALID_MASK|TLB_MMIO|TLB_NOTDIRTY)) == 0; |
| 143 | } |
| 144 | |
| 145 | void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry, uintptr_t start, |
| 146 | uintptr_t length) |
| 147 | { |
| 148 | uintptr_t addr; |
| 149 | |
| 150 | if (tlb_is_dirty_ram(tlb_entry)) { |
| 151 | addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend; |
| 152 | if ((addr - start) < length) { |
| 153 | tlb_entry->addr_write |= TLB_NOTDIRTY; |
| 154 | } |
| 155 | } |
| 156 | } |
| 157 | |
Paolo Bonzini | 7443b43 | 2013-06-03 12:44:02 +0200 | [diff] [blame] | 158 | static inline ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr) |
| 159 | { |
| 160 | ram_addr_t ram_addr; |
| 161 | |
Paolo Bonzini | 1b5ec23 | 2013-05-06 14:36:15 +0200 | [diff] [blame] | 162 | if (qemu_ram_addr_from_host(ptr, &ram_addr) == NULL) { |
Paolo Bonzini | 7443b43 | 2013-06-03 12:44:02 +0200 | [diff] [blame] | 163 | fprintf(stderr, "Bad ram pointer %p\n", ptr); |
| 164 | abort(); |
| 165 | } |
| 166 | return ram_addr; |
| 167 | } |
| 168 | |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 169 | void cpu_tlb_reset_dirty_all(ram_addr_t start1, ram_addr_t length) |
| 170 | { |
Andreas Färber | 182735e | 2013-05-29 22:29:20 +0200 | [diff] [blame] | 171 | CPUState *cpu; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 172 | CPUArchState *env; |
| 173 | |
Andreas Färber | bdc4464 | 2013-06-24 23:50:24 +0200 | [diff] [blame] | 174 | CPU_FOREACH(cpu) { |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 175 | int mmu_idx; |
| 176 | |
Andreas Färber | 182735e | 2013-05-29 22:29:20 +0200 | [diff] [blame] | 177 | env = cpu->env_ptr; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 178 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { |
| 179 | unsigned int i; |
| 180 | |
| 181 | for (i = 0; i < CPU_TLB_SIZE; i++) { |
| 182 | tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i], |
| 183 | start1, length); |
| 184 | } |
Xin Tong | 88e89a5 | 2014-08-04 20:35:23 -0500 | [diff] [blame] | 185 | |
| 186 | for (i = 0; i < CPU_VTLB_SIZE; i++) { |
| 187 | tlb_reset_dirty_range(&env->tlb_v_table[mmu_idx][i], |
| 188 | start1, length); |
| 189 | } |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 190 | } |
| 191 | } |
| 192 | } |
| 193 | |
| 194 | static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr) |
| 195 | { |
| 196 | if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY)) { |
| 197 | tlb_entry->addr_write = vaddr; |
| 198 | } |
| 199 | } |
| 200 | |
| 201 | /* update the TLB corresponding to virtual page vaddr |
| 202 | so that it is no longer dirty */ |
| 203 | void tlb_set_dirty(CPUArchState *env, target_ulong vaddr) |
| 204 | { |
| 205 | int i; |
| 206 | int mmu_idx; |
| 207 | |
| 208 | vaddr &= TARGET_PAGE_MASK; |
| 209 | i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 210 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { |
| 211 | tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr); |
| 212 | } |
Xin Tong | 88e89a5 | 2014-08-04 20:35:23 -0500 | [diff] [blame] | 213 | |
| 214 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { |
| 215 | int k; |
| 216 | for (k = 0; k < CPU_VTLB_SIZE; k++) { |
| 217 | tlb_set_dirty1(&env->tlb_v_table[mmu_idx][k], vaddr); |
| 218 | } |
| 219 | } |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 220 | } |
| 221 | |
| 222 | /* Our TLB does not support large pages, so remember the area covered by |
| 223 | large pages and trigger a full TLB flush if these are invalidated. */ |
| 224 | static void tlb_add_large_page(CPUArchState *env, target_ulong vaddr, |
| 225 | target_ulong size) |
| 226 | { |
| 227 | target_ulong mask = ~(size - 1); |
| 228 | |
| 229 | if (env->tlb_flush_addr == (target_ulong)-1) { |
| 230 | env->tlb_flush_addr = vaddr & mask; |
| 231 | env->tlb_flush_mask = mask; |
| 232 | return; |
| 233 | } |
| 234 | /* Extend the existing region to include the new page. |
| 235 | This is a compromise between unnecessary flushes and the cost |
| 236 | of maintaining a full variable size TLB. */ |
| 237 | mask &= env->tlb_flush_mask; |
| 238 | while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) { |
| 239 | mask <<= 1; |
| 240 | } |
| 241 | env->tlb_flush_addr &= mask; |
| 242 | env->tlb_flush_mask = mask; |
| 243 | } |
| 244 | |
| 245 | /* Add a new TLB entry. At most one entry for a given virtual address |
| 246 | is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the |
| 247 | supplied size is only used by tlb_flush_page. */ |
Andreas Färber | 0c591eb | 2013-09-03 13:59:37 +0200 | [diff] [blame] | 248 | void tlb_set_page(CPUState *cpu, target_ulong vaddr, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 249 | hwaddr paddr, int prot, |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 250 | int mmu_idx, target_ulong size) |
| 251 | { |
Andreas Färber | 0c591eb | 2013-09-03 13:59:37 +0200 | [diff] [blame] | 252 | CPUArchState *env = cpu->env_ptr; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 253 | MemoryRegionSection *section; |
| 254 | unsigned int index; |
| 255 | target_ulong address; |
| 256 | target_ulong code_address; |
| 257 | uintptr_t addend; |
| 258 | CPUTLBEntry *te; |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 259 | hwaddr iotlb, xlat, sz; |
Xin Tong | 88e89a5 | 2014-08-04 20:35:23 -0500 | [diff] [blame] | 260 | unsigned vidx = env->vtlb_index++ % CPU_VTLB_SIZE; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 261 | |
| 262 | assert(size >= TARGET_PAGE_SIZE); |
| 263 | if (size != TARGET_PAGE_SIZE) { |
| 264 | tlb_add_large_page(env, vaddr, size); |
| 265 | } |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 266 | |
| 267 | sz = size; |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 268 | section = address_space_translate_for_iotlb(cpu->as, paddr, |
Jan Kiszka | 90260c6 | 2013-05-26 21:46:51 +0200 | [diff] [blame] | 269 | &xlat, &sz); |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 270 | assert(sz >= TARGET_PAGE_SIZE); |
| 271 | |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 272 | #if defined(DEBUG_TLB) |
Antony Pavlov | 339aaf5 | 2014-12-13 19:48:18 +0300 | [diff] [blame] | 273 | qemu_log_mask(CPU_LOG_MMU, |
| 274 | "tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x" TARGET_FMT_plx |
Hervé Poussineau | 54b949d | 2013-06-05 20:16:42 +0800 | [diff] [blame] | 275 | " prot=%x idx=%d\n", |
| 276 | vaddr, paddr, prot, mmu_idx); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 277 | #endif |
| 278 | |
| 279 | address = vaddr; |
Paolo Bonzini | 8f3e03c | 2013-05-24 16:45:30 +0200 | [diff] [blame] | 280 | if (!memory_region_is_ram(section->mr) && !memory_region_is_romd(section->mr)) { |
| 281 | /* IO memory case */ |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 282 | address |= TLB_MMIO; |
Paolo Bonzini | 8f3e03c | 2013-05-24 16:45:30 +0200 | [diff] [blame] | 283 | addend = 0; |
| 284 | } else { |
| 285 | /* TLB_MMIO for rom/romd handled below */ |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 286 | addend = (uintptr_t)memory_region_get_ram_ptr(section->mr) + xlat; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 287 | } |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 288 | |
| 289 | code_address = address; |
Andreas Färber | bb0e627 | 2013-09-03 13:32:01 +0200 | [diff] [blame] | 290 | iotlb = memory_region_section_get_iotlb(cpu, section, vaddr, paddr, xlat, |
Paolo Bonzini | 149f54b | 2013-05-24 12:59:37 +0200 | [diff] [blame] | 291 | prot, &address); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 292 | |
| 293 | index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 294 | te = &env->tlb_table[mmu_idx][index]; |
Xin Tong | 88e89a5 | 2014-08-04 20:35:23 -0500 | [diff] [blame] | 295 | |
| 296 | /* do not discard the translation in te, evict it into a victim tlb */ |
| 297 | env->tlb_v_table[mmu_idx][vidx] = *te; |
| 298 | env->iotlb_v[mmu_idx][vidx] = env->iotlb[mmu_idx][index]; |
| 299 | |
| 300 | /* refill the tlb */ |
| 301 | env->iotlb[mmu_idx][index] = iotlb - vaddr; |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 302 | te->addend = addend - vaddr; |
| 303 | if (prot & PAGE_READ) { |
| 304 | te->addr_read = address; |
| 305 | } else { |
| 306 | te->addr_read = -1; |
| 307 | } |
| 308 | |
| 309 | if (prot & PAGE_EXEC) { |
| 310 | te->addr_code = code_address; |
| 311 | } else { |
| 312 | te->addr_code = -1; |
| 313 | } |
| 314 | if (prot & PAGE_WRITE) { |
| 315 | if ((memory_region_is_ram(section->mr) && section->readonly) |
Blue Swirl | cc5bea6 | 2012-04-14 14:56:48 +0000 | [diff] [blame] | 316 | || memory_region_is_romd(section->mr)) { |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 317 | /* Write access calls the I/O callback. */ |
| 318 | te->addr_write = address | TLB_MMIO; |
| 319 | } else if (memory_region_is_ram(section->mr) |
Juan Quintela | a2cd8c8 | 2013-10-10 11:20:22 +0200 | [diff] [blame] | 320 | && cpu_physical_memory_is_clean(section->mr->ram_addr |
| 321 | + xlat)) { |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 322 | te->addr_write = address | TLB_NOTDIRTY; |
| 323 | } else { |
| 324 | te->addr_write = address; |
| 325 | } |
| 326 | } else { |
| 327 | te->addr_write = -1; |
| 328 | } |
| 329 | } |
| 330 | |
| 331 | /* NOTE: this function can trigger an exception */ |
| 332 | /* NOTE2: the returned address is not exactly the physical address: it |
Peter Maydell | 116aae3 | 2012-08-10 17:14:05 +0100 | [diff] [blame] | 333 | * is actually a ram_addr_t (in system mode; the user mode emulation |
| 334 | * version of this function returns a guest virtual address). |
| 335 | */ |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 336 | tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr) |
| 337 | { |
| 338 | int mmu_idx, page_index, pd; |
| 339 | void *p; |
| 340 | MemoryRegion *mr; |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 341 | CPUState *cpu = ENV_GET_CPU(env1); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 342 | |
| 343 | page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
| 344 | mmu_idx = cpu_mmu_index(env1); |
| 345 | if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code != |
| 346 | (addr & TARGET_PAGE_MASK))) { |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 347 | cpu_ldub_code(env1, addr); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 348 | } |
| 349 | pd = env1->iotlb[mmu_idx][page_index] & ~TARGET_PAGE_MASK; |
Edgar E. Iglesias | 09daed8 | 2013-12-17 13:06:51 +1000 | [diff] [blame] | 350 | mr = iotlb_to_region(cpu->as, pd); |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 351 | if (memory_region_is_unassigned(mr)) { |
Andreas Färber | c658b94 | 2013-05-27 06:49:53 +0200 | [diff] [blame] | 352 | CPUClass *cc = CPU_GET_CLASS(cpu); |
| 353 | |
| 354 | if (cc->do_unassigned_access) { |
| 355 | cc->do_unassigned_access(cpu, addr, false, true, 0, 4); |
| 356 | } else { |
Andreas Färber | a47dddd | 2013-09-03 17:38:47 +0200 | [diff] [blame] | 357 | cpu_abort(cpu, "Trying to execute code outside RAM or ROM at 0x" |
Andreas Färber | c658b94 | 2013-05-27 06:49:53 +0200 | [diff] [blame] | 358 | TARGET_FMT_lx "\n", addr); |
| 359 | } |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 360 | } |
| 361 | p = (void *)((uintptr_t)addr + env1->tlb_table[mmu_idx][page_index].addend); |
| 362 | return qemu_ram_addr_from_host_nofail(p); |
| 363 | } |
| 364 | |
Paolo Bonzini | 0f590e74 | 2014-03-28 17:55:24 +0100 | [diff] [blame] | 365 | #define MMUSUFFIX _mmu |
| 366 | |
| 367 | #define SHIFT 0 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 368 | #include "softmmu_template.h" |
Paolo Bonzini | 0f590e74 | 2014-03-28 17:55:24 +0100 | [diff] [blame] | 369 | |
| 370 | #define SHIFT 1 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 371 | #include "softmmu_template.h" |
Paolo Bonzini | 0f590e74 | 2014-03-28 17:55:24 +0100 | [diff] [blame] | 372 | |
| 373 | #define SHIFT 2 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 374 | #include "softmmu_template.h" |
Paolo Bonzini | 0f590e74 | 2014-03-28 17:55:24 +0100 | [diff] [blame] | 375 | |
| 376 | #define SHIFT 3 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 377 | #include "softmmu_template.h" |
Paolo Bonzini | 0f590e74 | 2014-03-28 17:55:24 +0100 | [diff] [blame] | 378 | #undef MMUSUFFIX |
| 379 | |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 380 | #define MMUSUFFIX _cmmu |
Stefan Weil | 7e4e886 | 2014-04-28 19:20:00 +0200 | [diff] [blame] | 381 | #undef GETPC_ADJ |
| 382 | #define GETPC_ADJ 0 |
| 383 | #undef GETRA |
| 384 | #define GETRA() ((uintptr_t)0) |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 385 | #define SOFTMMU_CODE_ACCESS |
| 386 | |
| 387 | #define SHIFT 0 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 388 | #include "softmmu_template.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 389 | |
| 390 | #define SHIFT 1 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 391 | #include "softmmu_template.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 392 | |
| 393 | #define SHIFT 2 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 394 | #include "softmmu_template.h" |
Blue Swirl | 0cac1b6 | 2012-04-09 16:50:52 +0000 | [diff] [blame] | 395 | |
| 396 | #define SHIFT 3 |
Paolo Bonzini | 58ed270 | 2014-03-28 18:00:25 +0100 | [diff] [blame] | 397 | #include "softmmu_template.h" |