blob: 3a850b0c6622ce1bbea43a6351bb2063a578ec7f [file] [log] [blame]
Jan Kiszka512709f2011-10-16 14:38:45 +02001/*
2 * QEMU 8259 - common bits of emulated and KVM kernel model
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2011 Jan Kiszka, Siemens AG
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
Peter Maydell90191d02016-01-26 18:17:19 +000025#include "qemu/osdep.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010026#include "hw/i386/pc.h"
27#include "hw/isa/i8259_internal.h"
Jan Kiszka512709f2011-10-16 14:38:45 +020028
29void pic_reset_common(PICCommonState *s)
30{
31 s->last_irr = 0;
Jan Kiszkaaa248222012-01-24 16:29:29 +010032 s->irr &= s->elcr;
Jan Kiszka512709f2011-10-16 14:38:45 +020033 s->imr = 0;
34 s->isr = 0;
35 s->priority_add = 0;
36 s->irq_base = 0;
37 s->read_reg_select = 0;
38 s->poll = 0;
39 s->special_mask = 0;
40 s->init_state = 0;
41 s->auto_eoi = 0;
42 s->rotate_on_auto_eoi = 0;
43 s->special_fully_nested_mode = 0;
44 s->init4 = 0;
45 s->single_mode = 0;
46 /* Note: ELCR is not reset */
47}
48
49static void pic_dispatch_pre_save(void *opaque)
50{
51 PICCommonState *s = opaque;
Anthony Liguori8f04ee02011-12-04 11:52:49 -060052 PICCommonClass *info = PIC_COMMON_GET_CLASS(s);
Jan Kiszka512709f2011-10-16 14:38:45 +020053
54 if (info->pre_save) {
55 info->pre_save(s);
56 }
57}
58
59static int pic_dispatch_post_load(void *opaque, int version_id)
60{
61 PICCommonState *s = opaque;
Anthony Liguori8f04ee02011-12-04 11:52:49 -060062 PICCommonClass *info = PIC_COMMON_GET_CLASS(s);
Jan Kiszka512709f2011-10-16 14:38:45 +020063
64 if (info->post_load) {
65 info->post_load(s);
66 }
67 return 0;
68}
69
Andreas Färberdb895a12012-11-25 02:37:14 +010070static void pic_common_realize(DeviceState *dev, Error **errp)
Jan Kiszka512709f2011-10-16 14:38:45 +020071{
Andreas Färber29bb5312013-04-27 22:18:40 +020072 PICCommonState *s = PIC_COMMON(dev);
Jan Kiszka512709f2011-10-16 14:38:45 +020073
74 isa_register_ioport(NULL, &s->base_io, s->iobase);
75 if (s->elcr_addr != -1) {
76 isa_register_ioport(NULL, &s->elcr_io, s->elcr_addr);
77 }
78
Andreas Färberdb895a12012-11-25 02:37:14 +010079 qdev_set_legacy_instance_id(dev, s->iobase, 1);
Jan Kiszka512709f2011-10-16 14:38:45 +020080}
81
82ISADevice *i8259_init_chip(const char *name, ISABus *bus, bool master)
83{
Andreas Färber4a17cc42013-06-07 13:49:13 +020084 DeviceState *dev;
85 ISADevice *isadev;
Jan Kiszka512709f2011-10-16 14:38:45 +020086
Andreas Färber4a17cc42013-06-07 13:49:13 +020087 isadev = isa_create(bus, name);
88 dev = DEVICE(isadev);
89 qdev_prop_set_uint32(dev, "iobase", master ? 0x20 : 0xa0);
90 qdev_prop_set_uint32(dev, "elcr_addr", master ? 0x4d0 : 0x4d1);
91 qdev_prop_set_uint8(dev, "elcr_mask", master ? 0xf8 : 0xde);
92 qdev_prop_set_bit(dev, "master", master);
93 qdev_init_nofail(dev);
Jan Kiszka512709f2011-10-16 14:38:45 +020094
Andreas Färber4a17cc42013-06-07 13:49:13 +020095 return isadev;
Jan Kiszka512709f2011-10-16 14:38:45 +020096}
97
98static const VMStateDescription vmstate_pic_common = {
99 .name = "i8259",
100 .version_id = 1,
101 .minimum_version_id = 1,
Jan Kiszka512709f2011-10-16 14:38:45 +0200102 .pre_save = pic_dispatch_pre_save,
103 .post_load = pic_dispatch_post_load,
104 .fields = (VMStateField[]) {
105 VMSTATE_UINT8(last_irr, PICCommonState),
106 VMSTATE_UINT8(irr, PICCommonState),
107 VMSTATE_UINT8(imr, PICCommonState),
108 VMSTATE_UINT8(isr, PICCommonState),
109 VMSTATE_UINT8(priority_add, PICCommonState),
110 VMSTATE_UINT8(irq_base, PICCommonState),
111 VMSTATE_UINT8(read_reg_select, PICCommonState),
112 VMSTATE_UINT8(poll, PICCommonState),
113 VMSTATE_UINT8(special_mask, PICCommonState),
114 VMSTATE_UINT8(init_state, PICCommonState),
115 VMSTATE_UINT8(auto_eoi, PICCommonState),
116 VMSTATE_UINT8(rotate_on_auto_eoi, PICCommonState),
117 VMSTATE_UINT8(special_fully_nested_mode, PICCommonState),
118 VMSTATE_UINT8(init4, PICCommonState),
119 VMSTATE_UINT8(single_mode, PICCommonState),
120 VMSTATE_UINT8(elcr, PICCommonState),
121 VMSTATE_END_OF_LIST()
122 }
123};
124
125static Property pic_properties_common[] = {
Paolo Bonzinic7bcc852014-02-08 11:01:53 +0100126 DEFINE_PROP_UINT32("iobase", PICCommonState, iobase, -1),
127 DEFINE_PROP_UINT32("elcr_addr", PICCommonState, elcr_addr, -1),
128 DEFINE_PROP_UINT8("elcr_mask", PICCommonState, elcr_mask, -1),
Jan Kiszka512709f2011-10-16 14:38:45 +0200129 DEFINE_PROP_BIT("master", PICCommonState, master, 0, false),
130 DEFINE_PROP_END_OF_LIST(),
131};
132
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600133static void pic_common_class_init(ObjectClass *klass, void *data)
134{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600135 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600136
Anthony Liguori39bffca2011-12-07 21:34:16 -0600137 dc->vmsd = &vmstate_pic_common;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600138 dc->props = pic_properties_common;
Andreas Färberdb895a12012-11-25 02:37:14 +0100139 dc->realize = pic_common_realize;
Markus Armbrusterf3b17642013-11-28 17:27:02 +0100140 /*
141 * Reason: unlike ordinary ISA devices, the PICs need additional
142 * wiring: its IRQ input lines are set up by board code, and the
143 * wiring of the slave to the master is hard-coded in device model
144 * code.
145 */
146 dc->cannot_instantiate_with_device_add_yet = true;
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600147}
148
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100149static const TypeInfo pic_common_type = {
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600150 .name = TYPE_PIC_COMMON,
151 .parent = TYPE_ISA_DEVICE,
152 .instance_size = sizeof(PICCommonState),
153 .class_size = sizeof(PICCommonClass),
154 .class_init = pic_common_class_init,
155 .abstract = true,
156};
157
Andreas Färber29bb5312013-04-27 22:18:40 +0200158static void pic_common_register_types(void)
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600159{
160 type_register_static(&pic_common_type);
161}
162
Andreas Färber29bb5312013-04-27 22:18:40 +0200163type_init(pic_common_register_types)