blob: 139c843514994ceac150e2cb397be45c1f83c98b [file] [log] [blame]
bellard5391d802003-11-11 13:48:59 +00001/*
balrog38cdea72008-01-14 03:05:55 +00002 * QEMU IDE disk and CD/DVD-ROM Emulator
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard5391d802003-11-11 13:48:59 +00004 * Copyright (c) 2003 Fabrice Bellard
balrog201a51f2007-04-30 00:51:09 +00005 * Copyright (c) 2006 Openedhand Ltd.
ths5fafdf22007-09-16 21:08:06 +00006 *
bellard5391d802003-11-11 13:48:59 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
Markus Armbrustere688df62018-02-01 12:18:31 +010025
Peter Maydell53239262016-01-26 18:17:09 +000026#include "qemu/osdep.h"
Markus Armbrustera9c94272016-06-22 19:11:19 +020027#include "hw/hw.h"
Markus Armbrustera9c94272016-06-22 19:11:19 +020028#include "hw/pci/pci.h"
29#include "hw/isa/isa.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/error-report.h"
31#include "qemu/timer.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010032#include "sysemu/sysemu.h"
Philippe Mathieu-Daudé78631612017-10-17 13:44:09 -030033#include "sysemu/blockdev.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/dma.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/block/block.h"
Markus Armbruster4be74632014-10-07 13:59:18 +020036#include "sysemu/block-backend.h"
Markus Armbrustere688df62018-02-01 12:18:31 +010037#include "qapi/error.h"
Veronia Bahaaf348b6d2016-03-20 19:16:19 +020038#include "qemu/cutils.h"
Gerd Hoffmann59f2a782009-08-20 15:22:26 +020039
Markus Armbrustera9c94272016-06-22 19:11:19 +020040#include "hw/ide/internal.h"
John Snow3eee2612017-09-18 15:01:25 -040041#include "trace.h"
Brian Wheelere8b54392009-08-07 15:33:04 -040042
Brian Wheelerb93af932011-03-01 08:30:23 -050043/* These values were based on a Seagate ST3500418AS but have been modified
44 to make more sense in QEMU */
45static const int smart_attributes[][12] = {
46 /* id, flags, hflags, val, wrst, raw (6 bytes), threshold */
47 /* raw read error rate*/
48 { 0x01, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x06},
49 /* spin up */
50 { 0x03, 0x03, 0x00, 0x64, 0x64, 0x10, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
51 /* start stop count */
52 { 0x04, 0x02, 0x00, 0x64, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x14},
53 /* remapped sectors */
54 { 0x05, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x24},
55 /* power on hours */
56 { 0x09, 0x03, 0x00, 0x64, 0x64, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
57 /* power cycle count */
58 { 0x0c, 0x03, 0x00, 0x64, 0x64, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
59 /* airflow-temperature-celsius */
60 { 190, 0x03, 0x00, 0x45, 0x45, 0x1f, 0x00, 0x1f, 0x1f, 0x00, 0x00, 0x32},
Brian Wheelere8b54392009-08-07 15:33:04 -040061};
62
John Snow0e168d32017-09-18 15:01:26 -040063const char *IDE_DMA_CMD_lookup[IDE_DMA__COUNT] = {
64 [IDE_DMA_READ] = "DMA READ",
65 [IDE_DMA_WRITE] = "DMA WRITE",
66 [IDE_DMA_TRIM] = "DMA TRIM",
67 [IDE_DMA_ATAPI] = "DMA ATAPI"
68};
69
70static const char *IDE_DMA_CMD_str(enum ide_dma_cmd enval)
71{
John Snow159a9df2017-09-20 21:38:21 -040072 if ((unsigned)enval < IDE_DMA__COUNT) {
John Snow0e168d32017-09-18 15:01:26 -040073 return IDE_DMA_CMD_lookup[enval];
74 }
75 return "DMA UNKNOWN CMD";
76}
77
Kevin Wolf40c4ed32011-07-04 14:07:50 +020078static void ide_dummy_transfer_stop(IDEState *s);
bellard98087452004-06-25 14:54:19 +000079
bellard5391d802003-11-11 13:48:59 +000080static void padstr(char *str, const char *src, int len)
81{
82 int i, v;
83 for(i = 0; i < len; i++) {
84 if (*src)
85 v = *src++;
86 else
87 v = ' ';
ths69b34972007-12-17 03:15:52 +000088 str[i^1] = v;
bellard5391d802003-11-11 13:48:59 +000089 }
90}
91
bellard67b915a2004-03-31 23:37:16 +000092static void put_le16(uint16_t *p, unsigned int v)
93{
bellard0c4ad8d2004-04-25 22:09:16 +000094 *p = cpu_to_le16(v);
bellard67b915a2004-03-31 23:37:16 +000095}
96
John Snow01ce3522014-09-04 23:42:17 -040097static void ide_identify_size(IDEState *s)
98{
99 uint16_t *p = (uint16_t *)s->identify_data;
100 put_le16(p + 60, s->nb_sectors);
101 put_le16(p + 61, s->nb_sectors >> 16);
102 put_le16(p + 100, s->nb_sectors);
103 put_le16(p + 101, s->nb_sectors >> 16);
104 put_le16(p + 102, s->nb_sectors >> 32);
105 put_le16(p + 103, s->nb_sectors >> 48);
106}
107
bellard5391d802003-11-11 13:48:59 +0000108static void ide_identify(IDEState *s)
109{
110 uint16_t *p;
111 unsigned int oldsize;
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200112 IDEDevice *dev = s->unit ? s->bus->slave : s->bus->master;
bellard5391d802003-11-11 13:48:59 +0000113
John Snow4bf66372014-09-04 23:42:16 -0400114 p = (uint16_t *)s->identify_data;
bellard94458802006-02-01 22:20:12 +0000115 if (s->identify_set) {
John Snow4bf66372014-09-04 23:42:16 -0400116 goto fill_buffer;
bellard94458802006-02-01 22:20:12 +0000117 }
John Snow4bf66372014-09-04 23:42:16 -0400118 memset(p, 0, sizeof(s->identify_data));
bellard94458802006-02-01 22:20:12 +0000119
bellard67b915a2004-03-31 23:37:16 +0000120 put_le16(p + 0, 0x0040);
ths5fafdf22007-09-16 21:08:06 +0000121 put_le16(p + 1, s->cylinders);
bellard67b915a2004-03-31 23:37:16 +0000122 put_le16(p + 3, s->heads);
123 put_le16(p + 4, 512 * s->sectors); /* XXX: retired, remove ? */
124 put_le16(p + 5, 512); /* XXX: retired, remove ? */
ths5fafdf22007-09-16 21:08:06 +0000125 put_le16(p + 6, s->sectors);
aliguorifa879c62009-01-07 17:32:33 +0000126 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
bellard67b915a2004-03-31 23:37:16 +0000127 put_le16(p + 20, 3); /* XXX: retired, remove ? */
128 put_le16(p + 21, 512); /* cache size in sectors */
129 put_le16(p + 22, 4); /* ecc bytes */
Gerd Hoffmann47c06342010-01-14 14:44:12 +0100130 padstr((char *)(p + 23), s->version, 8); /* firmware version */
Floris Bos27e0c9a2012-03-12 21:05:09 +0100131 padstr((char *)(p + 27), s->drive_model_str, 40); /* model */
ths3b46e622007-09-17 08:09:54 +0000132#if MAX_MULT_SECTORS > 1
bellard67b915a2004-03-31 23:37:16 +0000133 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
bellard5391d802003-11-11 13:48:59 +0000134#endif
bellard67b915a2004-03-31 23:37:16 +0000135 put_le16(p + 48, 1); /* dword I/O */
bellard94458802006-02-01 22:20:12 +0000136 put_le16(p + 49, (1 << 11) | (1 << 9) | (1 << 8)); /* DMA and LBA supported */
bellard67b915a2004-03-31 23:37:16 +0000137 put_le16(p + 51, 0x200); /* PIO transfer cycle */
138 put_le16(p + 52, 0x200); /* DMA transfer cycle */
bellard94458802006-02-01 22:20:12 +0000139 put_le16(p + 53, 1 | (1 << 1) | (1 << 2)); /* words 54-58,64-70,88 are valid */
bellard67b915a2004-03-31 23:37:16 +0000140 put_le16(p + 54, s->cylinders);
141 put_le16(p + 55, s->heads);
142 put_le16(p + 56, s->sectors);
bellard5391d802003-11-11 13:48:59 +0000143 oldsize = s->cylinders * s->heads * s->sectors;
bellard67b915a2004-03-31 23:37:16 +0000144 put_le16(p + 57, oldsize);
145 put_le16(p + 58, oldsize >> 16);
bellard5391d802003-11-11 13:48:59 +0000146 if (s->mult_sectors)
bellard67b915a2004-03-31 23:37:16 +0000147 put_le16(p + 59, 0x100 | s->mult_sectors);
John Snow01ce3522014-09-04 23:42:17 -0400148 /* *(p + 60) := nb_sectors -- see ide_identify_size */
149 /* *(p + 61) := nb_sectors >> 16 -- see ide_identify_size */
thsd1b5c202008-07-18 16:49:42 +0000150 put_le16(p + 62, 0x07); /* single word dma0-2 supported */
bellard94458802006-02-01 22:20:12 +0000151 put_le16(p + 63, 0x07); /* mdma0-2 supported */
Jonathan A. Kollasch79d1d332010-09-03 07:57:46 -0500152 put_le16(p + 64, 0x03); /* pio3-4 supported */
bellard94458802006-02-01 22:20:12 +0000153 put_le16(p + 65, 120);
154 put_le16(p + 66, 120);
155 put_le16(p + 67, 120);
156 put_le16(p + 68, 120);
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200157 if (dev && dev->conf.discard_granularity) {
158 put_le16(p + 69, (1 << 14)); /* determinate TRIM behavior */
159 }
Roland Elekccf0fd82010-12-14 01:34:37 +0100160
161 if (s->ncq_queues) {
162 put_le16(p + 75, s->ncq_queues - 1);
163 /* NCQ supported */
164 put_le16(p + 76, (1 << 8));
165 }
166
bellard94458802006-02-01 22:20:12 +0000167 put_le16(p + 80, 0xf0); /* ata3 -> ata6 supported */
168 put_le16(p + 81, 0x16); /* conforms to ata5 */
Christoph Hellwiga58b8d52010-10-04 15:29:41 +0200169 /* 14=NOP supported, 5=WCACHE supported, 0=SMART supported */
170 put_le16(p + 82, (1 << 14) | (1 << 5) | 1);
bellardc2ff0602006-04-25 21:24:22 +0000171 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
172 put_le16(p + 83, (1 << 14) | (1 << 13) | (1 <<12) | (1 << 10));
Floris Bos95ebda82012-03-13 13:31:47 +0100173 /* 14=set to 1, 8=has WWN, 1=SMART self test, 0=SMART error logging */
174 if (s->wwn) {
175 put_le16(p + 84, (1 << 14) | (1 << 8) | 0);
176 } else {
177 put_le16(p + 84, (1 << 14) | 0);
178 }
Christoph Hellwige900a7b2009-09-04 19:01:15 +0200179 /* 14 = NOP supported, 5=WCACHE enabled, 0=SMART feature set enabled */
Markus Armbruster4be74632014-10-07 13:59:18 +0200180 if (blk_enable_write_cache(s->blk)) {
181 put_le16(p + 85, (1 << 14) | (1 << 5) | 1);
182 } else {
183 put_le16(p + 85, (1 << 14) | 1);
184 }
bellardc2ff0602006-04-25 21:24:22 +0000185 /* 13=flush_cache_ext,12=flush_cache,10=lba48 */
Kevin Wolf2844bdd2012-03-13 14:44:22 +0100186 put_le16(p + 86, (1 << 13) | (1 <<12) | (1 << 10));
Floris Bos95ebda82012-03-13 13:31:47 +0100187 /* 14=set to 1, 8=has WWN, 1=SMART self test, 0=SMART error logging */
188 if (s->wwn) {
189 put_le16(p + 87, (1 << 14) | (1 << 8) | 0);
190 } else {
191 put_le16(p + 87, (1 << 14) | 0);
192 }
bellard94458802006-02-01 22:20:12 +0000193 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
194 put_le16(p + 93, 1 | (1 << 14) | 0x2000);
John Snow01ce3522014-09-04 23:42:17 -0400195 /* *(p + 100) := nb_sectors -- see ide_identify_size */
196 /* *(p + 101) := nb_sectors >> 16 -- see ide_identify_size */
197 /* *(p + 102) := nb_sectors >> 32 -- see ide_identify_size */
198 /* *(p + 103) := nb_sectors >> 48 -- see ide_identify_size */
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200199
Markus Armbruster57dac7e2010-05-28 15:38:46 +0200200 if (dev && dev->conf.physical_block_size)
201 put_le16(p + 106, 0x6000 | get_physical_block_exp(&dev->conf));
Floris Bos95ebda82012-03-13 13:31:47 +0100202 if (s->wwn) {
203 /* LE 16-bit words 111-108 contain 64-bit World Wide Name */
204 put_le16(p + 108, s->wwn >> 48);
205 put_le16(p + 109, s->wwn >> 32);
206 put_le16(p + 110, s->wwn >> 16);
207 put_le16(p + 111, s->wwn);
208 }
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200209 if (dev && dev->conf.discard_granularity) {
210 put_le16(p + 169, 1); /* TRIM support */
211 }
Daniel P. Berrange96f43c22017-10-20 10:14:03 +0100212 if (dev) {
213 put_le16(p + 217, dev->rotation_rate); /* Nominal media rotation rate */
214 }
bellard94458802006-02-01 22:20:12 +0000215
John Snow01ce3522014-09-04 23:42:17 -0400216 ide_identify_size(s);
bellard94458802006-02-01 22:20:12 +0000217 s->identify_set = 1;
John Snow4bf66372014-09-04 23:42:16 -0400218
219fill_buffer:
220 memcpy(s->io_buffer, p, sizeof(s->identify_data));
bellard5391d802003-11-11 13:48:59 +0000221}
222
223static void ide_atapi_identify(IDEState *s)
224{
225 uint16_t *p;
226
John Snow4bf66372014-09-04 23:42:16 -0400227 p = (uint16_t *)s->identify_data;
bellard94458802006-02-01 22:20:12 +0000228 if (s->identify_set) {
John Snow4bf66372014-09-04 23:42:16 -0400229 goto fill_buffer;
bellard94458802006-02-01 22:20:12 +0000230 }
John Snow4bf66372014-09-04 23:42:16 -0400231 memset(p, 0, sizeof(s->identify_data));
bellard94458802006-02-01 22:20:12 +0000232
bellard5391d802003-11-11 13:48:59 +0000233 /* Removable CDROM, 50us response, 12 byte packets */
bellard67b915a2004-03-31 23:37:16 +0000234 put_le16(p + 0, (2 << 14) | (5 << 8) | (1 << 7) | (2 << 5) | (0 << 0));
aliguorifa879c62009-01-07 17:32:33 +0000235 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
bellard67b915a2004-03-31 23:37:16 +0000236 put_le16(p + 20, 3); /* buffer type */
237 put_le16(p + 21, 512); /* cache size in sectors */
238 put_le16(p + 22, 4); /* ecc bytes */
Gerd Hoffmann47c06342010-01-14 14:44:12 +0100239 padstr((char *)(p + 23), s->version, 8); /* firmware version */
Floris Bos27e0c9a2012-03-12 21:05:09 +0100240 padstr((char *)(p + 27), s->drive_model_str, 40); /* model */
bellard67b915a2004-03-31 23:37:16 +0000241 put_le16(p + 48, 1); /* dword I/O (XXX: should not be set on CDROM) */
bellard8ccad812006-08-07 21:36:34 +0000242#ifdef USE_DMA_CDROM
243 put_le16(p + 49, 1 << 9 | 1 << 8); /* DMA and LBA supported */
244 put_le16(p + 53, 7); /* words 64-70, 54-58, 88 valid */
thsd1b5c202008-07-18 16:49:42 +0000245 put_le16(p + 62, 7); /* single word dma0-2 supported */
bellard8ccad812006-08-07 21:36:34 +0000246 put_le16(p + 63, 7); /* mdma0-2 supported */
bellard8ccad812006-08-07 21:36:34 +0000247#else
bellard67b915a2004-03-31 23:37:16 +0000248 put_le16(p + 49, 1 << 9); /* LBA supported, no DMA */
249 put_le16(p + 53, 3); /* words 64-70, 54-58 valid */
250 put_le16(p + 63, 0x103); /* DMA modes XXX: may be incorrect */
bellard8ccad812006-08-07 21:36:34 +0000251#endif
Jonathan A. Kollasch79d1d332010-09-03 07:57:46 -0500252 put_le16(p + 64, 3); /* pio3-4 supported */
bellard67b915a2004-03-31 23:37:16 +0000253 put_le16(p + 65, 0xb4); /* minimum DMA multiword tx cycle time */
254 put_le16(p + 66, 0xb4); /* recommended DMA multiword tx cycle time */
255 put_le16(p + 67, 0x12c); /* minimum PIO cycle time without flow control */
256 put_le16(p + 68, 0xb4); /* minimum PIO cycle time with IORDY flow control */
bellard94458802006-02-01 22:20:12 +0000257
bellard67b915a2004-03-31 23:37:16 +0000258 put_le16(p + 71, 30); /* in ns */
259 put_le16(p + 72, 30); /* in ns */
bellard5391d802003-11-11 13:48:59 +0000260
Alexander Graf1bdaa282010-12-14 16:23:38 +0100261 if (s->ncq_queues) {
262 put_le16(p + 75, s->ncq_queues - 1);
263 /* NCQ supported */
264 put_le16(p + 76, (1 << 8));
265 }
266
bellard67b915a2004-03-31 23:37:16 +0000267 put_le16(p + 80, 0x1e); /* support up to ATA/ATAPI-4 */
John Snowc5fe97e2014-08-19 14:57:55 -0400268 if (s->wwn) {
269 put_le16(p + 84, (1 << 8)); /* supports WWN for words 108-111 */
270 put_le16(p + 87, (1 << 8)); /* WWN enabled */
271 }
272
bellard8ccad812006-08-07 21:36:34 +0000273#ifdef USE_DMA_CDROM
274 put_le16(p + 88, 0x3f | (1 << 13)); /* udma5 set and supported */
275#endif
John Snowc5fe97e2014-08-19 14:57:55 -0400276
277 if (s->wwn) {
278 /* LE 16-bit words 111-108 contain 64-bit World Wide Name */
279 put_le16(p + 108, s->wwn >> 48);
280 put_le16(p + 109, s->wwn >> 32);
281 put_le16(p + 110, s->wwn >> 16);
282 put_le16(p + 111, s->wwn);
283 }
284
bellard94458802006-02-01 22:20:12 +0000285 s->identify_set = 1;
John Snow4bf66372014-09-04 23:42:16 -0400286
287fill_buffer:
288 memcpy(s->io_buffer, p, sizeof(s->identify_data));
bellard5391d802003-11-11 13:48:59 +0000289}
290
John Snow01ce3522014-09-04 23:42:17 -0400291static void ide_cfata_identify_size(IDEState *s)
292{
293 uint16_t *p = (uint16_t *)s->identify_data;
294 put_le16(p + 7, s->nb_sectors >> 16); /* Sectors per card */
295 put_le16(p + 8, s->nb_sectors); /* Sectors per card */
296 put_le16(p + 60, s->nb_sectors); /* Total LBA sectors */
297 put_le16(p + 61, s->nb_sectors >> 16); /* Total LBA sectors */
298}
299
balrog201a51f2007-04-30 00:51:09 +0000300static void ide_cfata_identify(IDEState *s)
301{
302 uint16_t *p;
303 uint32_t cur_sec;
balrog201a51f2007-04-30 00:51:09 +0000304
John Snow4bf66372014-09-04 23:42:16 -0400305 p = (uint16_t *)s->identify_data;
306 if (s->identify_set) {
balrog201a51f2007-04-30 00:51:09 +0000307 goto fill_buffer;
John Snow4bf66372014-09-04 23:42:16 -0400308 }
balrog201a51f2007-04-30 00:51:09 +0000309 memset(p, 0, sizeof(s->identify_data));
310
311 cur_sec = s->cylinders * s->heads * s->sectors;
312
313 put_le16(p + 0, 0x848a); /* CF Storage Card signature */
314 put_le16(p + 1, s->cylinders); /* Default cylinders */
315 put_le16(p + 3, s->heads); /* Default heads */
316 put_le16(p + 6, s->sectors); /* Default sectors per track */
John Snow01ce3522014-09-04 23:42:17 -0400317 /* *(p + 7) := nb_sectors >> 16 -- see ide_cfata_identify_size */
318 /* *(p + 8) := nb_sectors -- see ide_cfata_identify_size */
aliguorifa879c62009-01-07 17:32:33 +0000319 padstr((char *)(p + 10), s->drive_serial_str, 20); /* serial number */
balrog201a51f2007-04-30 00:51:09 +0000320 put_le16(p + 22, 0x0004); /* ECC bytes */
Gerd Hoffmann47c06342010-01-14 14:44:12 +0100321 padstr((char *) (p + 23), s->version, 8); /* Firmware Revision */
Floris Bos27e0c9a2012-03-12 21:05:09 +0100322 padstr((char *) (p + 27), s->drive_model_str, 40);/* Model number */
balrog201a51f2007-04-30 00:51:09 +0000323#if MAX_MULT_SECTORS > 1
324 put_le16(p + 47, 0x8000 | MAX_MULT_SECTORS);
325#else
326 put_le16(p + 47, 0x0000);
327#endif
328 put_le16(p + 49, 0x0f00); /* Capabilities */
329 put_le16(p + 51, 0x0002); /* PIO cycle timing mode */
330 put_le16(p + 52, 0x0001); /* DMA cycle timing mode */
331 put_le16(p + 53, 0x0003); /* Translation params valid */
332 put_le16(p + 54, s->cylinders); /* Current cylinders */
333 put_le16(p + 55, s->heads); /* Current heads */
334 put_le16(p + 56, s->sectors); /* Current sectors */
335 put_le16(p + 57, cur_sec); /* Current capacity */
336 put_le16(p + 58, cur_sec >> 16); /* Current capacity */
337 if (s->mult_sectors) /* Multiple sector setting */
338 put_le16(p + 59, 0x100 | s->mult_sectors);
John Snow01ce3522014-09-04 23:42:17 -0400339 /* *(p + 60) := nb_sectors -- see ide_cfata_identify_size */
340 /* *(p + 61) := nb_sectors >> 16 -- see ide_cfata_identify_size */
balrog201a51f2007-04-30 00:51:09 +0000341 put_le16(p + 63, 0x0203); /* Multiword DMA capability */
342 put_le16(p + 64, 0x0001); /* Flow Control PIO support */
343 put_le16(p + 65, 0x0096); /* Min. Multiword DMA cycle */
344 put_le16(p + 66, 0x0096); /* Rec. Multiword DMA cycle */
345 put_le16(p + 68, 0x00b4); /* Min. PIO cycle time */
346 put_le16(p + 82, 0x400c); /* Command Set supported */
347 put_le16(p + 83, 0x7068); /* Command Set supported */
348 put_le16(p + 84, 0x4000); /* Features supported */
349 put_le16(p + 85, 0x000c); /* Command Set enabled */
350 put_le16(p + 86, 0x7044); /* Command Set enabled */
351 put_le16(p + 87, 0x4000); /* Features enabled */
352 put_le16(p + 91, 0x4060); /* Current APM level */
353 put_le16(p + 129, 0x0002); /* Current features option */
354 put_le16(p + 130, 0x0005); /* Reassigned sectors */
355 put_le16(p + 131, 0x0001); /* Initial power mode */
356 put_le16(p + 132, 0x0000); /* User signature */
357 put_le16(p + 160, 0x8100); /* Power requirement */
358 put_le16(p + 161, 0x8001); /* CF command set */
359
John Snow01ce3522014-09-04 23:42:17 -0400360 ide_cfata_identify_size(s);
balrog201a51f2007-04-30 00:51:09 +0000361 s->identify_set = 1;
362
363fill_buffer:
364 memcpy(s->io_buffer, p, sizeof(s->identify_data));
365}
366
bellard5391d802003-11-11 13:48:59 +0000367static void ide_set_signature(IDEState *s)
368{
369 s->select &= 0xf0; /* clear head */
370 /* put signature */
371 s->nsector = 1;
372 s->sector = 1;
Markus Armbrustercd8722b2010-05-28 13:32:45 +0200373 if (s->drive_kind == IDE_CD) {
bellard5391d802003-11-11 13:48:59 +0000374 s->lcyl = 0x14;
375 s->hcyl = 0xeb;
Markus Armbruster4be74632014-10-07 13:59:18 +0200376 } else if (s->blk) {
bellard5391d802003-11-11 13:48:59 +0000377 s->lcyl = 0;
378 s->hcyl = 0;
379 } else {
380 s->lcyl = 0xff;
381 s->hcyl = 0xff;
382 }
383}
384
Anton Nefedovd8b070f2017-12-08 15:10:33 +0300385static bool ide_sect_range_ok(IDEState *s,
386 uint64_t sector, uint64_t nb_sectors)
387{
388 uint64_t total_sectors;
389
390 blk_get_geometry(s->blk, &total_sectors);
391 if (sector > total_sectors || nb_sectors > total_sectors - sector) {
392 return false;
393 }
394 return true;
395}
396
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200397typedef struct TrimAIOCB {
Markus Armbruster7c84b1b2014-10-07 13:59:14 +0200398 BlockAIOCB common;
Anton Nefedovef0e64a2017-12-08 15:10:32 +0300399 IDEState *s;
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200400 QEMUBH *bh;
401 int ret;
Paolo Bonzini501378c2013-01-14 16:26:57 +0100402 QEMUIOVector *qiov;
Markus Armbruster7c84b1b2014-10-07 13:59:14 +0200403 BlockAIOCB *aiocb;
Paolo Bonzini501378c2013-01-14 16:26:57 +0100404 int i, j;
Anton Nefedov947858b2017-12-08 15:10:34 +0300405 bool is_invalid;
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200406} TrimAIOCB;
407
Markus Armbruster7c84b1b2014-10-07 13:59:14 +0200408static void trim_aio_cancel(BlockAIOCB *acb)
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200409{
410 TrimAIOCB *iocb = container_of(acb, TrimAIOCB, common);
411
Fam Zhenge551c992014-09-11 13:41:26 +0800412 /* Exit the loop so ide_issue_trim_cb will not continue */
Paolo Bonzini501378c2013-01-14 16:26:57 +0100413 iocb->j = iocb->qiov->niov - 1;
414 iocb->i = (iocb->qiov->iov[iocb->j].iov_len / 8) - 1;
415
Fam Zhenge551c992014-09-11 13:41:26 +0800416 iocb->ret = -ECANCELED;
Paolo Bonzini501378c2013-01-14 16:26:57 +0100417
418 if (iocb->aiocb) {
Markus Armbruster4be74632014-10-07 13:59:18 +0200419 blk_aio_cancel_async(iocb->aiocb);
Fam Zhenge551c992014-09-11 13:41:26 +0800420 iocb->aiocb = NULL;
Paolo Bonzini501378c2013-01-14 16:26:57 +0100421 }
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200422}
423
Stefan Hajnoczid7331be2012-10-31 16:34:37 +0100424static const AIOCBInfo trim_aiocb_info = {
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200425 .aiocb_size = sizeof(TrimAIOCB),
Fam Zhenge551c992014-09-11 13:41:26 +0800426 .cancel_async = trim_aio_cancel,
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200427};
428
429static void ide_trim_bh_cb(void *opaque)
430{
431 TrimAIOCB *iocb = opaque;
432
Anton Nefedov947858b2017-12-08 15:10:34 +0300433 if (iocb->is_invalid) {
434 ide_dma_error(iocb->s);
435 } else {
436 iocb->common.cb(iocb->common.opaque, iocb->ret);
437 }
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200438 qemu_bh_delete(iocb->bh);
439 iocb->bh = NULL;
Fam Zheng80074292014-09-11 13:41:28 +0800440 qemu_aio_unref(iocb);
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200441}
442
Paolo Bonzini501378c2013-01-14 16:26:57 +0100443static void ide_issue_trim_cb(void *opaque, int ret)
444{
445 TrimAIOCB *iocb = opaque;
Anton Nefedovef0e64a2017-12-08 15:10:32 +0300446 IDEState *s = iocb->s;
447
Paolo Bonzini501378c2013-01-14 16:26:57 +0100448 if (ret >= 0) {
449 while (iocb->j < iocb->qiov->niov) {
450 int j = iocb->j;
451 while (++iocb->i < iocb->qiov->iov[j].iov_len / 8) {
452 int i = iocb->i;
453 uint64_t *buffer = iocb->qiov->iov[j].iov_base;
454
455 /* 6-byte LBA + 2-byte range per entry */
456 uint64_t entry = le64_to_cpu(buffer[i]);
457 uint64_t sector = entry & 0x0000ffffffffffffULL;
458 uint16_t count = entry >> 48;
459
460 if (count == 0) {
461 continue;
462 }
463
Anton Nefedov947858b2017-12-08 15:10:34 +0300464 if (!ide_sect_range_ok(s, sector, count)) {
465 iocb->is_invalid = true;
466 goto done;
467 }
468
Paolo Bonzini501378c2013-01-14 16:26:57 +0100469 /* Got an entry! Submit and exit. */
Anton Nefedovef0e64a2017-12-08 15:10:32 +0300470 iocb->aiocb = blk_aio_pdiscard(s->blk,
Eric Blake1c6c4bb2016-07-15 17:22:54 -0600471 sector << BDRV_SECTOR_BITS,
472 count << BDRV_SECTOR_BITS,
473 ide_issue_trim_cb, opaque);
Paolo Bonzini501378c2013-01-14 16:26:57 +0100474 return;
475 }
476
477 iocb->j++;
478 iocb->i = -1;
479 }
480 } else {
481 iocb->ret = ret;
482 }
483
Anton Nefedov947858b2017-12-08 15:10:34 +0300484done:
Paolo Bonzini501378c2013-01-14 16:26:57 +0100485 iocb->aiocb = NULL;
486 if (iocb->bh) {
487 qemu_bh_schedule(iocb->bh);
488 }
489}
490
Paolo Bonzini8a8e63e2016-05-23 14:54:06 +0200491BlockAIOCB *ide_issue_trim(
492 int64_t offset, QEMUIOVector *qiov,
493 BlockCompletionFunc *cb, void *cb_opaque, void *opaque)
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200494{
Anton Nefedovef0e64a2017-12-08 15:10:32 +0300495 IDEState *s = opaque;
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200496 TrimAIOCB *iocb;
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200497
Anton Nefedovef0e64a2017-12-08 15:10:32 +0300498 iocb = blk_aio_get(&trim_aiocb_info, s->blk, cb, cb_opaque);
499 iocb->s = s;
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200500 iocb->bh = qemu_bh_new(ide_trim_bh_cb, iocb);
501 iocb->ret = 0;
Paolo Bonzini501378c2013-01-14 16:26:57 +0100502 iocb->qiov = qiov;
503 iocb->i = -1;
504 iocb->j = 0;
Anton Nefedov947858b2017-12-08 15:10:34 +0300505 iocb->is_invalid = false;
Paolo Bonzini501378c2013-01-14 16:26:57 +0100506 ide_issue_trim_cb(iocb, 0);
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200507 return &iocb->common;
508}
509
John Snow9ef2e932015-09-17 14:17:05 -0400510void ide_abort_command(IDEState *s)
bellard5391d802003-11-11 13:48:59 +0000511{
Paolo Bonzini08ee9e32014-08-04 17:11:16 -0400512 ide_transfer_stop(s);
bellard5391d802003-11-11 13:48:59 +0000513 s->status = READY_STAT | ERR_STAT;
514 s->error = ABRT_ERR;
515}
516
Evgeny Yakovlev0eeee072016-07-18 22:39:49 +0300517static void ide_set_retry(IDEState *s)
518{
519 s->bus->retry_unit = s->unit;
520 s->bus->retry_sector_num = ide_get_sector(s);
521 s->bus->retry_nsector = s->nsector;
522}
523
524static void ide_clear_retry(IDEState *s)
525{
526 s->bus->retry_unit = -1;
527 s->bus->retry_sector_num = 0;
528 s->bus->retry_nsector = 0;
529}
530
bellard5391d802003-11-11 13:48:59 +0000531/* prepare data transfer and tell what to do after */
Kevin Wolf33231e02011-04-18 16:45:49 +0200532void ide_transfer_start(IDEState *s, uint8_t *buf, int size,
533 EndTransferFunc *end_transfer_func)
bellard5391d802003-11-11 13:48:59 +0000534{
535 s->end_transfer_func = end_transfer_func;
536 s->data_ptr = buf;
537 s->data_end = buf + size;
Evgeny Yakovlev35f78ab2016-07-18 22:39:50 +0300538 ide_set_retry(s);
Alexander Graf40a62382010-12-15 00:23:00 +0100539 if (!(s->status & ERR_STAT)) {
ths7603d152007-08-19 21:46:53 +0000540 s->status |= DRQ_STAT;
Alexander Graf40a62382010-12-15 00:23:00 +0100541 }
Paolo Bonzini44635122014-08-04 17:11:09 -0400542 if (s->bus->dma->ops->start_transfer) {
543 s->bus->dma->ops->start_transfer(s->bus->dma);
544 }
bellard5391d802003-11-11 13:48:59 +0000545}
546
Paolo Bonzinic7e73ad2014-08-04 17:11:17 -0400547static void ide_cmd_done(IDEState *s)
548{
549 if (s->bus->dma->ops->cmd_done) {
550 s->bus->dma->ops->cmd_done(s->bus->dma);
551 }
552}
553
John Snowe3044e22016-02-10 13:29:39 -0500554static void ide_transfer_halt(IDEState *s,
555 void(*end_transfer_func)(IDEState *),
556 bool notify)
bellard5391d802003-11-11 13:48:59 +0000557{
John Snowe3044e22016-02-10 13:29:39 -0500558 s->end_transfer_func = end_transfer_func;
bellard5391d802003-11-11 13:48:59 +0000559 s->data_ptr = s->io_buffer;
560 s->data_end = s->io_buffer;
561 s->status &= ~DRQ_STAT;
John Snowe3044e22016-02-10 13:29:39 -0500562 if (notify) {
563 ide_cmd_done(s);
564 }
565}
566
567void ide_transfer_stop(IDEState *s)
568{
569 ide_transfer_halt(s, ide_transfer_stop, true);
570}
571
John Snowe3044e22016-02-10 13:29:39 -0500572static void ide_transfer_cancel(IDEState *s)
573{
574 ide_transfer_halt(s, ide_transfer_cancel, false);
bellard5391d802003-11-11 13:48:59 +0000575}
576
Gerd Hoffmann356721a2009-08-20 15:22:18 +0200577int64_t ide_get_sector(IDEState *s)
bellard5391d802003-11-11 13:48:59 +0000578{
579 int64_t sector_num;
580 if (s->select & 0x40) {
581 /* lba */
bellardc2ff0602006-04-25 21:24:22 +0000582 if (!s->lba48) {
583 sector_num = ((s->select & 0x0f) << 24) | (s->hcyl << 16) |
584 (s->lcyl << 8) | s->sector;
585 } else {
586 sector_num = ((int64_t)s->hob_hcyl << 40) |
587 ((int64_t) s->hob_lcyl << 32) |
588 ((int64_t) s->hob_sector << 24) |
589 ((int64_t) s->hcyl << 16) |
590 ((int64_t) s->lcyl << 8) | s->sector;
591 }
bellard5391d802003-11-11 13:48:59 +0000592 } else {
593 sector_num = ((s->hcyl << 8) | s->lcyl) * s->heads * s->sectors +
bellardc2ff0602006-04-25 21:24:22 +0000594 (s->select & 0x0f) * s->sectors + (s->sector - 1);
bellard5391d802003-11-11 13:48:59 +0000595 }
596 return sector_num;
597}
598
Gerd Hoffmann356721a2009-08-20 15:22:18 +0200599void ide_set_sector(IDEState *s, int64_t sector_num)
bellard5391d802003-11-11 13:48:59 +0000600{
601 unsigned int cyl, r;
602 if (s->select & 0x40) {
bellardc2ff0602006-04-25 21:24:22 +0000603 if (!s->lba48) {
604 s->select = (s->select & 0xf0) | (sector_num >> 24);
605 s->hcyl = (sector_num >> 16);
606 s->lcyl = (sector_num >> 8);
607 s->sector = (sector_num);
608 } else {
609 s->sector = sector_num;
610 s->lcyl = sector_num >> 8;
611 s->hcyl = sector_num >> 16;
612 s->hob_sector = sector_num >> 24;
613 s->hob_lcyl = sector_num >> 32;
614 s->hob_hcyl = sector_num >> 40;
615 }
bellard5391d802003-11-11 13:48:59 +0000616 } else {
617 cyl = sector_num / (s->heads * s->sectors);
618 r = sector_num % (s->heads * s->sectors);
619 s->hcyl = cyl >> 8;
620 s->lcyl = cyl;
bellard1b8eb452004-04-25 17:58:25 +0000621 s->select = (s->select & 0xf0) | ((r / s->sectors) & 0x0f);
bellard5391d802003-11-11 13:48:59 +0000622 s->sector = (r % s->sectors) + 1;
623 }
624}
625
balroge162cfb2008-10-01 01:13:37 +0000626static void ide_rw_error(IDEState *s) {
627 ide_abort_command(s);
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +0200628 ide_set_irq(s->bus);
balroge162cfb2008-10-01 01:13:37 +0000629}
630
Peter Lieven1d8c11d2015-11-17 15:06:25 -0500631static void ide_buffered_readv_cb(void *opaque, int ret)
632{
633 IDEBufferedRequest *req = opaque;
634 if (!req->orphaned) {
635 if (!ret) {
636 qemu_iovec_from_buf(req->original_qiov, 0, req->iov.iov_base,
637 req->original_qiov->size);
638 }
639 req->original_cb(req->original_opaque, ret);
640 }
641 QLIST_REMOVE(req, list);
642 qemu_vfree(req->iov.iov_base);
643 g_free(req);
644}
645
646#define MAX_BUFFERED_REQS 16
647
648BlockAIOCB *ide_buffered_readv(IDEState *s, int64_t sector_num,
649 QEMUIOVector *iov, int nb_sectors,
650 BlockCompletionFunc *cb, void *opaque)
651{
652 BlockAIOCB *aioreq;
653 IDEBufferedRequest *req;
654 int c = 0;
655
656 QLIST_FOREACH(req, &s->buffered_requests, list) {
657 c++;
658 }
659 if (c > MAX_BUFFERED_REQS) {
660 return blk_abort_aio_request(s->blk, cb, opaque, -EIO);
661 }
662
663 req = g_new0(IDEBufferedRequest, 1);
664 req->original_qiov = iov;
665 req->original_cb = cb;
666 req->original_opaque = opaque;
667 req->iov.iov_base = qemu_blockalign(blk_bs(s->blk), iov->size);
668 req->iov.iov_len = iov->size;
669 qemu_iovec_init_external(&req->qiov, &req->iov, 1);
670
Eric Blaked4f510e2016-05-06 10:26:31 -0600671 aioreq = blk_aio_preadv(s->blk, sector_num << BDRV_SECTOR_BITS,
672 &req->qiov, 0, ide_buffered_readv_cb, req);
Peter Lieven1d8c11d2015-11-17 15:06:25 -0500673
674 QLIST_INSERT_HEAD(&s->buffered_requests, req, list);
675 return aioreq;
676}
677
John Snow86698a12016-02-10 13:29:39 -0500678/**
679 * Cancel all pending DMA requests.
680 * Any buffered DMA requests are instantly canceled,
681 * but any pending unbuffered DMA requests must be waited on.
682 */
683void ide_cancel_dma_sync(IDEState *s)
684{
685 IDEBufferedRequest *req;
686
687 /* First invoke the callbacks of all buffered requests
688 * and flag those requests as orphaned. Ideally there
689 * are no unbuffered (Scatter Gather DMA Requests or
690 * write requests) pending and we can avoid to drain. */
691 QLIST_FOREACH(req, &s->buffered_requests, list) {
692 if (!req->orphaned) {
John Snow3eee2612017-09-18 15:01:25 -0400693 trace_ide_cancel_dma_sync_buffered(req->original_cb, req);
John Snow86698a12016-02-10 13:29:39 -0500694 req->original_cb(req->original_opaque, -ECANCELED);
695 }
696 req->orphaned = true;
697 }
698
699 /*
700 * We can't cancel Scatter Gather DMA in the middle of the
701 * operation or a partial (not full) DMA transfer would reach
702 * the storage so we wait for completion instead (we beahve
703 * like if the DMA was completed by the time the guest trying
704 * to cancel dma with bmdma_cmd_writeb with BM_CMD_START not
705 * set).
706 *
707 * In the future we'll be able to safely cancel the I/O if the
708 * whole DMA operation will be submitted to disk with a single
709 * aio operation with preadv/pwritev.
710 */
711 if (s->bus->dma->aiocb) {
John Snow3eee2612017-09-18 15:01:25 -0400712 trace_ide_cancel_dma_sync_remaining();
John Snow51f7b5b2016-02-10 13:29:39 -0500713 blk_drain(s->blk);
John Snow86698a12016-02-10 13:29:39 -0500714 assert(s->bus->dma->aiocb == NULL);
715 }
716}
717
Paolo Bonzini4e2b8b42015-02-23 11:18:01 -0500718static void ide_sector_read(IDEState *s);
719
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100720static void ide_sector_read_cb(void *opaque, int ret)
721{
722 IDEState *s = opaque;
723 int n;
724
725 s->pio_aiocb = NULL;
726 s->status &= ~BUSY_STAT;
727
Fam Zheng0d910cf2014-09-11 13:41:07 +0800728 if (ret == -ECANCELED) {
729 return;
730 }
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100731 if (ret != 0) {
Paolo Bonzinifd648f12014-08-04 17:11:14 -0400732 if (ide_handle_rw_error(s, -ret, IDE_RETRY_PIO |
733 IDE_RETRY_READ)) {
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100734 return;
735 }
736 }
737
Alberto Garciaecca3b32015-10-28 17:33:15 +0200738 block_acct_done(blk_get_stats(s->blk), &s->acct);
739
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100740 n = s->nsector;
741 if (n > s->req_nb_sectors) {
742 n = s->req_nb_sectors;
743 }
744
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100745 ide_set_sector(s, ide_get_sector(s) + n);
746 s->nsector -= n;
John Snowdd0bf7b2015-03-19 20:24:14 -0400747 /* Allow the guest to read the io_buffer */
748 ide_transfer_start(s, s->io_buffer, n * BDRV_SECTOR_SIZE, ide_sector_read);
John Snowdd0bf7b2015-03-19 20:24:14 -0400749 ide_set_irq(s->bus);
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100750}
751
Paolo Bonzini4e2b8b42015-02-23 11:18:01 -0500752static void ide_sector_read(IDEState *s)
bellard5391d802003-11-11 13:48:59 +0000753{
754 int64_t sector_num;
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100755 int n;
bellard5391d802003-11-11 13:48:59 +0000756
757 s->status = READY_STAT | SEEK_STAT;
bellarda136e5a2004-01-22 23:52:27 +0000758 s->error = 0; /* not needed by IDE spec, but needed by Windows */
bellard5391d802003-11-11 13:48:59 +0000759 sector_num = ide_get_sector(s);
760 n = s->nsector;
Christoph Hellwiga597e792011-08-25 08:26:01 +0200761
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100762 if (n == 0) {
763 ide_transfer_stop(s);
764 return;
bellard5391d802003-11-11 13:48:59 +0000765 }
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100766
767 s->status |= BUSY_STAT;
768
769 if (n > s->req_nb_sectors) {
770 n = s->req_nb_sectors;
771 }
772
John Snow3eee2612017-09-18 15:01:25 -0400773 trace_ide_sector_read(sector_num, n);
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100774
Markus Armbruster58ac3212014-07-09 19:07:32 +0200775 if (!ide_sect_range_ok(s, sector_num, n)) {
776 ide_rw_error(s);
Alberto Garciaecca3b32015-10-28 17:33:15 +0200777 block_acct_invalid(blk_get_stats(s->blk), BLOCK_ACCT_READ);
Markus Armbruster58ac3212014-07-09 19:07:32 +0200778 return;
779 }
780
Stefan Hajnoczibef0fd52012-03-29 10:31:30 +0100781 s->iov.iov_base = s->io_buffer;
782 s->iov.iov_len = n * BDRV_SECTOR_SIZE;
783 qemu_iovec_init_external(&s->qiov, &s->iov, 1);
784
Markus Armbruster4be74632014-10-07 13:59:18 +0200785 block_acct_start(blk_get_stats(s->blk), &s->acct,
Benoît Canet5366d0c2014-09-05 15:46:18 +0200786 n * BDRV_SECTOR_SIZE, BLOCK_ACCT_READ);
Peter Lievend66a8fa2015-11-17 15:06:39 -0500787 s->pio_aiocb = ide_buffered_readv(s, sector_num, &s->qiov, n,
788 ide_sector_read_cb, s);
bellard5391d802003-11-11 13:48:59 +0000789}
790
John Snowaaeda4a2015-09-17 14:17:04 -0400791void dma_buf_commit(IDEState *s, uint32_t tx_bytes)
aliguori7aea4412009-01-22 16:59:28 +0000792{
John Snow659142e2014-10-01 18:55:47 -0400793 if (s->bus->dma->ops->commit_buf) {
794 s->bus->dma->ops->commit_buf(s->bus->dma, tx_bytes);
795 }
John Snowaaeda4a2015-09-17 14:17:04 -0400796 s->io_buffer_offset += tx_bytes;
aliguori1fb86482009-02-05 21:24:02 +0000797 qemu_sglist_destroy(&s->sg);
aliguori7aea4412009-01-22 16:59:28 +0000798}
799
Paolo Bonzini0e7ce542014-08-04 17:11:12 -0400800void ide_set_inactive(IDEState *s, bool more)
Kevin Wolf83376062010-11-26 16:31:37 +0100801{
Alexander Graf40a62382010-12-15 00:23:00 +0100802 s->bus->dma->aiocb = NULL;
Evgeny Yakovlev0eeee072016-07-18 22:39:49 +0300803 ide_clear_retry(s);
Paolo Bonzini829b9332014-08-04 17:11:07 -0400804 if (s->bus->dma->ops->set_inactive) {
Paolo Bonzini0e7ce542014-08-04 17:11:12 -0400805 s->bus->dma->ops->set_inactive(s->bus->dma, more);
Paolo Bonzini829b9332014-08-04 17:11:07 -0400806 }
Paolo Bonzinic7e73ad2014-08-04 17:11:17 -0400807 ide_cmd_done(s);
Kevin Wolf83376062010-11-26 16:31:37 +0100808}
809
Gerd Hoffmann356721a2009-08-20 15:22:18 +0200810void ide_dma_error(IDEState *s)
balroge162cfb2008-10-01 01:13:37 +0000811{
John Snow659142e2014-10-01 18:55:47 -0400812 dma_buf_commit(s, 0);
Paolo Bonzini08ee9e32014-08-04 17:11:16 -0400813 ide_abort_command(s);
Paolo Bonzini0e7ce542014-08-04 17:11:12 -0400814 ide_set_inactive(s, false);
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +0200815 ide_set_irq(s->bus);
balroge162cfb2008-10-01 01:13:37 +0000816}
817
Pavel Butsykin502356e2016-04-12 18:48:15 -0400818int ide_handle_rw_error(IDEState *s, int error, int op)
aliguori428c5702009-01-21 18:59:04 +0000819{
Paolo Bonzinifd648f12014-08-04 17:11:14 -0400820 bool is_read = (op & IDE_RETRY_READ) != 0;
Markus Armbruster4be74632014-10-07 13:59:18 +0200821 BlockErrorAction action = blk_get_error_action(s->blk, is_read, error);
aliguori428c5702009-01-21 18:59:04 +0000822
Wenchao Xiaa5895692014-06-18 08:43:30 +0200823 if (action == BLOCK_ERROR_ACTION_STOP) {
Paolo Bonzinia96cb232015-02-23 11:17:57 -0500824 assert(s->bus->retry_unit == s->unit);
Kevin Wolfdef93792011-05-26 15:00:34 +0200825 s->bus->error_status = op;
Wenchao Xiaa5895692014-06-18 08:43:30 +0200826 } else if (action == BLOCK_ERROR_ACTION_REPORT) {
Alberto Garciaecca3b32015-10-28 17:33:15 +0200827 block_acct_failed(blk_get_stats(s->blk), &s->acct);
Pavel Butsykin502356e2016-04-12 18:48:15 -0400828 if (IS_IDE_RETRY_DMA(op)) {
aliguori428c5702009-01-21 18:59:04 +0000829 ide_dma_error(s);
Pavel Butsykin502356e2016-04-12 18:48:15 -0400830 } else if (IS_IDE_RETRY_ATAPI(op)) {
831 ide_atapi_io_error(s, -error);
aliguori7aea4412009-01-22 16:59:28 +0000832 } else {
aliguori428c5702009-01-21 18:59:04 +0000833 ide_rw_error(s);
aliguori7aea4412009-01-22 16:59:28 +0000834 }
aliguori428c5702009-01-21 18:59:04 +0000835 }
Markus Armbruster4be74632014-10-07 13:59:18 +0200836 blk_error_action(s->blk, action, is_read, error);
Wenchao Xiaa5895692014-06-18 08:43:30 +0200837 return action != BLOCK_ERROR_ACTION_IGNORE;
aliguori428c5702009-01-21 18:59:04 +0000838}
839
Paolo Bonzini4e2b8b42015-02-23 11:18:01 -0500840static void ide_dma_cb(void *opaque, int ret)
bellard98087452004-06-25 14:54:19 +0000841{
Alexander Graf40a62382010-12-15 00:23:00 +0100842 IDEState *s = opaque;
bellard8ccad812006-08-07 21:36:34 +0000843 int n;
bellard98087452004-06-25 14:54:19 +0000844 int64_t sector_num;
Paolo Bonzinicbe0ed62016-05-23 14:54:05 +0200845 uint64_t offset;
Kevin Wolf038268e2012-11-20 17:27:43 +0100846 bool stay_active = false;
bellard98087452004-06-25 14:54:19 +0000847
Fam Zheng0d910cf2014-09-11 13:41:07 +0800848 if (ret == -ECANCELED) {
849 return;
850 }
balroge162cfb2008-10-01 01:13:37 +0000851 if (ret < 0) {
Pavel Butsykin218fd372016-04-12 16:47:52 -0400852 if (ide_handle_rw_error(s, -ret, ide_dma_cmd_to_retry(s->dma_cmd))) {
John Snow87ac25f2016-07-28 17:34:19 -0400853 s->bus->dma->aiocb = NULL;
Marc-André Lureau5839df72016-07-19 10:47:46 +0400854 dma_buf_commit(s, 0);
Kevin Wolfce4b6522009-11-27 13:25:38 +0100855 return;
856 }
balroge162cfb2008-10-01 01:13:37 +0000857 }
858
bellard8ccad812006-08-07 21:36:34 +0000859 n = s->io_buffer_size >> 9;
Kevin Wolf038268e2012-11-20 17:27:43 +0100860 if (n > s->nsector) {
861 /* The PRDs were longer than needed for this request. Shorten them so
862 * we don't get a negative remainder. The Active bit must remain set
863 * after the request completes. */
864 n = s->nsector;
865 stay_active = true;
866 }
867
bellard8ccad812006-08-07 21:36:34 +0000868 sector_num = ide_get_sector(s);
869 if (n > 0) {
John Snowa7189782015-07-04 02:06:04 -0400870 assert(n * 512 == s->sg.size);
871 dma_buf_commit(s, s->sg.size);
bellard8ccad812006-08-07 21:36:34 +0000872 sector_num += n;
873 ide_set_sector(s, sector_num);
874 s->nsector -= n;
bellard98087452004-06-25 14:54:19 +0000875 }
bellard8ccad812006-08-07 21:36:34 +0000876
877 /* end of transfer ? */
878 if (s->nsector == 0) {
bellard98087452004-06-25 14:54:19 +0000879 s->status = READY_STAT | SEEK_STAT;
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +0200880 ide_set_irq(s->bus);
Christoph Hellwigcd369c42010-12-20 13:45:48 +0100881 goto eot;
bellard98087452004-06-25 14:54:19 +0000882 }
bellard8ccad812006-08-07 21:36:34 +0000883
884 /* launch next transfer */
885 n = s->nsector;
Christoph Hellwig596bb442010-12-20 13:45:58 +0100886 s->io_buffer_index = 0;
bellard8ccad812006-08-07 21:36:34 +0000887 s->io_buffer_size = n * 512;
John Snowa7189782015-07-04 02:06:04 -0400888 if (s->bus->dma->ops->prepare_buf(s->bus->dma, s->io_buffer_size) < 512) {
Kevin Wolf69c38b82011-05-19 16:42:24 +0200889 /* The PRDs were too short. Reset the Active bit, but don't raise an
890 * interrupt. */
Kevin Wolf72bcca72012-11-20 17:27:44 +0100891 s->status = READY_STAT | SEEK_STAT;
John Snow3251bdc2014-10-31 16:03:39 -0400892 dma_buf_commit(s, 0);
aliguori7aea4412009-01-22 16:59:28 +0000893 goto eot;
Kevin Wolf69c38b82011-05-19 16:42:24 +0200894 }
Christoph Hellwigcd369c42010-12-20 13:45:48 +0100895
John Snow0e168d32017-09-18 15:01:26 -0400896 trace_ide_dma_cb(s, sector_num, n, IDE_DMA_CMD_str(s->dma_cmd));
Christoph Hellwigcd369c42010-12-20 13:45:48 +0100897
Michael Tokarevd66168e2014-08-13 11:23:31 +0400898 if ((s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) &&
899 !ide_sect_range_ok(s, sector_num, n)) {
Markus Armbruster58ac3212014-07-09 19:07:32 +0200900 ide_dma_error(s);
Alberto Garciaecca3b32015-10-28 17:33:15 +0200901 block_acct_invalid(blk_get_stats(s->blk), s->acct.type);
Markus Armbruster58ac3212014-07-09 19:07:32 +0200902 return;
903 }
904
Paolo Bonzinicbe0ed62016-05-23 14:54:05 +0200905 offset = sector_num << BDRV_SECTOR_BITS;
Christoph Hellwig4e1e0052011-05-19 10:58:09 +0200906 switch (s->dma_cmd) {
907 case IDE_DMA_READ:
Paolo Bonzinicbe0ed62016-05-23 14:54:05 +0200908 s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset,
Mark Cave-Ayland99868af2016-10-27 16:29:13 -0400909 BDRV_SECTOR_SIZE, ide_dma_cb, s);
Christoph Hellwig4e1e0052011-05-19 10:58:09 +0200910 break;
911 case IDE_DMA_WRITE:
Paolo Bonzinicbe0ed62016-05-23 14:54:05 +0200912 s->bus->dma->aiocb = dma_blk_write(s->blk, &s->sg, offset,
Mark Cave-Ayland99868af2016-10-27 16:29:13 -0400913 BDRV_SECTOR_SIZE, ide_dma_cb, s);
Christoph Hellwig4e1e0052011-05-19 10:58:09 +0200914 break;
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200915 case IDE_DMA_TRIM:
Paolo Bonzini8a8e63e2016-05-23 14:54:06 +0200916 s->bus->dma->aiocb = dma_blk_io(blk_get_aio_context(s->blk),
Mark Cave-Ayland99868af2016-10-27 16:29:13 -0400917 &s->sg, offset, BDRV_SECTOR_SIZE,
Anton Nefedovef0e64a2017-12-08 15:10:32 +0300918 ide_issue_trim, s, ide_dma_cb, s,
Markus Armbruster4be74632014-10-07 13:59:18 +0200919 DMA_DIRECTION_TO_DEVICE);
Christoph Hellwigd353fb72011-05-19 10:58:19 +0200920 break;
Pavel Butsykin502356e2016-04-12 18:48:15 -0400921 default:
922 abort();
Christoph Hellwigcd369c42010-12-20 13:45:48 +0100923 }
Christoph Hellwigcd369c42010-12-20 13:45:48 +0100924 return;
925
926eot:
Christoph Hellwiga597e792011-08-25 08:26:01 +0200927 if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
Markus Armbruster4be74632014-10-07 13:59:18 +0200928 block_acct_done(blk_get_stats(s->blk), &s->acct);
Christoph Hellwiga597e792011-08-25 08:26:01 +0200929 }
Paolo Bonzini0e7ce542014-08-04 17:11:12 -0400930 ide_set_inactive(s, stay_active);
bellard98087452004-06-25 14:54:19 +0000931}
932
Christoph Hellwig4e1e0052011-05-19 10:58:09 +0200933static void ide_sector_start_dma(IDEState *s, enum ide_dma_cmd dma_cmd)
bellard98087452004-06-25 14:54:19 +0000934{
John Snow9da82222016-09-29 14:46:15 -0400935 s->status = READY_STAT | SEEK_STAT | DRQ_STAT;
bellard98087452004-06-25 14:54:19 +0000936 s->io_buffer_size = 0;
Christoph Hellwig4e1e0052011-05-19 10:58:09 +0200937 s->dma_cmd = dma_cmd;
Christoph Hellwiga597e792011-08-25 08:26:01 +0200938
939 switch (dma_cmd) {
940 case IDE_DMA_READ:
Markus Armbruster4be74632014-10-07 13:59:18 +0200941 block_acct_start(blk_get_stats(s->blk), &s->acct,
Benoît Canet5366d0c2014-09-05 15:46:18 +0200942 s->nsector * BDRV_SECTOR_SIZE, BLOCK_ACCT_READ);
Christoph Hellwiga597e792011-08-25 08:26:01 +0200943 break;
944 case IDE_DMA_WRITE:
Markus Armbruster4be74632014-10-07 13:59:18 +0200945 block_acct_start(blk_get_stats(s->blk), &s->acct,
Benoît Canet5366d0c2014-09-05 15:46:18 +0200946 s->nsector * BDRV_SECTOR_SIZE, BLOCK_ACCT_WRITE);
Christoph Hellwiga597e792011-08-25 08:26:01 +0200947 break;
948 default:
949 break;
950 }
951
Paolo Bonzini4855b572014-08-04 17:11:10 -0400952 ide_start_dma(s, ide_dma_cb);
953}
954
Markus Armbruster097310b2014-10-07 13:59:15 +0200955void ide_start_dma(IDEState *s, BlockCompletionFunc *cb)
Paolo Bonzini4855b572014-08-04 17:11:10 -0400956{
Paolo Bonzinic71c06d2015-02-23 11:18:00 -0500957 s->io_buffer_index = 0;
Evgeny Yakovlev0eeee072016-07-18 22:39:49 +0300958 ide_set_retry(s);
Paolo Bonzini4855b572014-08-04 17:11:10 -0400959 if (s->bus->dma->ops->start_dma) {
960 s->bus->dma->ops->start_dma(s->bus->dma, s, cb);
961 }
bellard98087452004-06-25 14:54:19 +0000962}
963
Paolo Bonzini4e2b8b42015-02-23 11:18:01 -0500964static void ide_sector_write(IDEState *s);
965
bellarda09db212005-04-30 16:10:35 +0000966static void ide_sector_write_timer_cb(void *opaque)
967{
968 IDEState *s = opaque;
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +0200969 ide_set_irq(s->bus);
bellarda09db212005-04-30 16:10:35 +0000970}
971
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +0100972static void ide_sector_write_cb(void *opaque, int ret)
bellard5391d802003-11-11 13:48:59 +0000973{
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +0100974 IDEState *s = opaque;
975 int n;
bellard5391d802003-11-11 13:48:59 +0000976
Fam Zheng0d910cf2014-09-11 13:41:07 +0800977 if (ret == -ECANCELED) {
978 return;
979 }
aliguori428c5702009-01-21 18:59:04 +0000980
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +0100981 s->pio_aiocb = NULL;
982 s->status &= ~BUSY_STAT;
983
balroge162cfb2008-10-01 01:13:37 +0000984 if (ret != 0) {
Paolo Bonzinifd648f12014-08-04 17:11:14 -0400985 if (ide_handle_rw_error(s, -ret, IDE_RETRY_PIO)) {
aliguori428c5702009-01-21 18:59:04 +0000986 return;
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +0100987 }
balroge162cfb2008-10-01 01:13:37 +0000988 }
989
Alberto Garciaecca3b32015-10-28 17:33:15 +0200990 block_acct_done(blk_get_stats(s->blk), &s->acct);
991
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +0100992 n = s->nsector;
993 if (n > s->req_nb_sectors) {
994 n = s->req_nb_sectors;
995 }
bellard5391d802003-11-11 13:48:59 +0000996 s->nsector -= n;
John Snow36334fa2014-10-31 16:03:37 -0400997
John Snow6aff22c2015-03-19 20:24:13 -0400998 ide_set_sector(s, ide_get_sector(s) + n);
bellard5391d802003-11-11 13:48:59 +0000999 if (s->nsector == 0) {
ths292eef52007-02-19 00:59:34 +00001000 /* no more sectors to write */
bellard5391d802003-11-11 13:48:59 +00001001 ide_transfer_stop(s);
1002 } else {
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +01001003 int n1 = s->nsector;
1004 if (n1 > s->req_nb_sectors) {
bellard5391d802003-11-11 13:48:59 +00001005 n1 = s->req_nb_sectors;
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +01001006 }
1007 ide_transfer_start(s, s->io_buffer, n1 * BDRV_SECTOR_SIZE,
1008 ide_sector_write);
bellard5391d802003-11-11 13:48:59 +00001009 }
ths3b46e622007-09-17 08:09:54 +00001010
ths31c2a142007-11-08 16:38:17 +00001011 if (win2k_install_hack && ((++s->irq_count % 16) == 0)) {
1012 /* It seems there is a bug in the Windows 2000 installer HDD
1013 IDE driver which fills the disk with empty logs when the
1014 IDE write IRQ comes too early. This hack tries to correct
1015 that at the expense of slower write performances. Use this
1016 option _only_ to install Windows 2000. You must disable it
1017 for normal use. */
Rutuja Shah73bcb242016-03-21 21:32:30 +05301018 timer_mod(s->sector_write_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
1019 (NANOSECONDS_PER_SECOND / 1000));
Blue Swirlf7736b92010-03-27 06:20:53 +00001020 } else {
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +02001021 ide_set_irq(s->bus);
ths31c2a142007-11-08 16:38:17 +00001022 }
bellard5391d802003-11-11 13:48:59 +00001023}
1024
Paolo Bonzini4e2b8b42015-02-23 11:18:01 -05001025static void ide_sector_write(IDEState *s)
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +01001026{
1027 int64_t sector_num;
1028 int n;
1029
1030 s->status = READY_STAT | SEEK_STAT | BUSY_STAT;
1031 sector_num = ide_get_sector(s);
John Snow3eee2612017-09-18 15:01:25 -04001032
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +01001033 n = s->nsector;
1034 if (n > s->req_nb_sectors) {
1035 n = s->req_nb_sectors;
1036 }
1037
John Snow3eee2612017-09-18 15:01:25 -04001038 trace_ide_sector_write(sector_num, n);
1039
Markus Armbruster58ac3212014-07-09 19:07:32 +02001040 if (!ide_sect_range_ok(s, sector_num, n)) {
1041 ide_rw_error(s);
Alberto Garciaecca3b32015-10-28 17:33:15 +02001042 block_acct_invalid(blk_get_stats(s->blk), BLOCK_ACCT_WRITE);
Markus Armbruster58ac3212014-07-09 19:07:32 +02001043 return;
1044 }
1045
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +01001046 s->iov.iov_base = s->io_buffer;
1047 s->iov.iov_len = n * BDRV_SECTOR_SIZE;
1048 qemu_iovec_init_external(&s->qiov, &s->iov, 1);
1049
Markus Armbruster4be74632014-10-07 13:59:18 +02001050 block_acct_start(blk_get_stats(s->blk), &s->acct,
Alberto Garciac618f332015-10-28 17:32:59 +02001051 n * BDRV_SECTOR_SIZE, BLOCK_ACCT_WRITE);
Eric Blaked4f510e2016-05-06 10:26:31 -06001052 s->pio_aiocb = blk_aio_pwritev(s->blk, sector_num << BDRV_SECTOR_BITS,
1053 &s->qiov, 0, ide_sector_write_cb, s);
Stefan Hajnoczie82dabd2012-03-29 10:31:31 +01001054}
1055
Christoph Hellwigb0484ae2009-09-04 19:02:06 +02001056static void ide_flush_cb(void *opaque, int ret)
1057{
1058 IDEState *s = opaque;
1059
Paolo Bonzini69f72a22014-08-04 17:11:05 -04001060 s->pio_aiocb = NULL;
1061
Fam Zheng0d910cf2014-09-11 13:41:07 +08001062 if (ret == -ECANCELED) {
1063 return;
1064 }
Kevin Wolfe2bcada2010-10-18 17:13:05 +02001065 if (ret < 0) {
1066 /* XXX: What sector number to set here? */
Paolo Bonzinifd648f12014-08-04 17:11:14 -04001067 if (ide_handle_rw_error(s, -ret, IDE_RETRY_FLUSH)) {
Kevin Wolfe2bcada2010-10-18 17:13:05 +02001068 return;
1069 }
1070 }
Christoph Hellwigb0484ae2009-09-04 19:02:06 +02001071
Markus Armbruster4be74632014-10-07 13:59:18 +02001072 if (s->blk) {
1073 block_acct_done(blk_get_stats(s->blk), &s->acct);
Kevin Wolff7f3ff12014-08-12 18:29:41 +02001074 }
Christoph Hellwigb0484ae2009-09-04 19:02:06 +02001075 s->status = READY_STAT | SEEK_STAT;
Paolo Bonzinic7e73ad2014-08-04 17:11:17 -04001076 ide_cmd_done(s);
Christoph Hellwigb0484ae2009-09-04 19:02:06 +02001077 ide_set_irq(s->bus);
1078}
1079
Paolo Bonzini4e2b8b42015-02-23 11:18:01 -05001080static void ide_flush_cache(IDEState *s)
Kevin Wolf6bcb1a72010-10-18 17:10:49 +02001081{
Markus Armbruster4be74632014-10-07 13:59:18 +02001082 if (s->blk == NULL) {
Kevin Wolf6bcb1a72010-10-18 17:10:49 +02001083 ide_flush_cb(s, 0);
Kevin Wolfb2df7532010-10-27 13:04:15 +02001084 return;
1085 }
1086
Andreas Färberf68ec8372013-06-05 15:17:57 +02001087 s->status |= BUSY_STAT;
Evgeny Yakovlev35f78ab2016-07-18 22:39:50 +03001088 ide_set_retry(s);
Markus Armbruster4be74632014-10-07 13:59:18 +02001089 block_acct_start(blk_get_stats(s->blk), &s->acct, 0, BLOCK_ACCT_FLUSH);
Stefan Hajnoczi13471a42018-02-16 16:50:15 +00001090 s->pio_aiocb = blk_aio_flush(s->blk, ide_flush_cb, s);
Kevin Wolf6bcb1a72010-10-18 17:10:49 +02001091}
1092
balrog201a51f2007-04-30 00:51:09 +00001093static void ide_cfata_metadata_inquiry(IDEState *s)
1094{
1095 uint16_t *p;
1096 uint32_t spd;
1097
1098 p = (uint16_t *) s->io_buffer;
1099 memset(p, 0, 0x200);
1100 spd = ((s->mdata_size - 1) >> 9) + 1;
1101
1102 put_le16(p + 0, 0x0001); /* Data format revision */
1103 put_le16(p + 1, 0x0000); /* Media property: silicon */
1104 put_le16(p + 2, s->media_changed); /* Media status */
1105 put_le16(p + 3, s->mdata_size & 0xffff); /* Capacity in bytes (low) */
1106 put_le16(p + 4, s->mdata_size >> 16); /* Capacity in bytes (high) */
1107 put_le16(p + 5, spd & 0xffff); /* Sectors per device (low) */
1108 put_le16(p + 6, spd >> 16); /* Sectors per device (high) */
1109}
1110
1111static void ide_cfata_metadata_read(IDEState *s)
1112{
1113 uint16_t *p;
1114
1115 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
1116 s->status = ERR_STAT;
1117 s->error = ABRT_ERR;
1118 return;
1119 }
1120
1121 p = (uint16_t *) s->io_buffer;
1122 memset(p, 0, 0x200);
1123
1124 put_le16(p + 0, s->media_changed); /* Media status */
1125 memcpy(p + 1, s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
1126 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
1127 s->nsector << 9), 0x200 - 2));
1128}
1129
1130static void ide_cfata_metadata_write(IDEState *s)
1131{
1132 if (((s->hcyl << 16) | s->lcyl) << 9 > s->mdata_size + 2) {
1133 s->status = ERR_STAT;
1134 s->error = ABRT_ERR;
1135 return;
1136 }
1137
1138 s->media_changed = 0;
1139
1140 memcpy(s->mdata_storage + (((s->hcyl << 16) | s->lcyl) << 9),
1141 s->io_buffer + 2,
1142 MIN(MIN(s->mdata_size - (((s->hcyl << 16) | s->lcyl) << 9),
1143 s->nsector << 9), 0x200 - 2));
1144}
1145
thsbd491d62006-12-22 02:14:49 +00001146/* called when the inserted state of the media has changed */
Kevin Wolf39829a02017-01-24 14:21:41 +01001147static void ide_cd_change_cb(void *opaque, bool load, Error **errp)
thsbd491d62006-12-22 02:14:49 +00001148{
1149 IDEState *s = opaque;
ths96b8f132007-12-17 01:35:20 +00001150 uint64_t nb_sectors;
thsbd491d62006-12-22 02:14:49 +00001151
Markus Armbruster25ad22b2011-09-06 18:59:00 +02001152 s->tray_open = !load;
Markus Armbruster4be74632014-10-07 13:59:18 +02001153 blk_get_geometry(s->blk, &nb_sectors);
thsbd491d62006-12-22 02:14:49 +00001154 s->nb_sectors = nb_sectors;
aliguori9118e7f2008-11-11 20:57:30 +00001155
Amit Shah4b9b7092011-04-18 17:15:46 +05301156 /*
1157 * First indicate to the guest that a CD has been removed. That's
1158 * done on the next command the guest sends us.
1159 *
Paolo Bonzini67cc61e2011-09-13 14:41:56 +02001160 * Then we set UNIT_ATTENTION, by which the guest will
Amit Shah4b9b7092011-04-18 17:15:46 +05301161 * detect a new CD in the drive. See ide_atapi_cmd() for details.
1162 */
Gleb Natapov93c8cfd2009-08-02 11:36:47 +03001163 s->cdrom_changed = 1;
Amit Shah996faf12011-04-12 21:36:07 +05301164 s->events.new_media = true;
Paolo Bonzini2df0a3a2011-10-25 12:53:39 +02001165 s->events.eject_request = false;
1166 ide_set_irq(s->bus);
1167}
1168
1169static void ide_cd_eject_request_cb(void *opaque, bool force)
1170{
1171 IDEState *s = opaque;
1172
1173 s->events.eject_request = true;
1174 if (force) {
1175 s->tray_locked = false;
1176 }
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +02001177 ide_set_irq(s->bus);
thsbd491d62006-12-22 02:14:49 +00001178}
1179
bellardc2ff0602006-04-25 21:24:22 +00001180static void ide_cmd_lba48_transform(IDEState *s, int lba48)
1181{
1182 s->lba48 = lba48;
1183
1184 /* handle the 'magic' 0 nsector count conversion here. to avoid
1185 * fiddling with the rest of the read logic, we just store the
1186 * full sector count in ->nsector and ignore ->hob_nsector from now
1187 */
1188 if (!s->lba48) {
1189 if (!s->nsector)
1190 s->nsector = 256;
1191 } else {
1192 if (!s->nsector && !s->hob_nsector)
1193 s->nsector = 65536;
1194 else {
1195 int lo = s->nsector;
1196 int hi = s->hob_nsector;
1197
1198 s->nsector = (hi << 8) | lo;
1199 }
1200 }
1201}
1202
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001203static void ide_clear_hob(IDEBus *bus)
bellardc2ff0602006-04-25 21:24:22 +00001204{
1205 /* any write clears HOB high bit of device control register */
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001206 bus->ifs[0].select &= ~(1 << 7);
1207 bus->ifs[1].select &= ~(1 << 7);
bellardc2ff0602006-04-25 21:24:22 +00001208}
1209
John Snow335ca2f2017-09-18 15:01:25 -04001210/* IOport [W]rite [R]egisters */
1211enum ATA_IOPORT_WR {
1212 ATA_IOPORT_WR_DATA = 0,
1213 ATA_IOPORT_WR_FEATURES = 1,
1214 ATA_IOPORT_WR_SECTOR_COUNT = 2,
1215 ATA_IOPORT_WR_SECTOR_NUMBER = 3,
1216 ATA_IOPORT_WR_CYLINDER_LOW = 4,
1217 ATA_IOPORT_WR_CYLINDER_HIGH = 5,
1218 ATA_IOPORT_WR_DEVICE_HEAD = 6,
1219 ATA_IOPORT_WR_COMMAND = 7,
1220 ATA_IOPORT_WR_NUM_REGISTERS,
1221};
1222
1223const char *ATA_IOPORT_WR_lookup[ATA_IOPORT_WR_NUM_REGISTERS] = {
1224 [ATA_IOPORT_WR_DATA] = "Data",
1225 [ATA_IOPORT_WR_FEATURES] = "Features",
1226 [ATA_IOPORT_WR_SECTOR_COUNT] = "Sector Count",
1227 [ATA_IOPORT_WR_SECTOR_NUMBER] = "Sector Number",
1228 [ATA_IOPORT_WR_CYLINDER_LOW] = "Cylinder Low",
1229 [ATA_IOPORT_WR_CYLINDER_HIGH] = "Cylinder High",
1230 [ATA_IOPORT_WR_DEVICE_HEAD] = "Device/Head",
1231 [ATA_IOPORT_WR_COMMAND] = "Command"
1232};
1233
Gerd Hoffmann356721a2009-08-20 15:22:18 +02001234void ide_ioport_write(void *opaque, uint32_t addr, uint32_t val)
bellardcaed8802004-03-14 21:40:43 +00001235{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001236 IDEBus *bus = opaque;
John Snow3eee2612017-09-18 15:01:25 -04001237 IDEState *s = idebus_active_if(bus);
1238 int reg_num = addr & 7;
bellard5391d802003-11-11 13:48:59 +00001239
John Snow335ca2f2017-09-18 15:01:25 -04001240 trace_ide_ioport_write(addr, ATA_IOPORT_WR_lookup[reg_num], val, bus, s);
aliguorifcdd25a2008-08-21 22:40:00 +00001241
1242 /* ignore writes to command block while busy with previous command */
John Snow3eee2612017-09-18 15:01:25 -04001243 if (reg_num != 7 && (s->status & (BUSY_STAT|DRQ_STAT))) {
aliguorifcdd25a2008-08-21 22:40:00 +00001244 return;
John Snow3eee2612017-09-18 15:01:25 -04001245 }
aliguorifcdd25a2008-08-21 22:40:00 +00001246
John Snow3eee2612017-09-18 15:01:25 -04001247 switch (reg_num) {
bellard5391d802003-11-11 13:48:59 +00001248 case 0:
1249 break;
John Snow335ca2f2017-09-18 15:01:25 -04001250 case ATA_IOPORT_WR_FEATURES:
1251 ide_clear_hob(bus);
bellardc45c3d02004-03-20 22:01:15 +00001252 /* NOTE: data is written to the two drives */
John Snow335ca2f2017-09-18 15:01:25 -04001253 bus->ifs[0].hob_feature = bus->ifs[0].feature;
1254 bus->ifs[1].hob_feature = bus->ifs[1].feature;
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001255 bus->ifs[0].feature = val;
1256 bus->ifs[1].feature = val;
bellard5391d802003-11-11 13:48:59 +00001257 break;
John Snow335ca2f2017-09-18 15:01:25 -04001258 case ATA_IOPORT_WR_SECTOR_COUNT:
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001259 ide_clear_hob(bus);
1260 bus->ifs[0].hob_nsector = bus->ifs[0].nsector;
1261 bus->ifs[1].hob_nsector = bus->ifs[1].nsector;
1262 bus->ifs[0].nsector = val;
1263 bus->ifs[1].nsector = val;
bellard5391d802003-11-11 13:48:59 +00001264 break;
John Snow335ca2f2017-09-18 15:01:25 -04001265 case ATA_IOPORT_WR_SECTOR_NUMBER:
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001266 ide_clear_hob(bus);
1267 bus->ifs[0].hob_sector = bus->ifs[0].sector;
1268 bus->ifs[1].hob_sector = bus->ifs[1].sector;
1269 bus->ifs[0].sector = val;
1270 bus->ifs[1].sector = val;
bellard5391d802003-11-11 13:48:59 +00001271 break;
John Snow335ca2f2017-09-18 15:01:25 -04001272 case ATA_IOPORT_WR_CYLINDER_LOW:
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001273 ide_clear_hob(bus);
1274 bus->ifs[0].hob_lcyl = bus->ifs[0].lcyl;
1275 bus->ifs[1].hob_lcyl = bus->ifs[1].lcyl;
1276 bus->ifs[0].lcyl = val;
1277 bus->ifs[1].lcyl = val;
bellard5391d802003-11-11 13:48:59 +00001278 break;
John Snow335ca2f2017-09-18 15:01:25 -04001279 case ATA_IOPORT_WR_CYLINDER_HIGH:
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001280 ide_clear_hob(bus);
1281 bus->ifs[0].hob_hcyl = bus->ifs[0].hcyl;
1282 bus->ifs[1].hob_hcyl = bus->ifs[1].hcyl;
1283 bus->ifs[0].hcyl = val;
1284 bus->ifs[1].hcyl = val;
bellard5391d802003-11-11 13:48:59 +00001285 break;
John Snow335ca2f2017-09-18 15:01:25 -04001286 case ATA_IOPORT_WR_DEVICE_HEAD:
bellardc2ff0602006-04-25 21:24:22 +00001287 /* FIXME: HOB readback uses bit 7 */
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001288 bus->ifs[0].select = (val & ~0x10) | 0xa0;
1289 bus->ifs[1].select = (val | 0x10) | 0xa0;
bellard5391d802003-11-11 13:48:59 +00001290 /* select drive */
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02001291 bus->unit = (val >> 4) & 1;
bellard5391d802003-11-11 13:48:59 +00001292 break;
1293 default:
John Snow335ca2f2017-09-18 15:01:25 -04001294 case ATA_IOPORT_WR_COMMAND:
bellard5391d802003-11-11 13:48:59 +00001295 /* command */
Alexander Graf7cff87f2010-12-14 01:34:33 +01001296 ide_exec_cmd(bus, val);
1297 break;
1298 }
1299}
1300
John Snow45903552016-02-10 13:29:39 -05001301static void ide_reset(IDEState *s)
1302{
John Snow3eee2612017-09-18 15:01:25 -04001303 trace_ide_reset(s);
John Snow45903552016-02-10 13:29:39 -05001304
1305 if (s->pio_aiocb) {
1306 blk_aio_cancel(s->pio_aiocb);
1307 s->pio_aiocb = NULL;
1308 }
1309
1310 if (s->drive_kind == IDE_CFATA)
1311 s->mult_sectors = 0;
1312 else
1313 s->mult_sectors = MAX_MULT_SECTORS;
1314 /* ide regs */
1315 s->feature = 0;
1316 s->error = 0;
1317 s->nsector = 0;
1318 s->sector = 0;
1319 s->lcyl = 0;
1320 s->hcyl = 0;
1321
1322 /* lba48 */
1323 s->hob_feature = 0;
1324 s->hob_sector = 0;
1325 s->hob_nsector = 0;
1326 s->hob_lcyl = 0;
1327 s->hob_hcyl = 0;
1328
1329 s->select = 0xa0;
1330 s->status = READY_STAT | SEEK_STAT;
1331
1332 s->lba48 = 0;
1333
1334 /* ATAPI specific */
1335 s->sense_key = 0;
1336 s->asc = 0;
1337 s->cdrom_changed = 0;
1338 s->packet_transfer_size = 0;
1339 s->elementary_transfer_size = 0;
1340 s->io_buffer_index = 0;
1341 s->cd_sector_size = 0;
1342 s->atapi_dma = 0;
1343 s->tray_locked = 0;
1344 s->tray_open = 0;
1345 /* ATA DMA state */
1346 s->io_buffer_size = 0;
1347 s->req_nb_sectors = 0;
1348
1349 ide_set_signature(s);
1350 /* init the transfer handler so that 0xffff is returned on data
1351 accesses */
1352 s->end_transfer_func = ide_dummy_transfer_stop;
1353 ide_dummy_transfer_stop(s);
1354 s->media_changed = 0;
1355}
1356
Kevin Wolfb3003372013-06-18 10:25:58 +02001357static bool cmd_nop(IDEState *s, uint8_t cmd)
1358{
1359 return true;
1360}
1361
John Snowf34ae002016-02-10 13:29:39 -05001362static bool cmd_device_reset(IDEState *s, uint8_t cmd)
1363{
1364 /* Halt PIO (in the DRQ phase), then DMA */
1365 ide_transfer_cancel(s);
1366 ide_cancel_dma_sync(s);
1367
1368 /* Reset any PIO commands, reset signature, etc */
1369 ide_reset(s);
1370
1371 /* RESET: ATA8-ACS3 7.10.4 "Normal Outputs";
1372 * ATA8-ACS3 Table 184 "Device Signatures for Normal Output" */
1373 s->status = 0x00;
1374
1375 /* Do not overwrite status register */
1376 return false;
1377}
1378
Kevin Wolf42864342013-06-18 10:25:56 +02001379static bool cmd_data_set_management(IDEState *s, uint8_t cmd)
1380{
1381 switch (s->feature) {
1382 case DSM_TRIM:
Markus Armbruster4be74632014-10-07 13:59:18 +02001383 if (s->blk) {
Kevin Wolf42864342013-06-18 10:25:56 +02001384 ide_sector_start_dma(s, IDE_DMA_TRIM);
1385 return false;
1386 }
1387 break;
1388 }
1389
1390 ide_abort_command(s);
1391 return true;
1392}
1393
Kevin Wolf1c668692013-06-18 10:25:57 +02001394static bool cmd_identify(IDEState *s, uint8_t cmd)
1395{
Markus Armbruster4be74632014-10-07 13:59:18 +02001396 if (s->blk && s->drive_kind != IDE_CD) {
Kevin Wolf1c668692013-06-18 10:25:57 +02001397 if (s->drive_kind != IDE_CFATA) {
1398 ide_identify(s);
1399 } else {
1400 ide_cfata_identify(s);
1401 }
1402 s->status = READY_STAT | SEEK_STAT;
1403 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
1404 ide_set_irq(s->bus);
1405 return false;
1406 } else {
1407 if (s->drive_kind == IDE_CD) {
1408 ide_set_signature(s);
1409 }
1410 ide_abort_command(s);
1411 }
1412
1413 return true;
1414}
1415
Kevin Wolf413860c2013-06-18 10:25:59 +02001416static bool cmd_verify(IDEState *s, uint8_t cmd)
1417{
1418 bool lba48 = (cmd == WIN_VERIFY_EXT);
1419
1420 /* do sector number check ? */
1421 ide_cmd_lba48_transform(s, lba48);
1422
1423 return true;
1424}
1425
Kevin Wolfadf3a2c2013-06-18 10:26:00 +02001426static bool cmd_set_multiple_mode(IDEState *s, uint8_t cmd)
1427{
1428 if (s->drive_kind == IDE_CFATA && s->nsector == 0) {
1429 /* Disable Read and Write Multiple */
1430 s->mult_sectors = 0;
1431 } else if ((s->nsector & 0xff) != 0 &&
1432 ((s->nsector & 0xff) > MAX_MULT_SECTORS ||
1433 (s->nsector & (s->nsector - 1)) != 0)) {
1434 ide_abort_command(s);
1435 } else {
1436 s->mult_sectors = s->nsector & 0xff;
1437 }
1438
1439 return true;
1440}
1441
1442static bool cmd_read_multiple(IDEState *s, uint8_t cmd)
1443{
1444 bool lba48 = (cmd == WIN_MULTREAD_EXT);
1445
Markus Armbruster4be74632014-10-07 13:59:18 +02001446 if (!s->blk || !s->mult_sectors) {
Kevin Wolfadf3a2c2013-06-18 10:26:00 +02001447 ide_abort_command(s);
1448 return true;
1449 }
1450
1451 ide_cmd_lba48_transform(s, lba48);
1452 s->req_nb_sectors = s->mult_sectors;
1453 ide_sector_read(s);
1454 return false;
1455}
1456
1457static bool cmd_write_multiple(IDEState *s, uint8_t cmd)
1458{
1459 bool lba48 = (cmd == WIN_MULTWRITE_EXT);
1460 int n;
1461
Markus Armbruster4be74632014-10-07 13:59:18 +02001462 if (!s->blk || !s->mult_sectors) {
Kevin Wolfadf3a2c2013-06-18 10:26:00 +02001463 ide_abort_command(s);
1464 return true;
1465 }
1466
1467 ide_cmd_lba48_transform(s, lba48);
1468
1469 s->req_nb_sectors = s->mult_sectors;
1470 n = MIN(s->nsector, s->req_nb_sectors);
1471
1472 s->status = SEEK_STAT | READY_STAT;
1473 ide_transfer_start(s, s->io_buffer, 512 * n, ide_sector_write);
1474
1475 s->media_changed = 1;
1476
1477 return false;
1478}
1479
Kevin Wolf0e6498e2013-06-18 10:26:01 +02001480static bool cmd_read_pio(IDEState *s, uint8_t cmd)
1481{
1482 bool lba48 = (cmd == WIN_READ_EXT);
1483
1484 if (s->drive_kind == IDE_CD) {
1485 ide_set_signature(s); /* odd, but ATA4 8.27.5.2 requires it */
1486 ide_abort_command(s);
1487 return true;
1488 }
1489
Markus Armbruster4be74632014-10-07 13:59:18 +02001490 if (!s->blk) {
Kevin Wolf0e6498e2013-06-18 10:26:01 +02001491 ide_abort_command(s);
1492 return true;
1493 }
1494
1495 ide_cmd_lba48_transform(s, lba48);
1496 s->req_nb_sectors = 1;
1497 ide_sector_read(s);
1498
1499 return false;
1500}
1501
1502static bool cmd_write_pio(IDEState *s, uint8_t cmd)
1503{
1504 bool lba48 = (cmd == WIN_WRITE_EXT);
1505
Markus Armbruster4be74632014-10-07 13:59:18 +02001506 if (!s->blk) {
Kevin Wolf0e6498e2013-06-18 10:26:01 +02001507 ide_abort_command(s);
1508 return true;
1509 }
1510
1511 ide_cmd_lba48_transform(s, lba48);
1512
1513 s->req_nb_sectors = 1;
1514 s->status = SEEK_STAT | READY_STAT;
1515 ide_transfer_start(s, s->io_buffer, 512, ide_sector_write);
1516
1517 s->media_changed = 1;
1518
1519 return false;
1520}
1521
Kevin Wolf92a6a6f2013-06-18 10:26:02 +02001522static bool cmd_read_dma(IDEState *s, uint8_t cmd)
1523{
1524 bool lba48 = (cmd == WIN_READDMA_EXT);
1525
Markus Armbruster4be74632014-10-07 13:59:18 +02001526 if (!s->blk) {
Kevin Wolf92a6a6f2013-06-18 10:26:02 +02001527 ide_abort_command(s);
1528 return true;
1529 }
1530
1531 ide_cmd_lba48_transform(s, lba48);
1532 ide_sector_start_dma(s, IDE_DMA_READ);
1533
1534 return false;
1535}
1536
1537static bool cmd_write_dma(IDEState *s, uint8_t cmd)
1538{
1539 bool lba48 = (cmd == WIN_WRITEDMA_EXT);
1540
Markus Armbruster4be74632014-10-07 13:59:18 +02001541 if (!s->blk) {
Kevin Wolf92a6a6f2013-06-18 10:26:02 +02001542 ide_abort_command(s);
1543 return true;
1544 }
1545
1546 ide_cmd_lba48_transform(s, lba48);
1547 ide_sector_start_dma(s, IDE_DMA_WRITE);
1548
1549 s->media_changed = 1;
1550
1551 return false;
1552}
1553
Kevin Wolf9afce422013-06-18 10:26:06 +02001554static bool cmd_flush_cache(IDEState *s, uint8_t cmd)
1555{
1556 ide_flush_cache(s);
1557 return false;
1558}
1559
Kevin Wolf61fdda32013-06-18 10:26:07 +02001560static bool cmd_seek(IDEState *s, uint8_t cmd)
1561{
1562 /* XXX: Check that seek is within bounds */
1563 return true;
1564}
1565
Kevin Wolf63a82e62013-06-18 10:26:03 +02001566static bool cmd_read_native_max(IDEState *s, uint8_t cmd)
1567{
1568 bool lba48 = (cmd == WIN_READ_NATIVE_MAX_EXT);
1569
1570 /* Refuse if no sectors are addressable (e.g. medium not inserted) */
1571 if (s->nb_sectors == 0) {
1572 ide_abort_command(s);
1573 return true;
1574 }
1575
1576 ide_cmd_lba48_transform(s, lba48);
1577 ide_set_sector(s, s->nb_sectors - 1);
1578
1579 return true;
1580}
1581
Kevin Wolf785f6322013-06-18 10:26:04 +02001582static bool cmd_check_power_mode(IDEState *s, uint8_t cmd)
1583{
1584 s->nsector = 0xff; /* device active or idle */
1585 return true;
1586}
1587
Kevin Wolfee033982013-06-18 10:26:05 +02001588static bool cmd_set_features(IDEState *s, uint8_t cmd)
1589{
1590 uint16_t *identify_data;
1591
Markus Armbruster4be74632014-10-07 13:59:18 +02001592 if (!s->blk) {
Kevin Wolfee033982013-06-18 10:26:05 +02001593 ide_abort_command(s);
1594 return true;
1595 }
1596
1597 /* XXX: valid for CDROM ? */
1598 switch (s->feature) {
1599 case 0x02: /* write cache enable */
Markus Armbruster4be74632014-10-07 13:59:18 +02001600 blk_set_enable_write_cache(s->blk, true);
Kevin Wolfee033982013-06-18 10:26:05 +02001601 identify_data = (uint16_t *)s->identify_data;
1602 put_le16(identify_data + 85, (1 << 14) | (1 << 5) | 1);
1603 return true;
1604 case 0x82: /* write cache disable */
Markus Armbruster4be74632014-10-07 13:59:18 +02001605 blk_set_enable_write_cache(s->blk, false);
Kevin Wolfee033982013-06-18 10:26:05 +02001606 identify_data = (uint16_t *)s->identify_data;
1607 put_le16(identify_data + 85, (1 << 14) | 1);
1608 ide_flush_cache(s);
1609 return false;
1610 case 0xcc: /* reverting to power-on defaults enable */
1611 case 0x66: /* reverting to power-on defaults disable */
1612 case 0xaa: /* read look-ahead enable */
1613 case 0x55: /* read look-ahead disable */
1614 case 0x05: /* set advanced power management mode */
1615 case 0x85: /* disable advanced power management mode */
1616 case 0x69: /* NOP */
1617 case 0x67: /* NOP */
1618 case 0x96: /* NOP */
1619 case 0x9a: /* NOP */
1620 case 0x42: /* enable Automatic Acoustic Mode */
1621 case 0xc2: /* disable Automatic Acoustic Mode */
1622 return true;
1623 case 0x03: /* set transfer mode */
1624 {
1625 uint8_t val = s->nsector & 0x07;
1626 identify_data = (uint16_t *)s->identify_data;
1627
1628 switch (s->nsector >> 3) {
1629 case 0x00: /* pio default */
1630 case 0x01: /* pio mode */
1631 put_le16(identify_data + 62, 0x07);
1632 put_le16(identify_data + 63, 0x07);
1633 put_le16(identify_data + 88, 0x3f);
1634 break;
1635 case 0x02: /* sigle word dma mode*/
1636 put_le16(identify_data + 62, 0x07 | (1 << (val + 8)));
1637 put_le16(identify_data + 63, 0x07);
1638 put_le16(identify_data + 88, 0x3f);
1639 break;
1640 case 0x04: /* mdma mode */
1641 put_le16(identify_data + 62, 0x07);
1642 put_le16(identify_data + 63, 0x07 | (1 << (val + 8)));
1643 put_le16(identify_data + 88, 0x3f);
1644 break;
1645 case 0x08: /* udma mode */
1646 put_le16(identify_data + 62, 0x07);
1647 put_le16(identify_data + 63, 0x07);
1648 put_le16(identify_data + 88, 0x3f | (1 << (val + 8)));
1649 break;
1650 default:
1651 goto abort_cmd;
1652 }
1653 return true;
1654 }
1655 }
1656
1657abort_cmd:
1658 ide_abort_command(s);
1659 return true;
1660}
1661
Kevin Wolfee425c72013-06-18 10:26:08 +02001662
1663/*** ATAPI commands ***/
1664
1665static bool cmd_identify_packet(IDEState *s, uint8_t cmd)
1666{
1667 ide_atapi_identify(s);
1668 s->status = READY_STAT | SEEK_STAT;
1669 ide_transfer_start(s, s->io_buffer, 512, ide_transfer_stop);
1670 ide_set_irq(s->bus);
1671 return false;
1672}
1673
1674static bool cmd_exec_dev_diagnostic(IDEState *s, uint8_t cmd)
1675{
1676 ide_set_signature(s);
1677
1678 if (s->drive_kind == IDE_CD) {
1679 s->status = 0; /* ATAPI spec (v6) section 9.10 defines packet
1680 * devices to return a clear status register
1681 * with READY_STAT *not* set. */
David du Colombier850484a2013-12-25 15:17:43 +01001682 s->error = 0x01;
Kevin Wolfee425c72013-06-18 10:26:08 +02001683 } else {
1684 s->status = READY_STAT | SEEK_STAT;
1685 /* The bits of the error register are not as usual for this command!
1686 * They are part of the regular output (this is why ERR_STAT isn't set)
1687 * Device 0 passed, Device 1 passed or not present. */
1688 s->error = 0x01;
1689 ide_set_irq(s->bus);
1690 }
1691
1692 return false;
1693}
1694
Kevin Wolfee425c72013-06-18 10:26:08 +02001695static bool cmd_packet(IDEState *s, uint8_t cmd)
1696{
1697 /* overlapping commands not supported */
1698 if (s->feature & 0x02) {
1699 ide_abort_command(s);
1700 return true;
1701 }
1702
1703 s->status = READY_STAT | SEEK_STAT;
1704 s->atapi_dma = s->feature & 1;
Pavel Butsykin502356e2016-04-12 18:48:15 -04001705 if (s->atapi_dma) {
1706 s->dma_cmd = IDE_DMA_ATAPI;
1707 }
Kevin Wolfee425c72013-06-18 10:26:08 +02001708 s->nsector = 1;
1709 ide_transfer_start(s, s->io_buffer, ATAPI_PACKET_SIZE,
1710 ide_atapi_cmd);
1711 return false;
1712}
1713
Kevin Wolf6b1dd742013-06-18 10:26:09 +02001714
1715/*** CF-ATA commands ***/
1716
1717static bool cmd_cfa_req_ext_error_code(IDEState *s, uint8_t cmd)
1718{
1719 s->error = 0x09; /* miscellaneous error */
1720 s->status = READY_STAT | SEEK_STAT;
1721 ide_set_irq(s->bus);
1722
1723 return false;
1724}
1725
1726static bool cmd_cfa_erase_sectors(IDEState *s, uint8_t cmd)
1727{
1728 /* WIN_SECURITY_FREEZE_LOCK has the same ID as CFA_WEAR_LEVEL and is
1729 * required for Windows 8 to work with AHCI */
1730
1731 if (cmd == CFA_WEAR_LEVEL) {
1732 s->nsector = 0;
1733 }
1734
1735 if (cmd == CFA_ERASE_SECTORS) {
1736 s->media_changed = 1;
1737 }
1738
1739 return true;
1740}
1741
1742static bool cmd_cfa_translate_sector(IDEState *s, uint8_t cmd)
1743{
1744 s->status = READY_STAT | SEEK_STAT;
1745
1746 memset(s->io_buffer, 0, 0x200);
1747 s->io_buffer[0x00] = s->hcyl; /* Cyl MSB */
1748 s->io_buffer[0x01] = s->lcyl; /* Cyl LSB */
1749 s->io_buffer[0x02] = s->select; /* Head */
1750 s->io_buffer[0x03] = s->sector; /* Sector */
1751 s->io_buffer[0x04] = ide_get_sector(s) >> 16; /* LBA MSB */
1752 s->io_buffer[0x05] = ide_get_sector(s) >> 8; /* LBA */
1753 s->io_buffer[0x06] = ide_get_sector(s) >> 0; /* LBA LSB */
1754 s->io_buffer[0x13] = 0x00; /* Erase flag */
1755 s->io_buffer[0x18] = 0x00; /* Hot count */
1756 s->io_buffer[0x19] = 0x00; /* Hot count */
1757 s->io_buffer[0x1a] = 0x01; /* Hot count */
1758
1759 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1760 ide_set_irq(s->bus);
1761
1762 return false;
1763}
1764
1765static bool cmd_cfa_access_metadata_storage(IDEState *s, uint8_t cmd)
1766{
1767 switch (s->feature) {
1768 case 0x02: /* Inquiry Metadata Storage */
1769 ide_cfata_metadata_inquiry(s);
1770 break;
1771 case 0x03: /* Read Metadata Storage */
1772 ide_cfata_metadata_read(s);
1773 break;
1774 case 0x04: /* Write Metadata Storage */
1775 ide_cfata_metadata_write(s);
1776 break;
1777 default:
1778 ide_abort_command(s);
1779 return true;
1780 }
1781
1782 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1783 s->status = 0x00; /* NOTE: READY is _not_ set */
1784 ide_set_irq(s->bus);
1785
1786 return false;
1787}
1788
1789static bool cmd_ibm_sense_condition(IDEState *s, uint8_t cmd)
1790{
1791 switch (s->feature) {
1792 case 0x01: /* sense temperature in device */
1793 s->nsector = 0x50; /* +20 C */
1794 break;
1795 default:
1796 ide_abort_command(s);
1797 return true;
1798 }
1799
1800 return true;
1801}
1802
Kevin Wolfff352672013-06-18 10:26:10 +02001803
1804/*** SMART commands ***/
1805
1806static bool cmd_smart(IDEState *s, uint8_t cmd)
1807{
1808 int n;
1809
1810 if (s->hcyl != 0xc2 || s->lcyl != 0x4f) {
1811 goto abort_cmd;
1812 }
1813
1814 if (!s->smart_enabled && s->feature != SMART_ENABLE) {
1815 goto abort_cmd;
1816 }
1817
1818 switch (s->feature) {
1819 case SMART_DISABLE:
1820 s->smart_enabled = 0;
1821 return true;
1822
1823 case SMART_ENABLE:
1824 s->smart_enabled = 1;
1825 return true;
1826
1827 case SMART_ATTR_AUTOSAVE:
1828 switch (s->sector) {
1829 case 0x00:
1830 s->smart_autosave = 0;
1831 break;
1832 case 0xf1:
1833 s->smart_autosave = 1;
1834 break;
1835 default:
1836 goto abort_cmd;
1837 }
1838 return true;
1839
1840 case SMART_STATUS:
1841 if (!s->smart_errors) {
1842 s->hcyl = 0xc2;
1843 s->lcyl = 0x4f;
1844 } else {
1845 s->hcyl = 0x2c;
1846 s->lcyl = 0xf4;
1847 }
1848 return true;
1849
1850 case SMART_READ_THRESH:
1851 memset(s->io_buffer, 0, 0x200);
1852 s->io_buffer[0] = 0x01; /* smart struct version */
1853
1854 for (n = 0; n < ARRAY_SIZE(smart_attributes); n++) {
1855 s->io_buffer[2 + 0 + (n * 12)] = smart_attributes[n][0];
1856 s->io_buffer[2 + 1 + (n * 12)] = smart_attributes[n][11];
1857 }
1858
1859 /* checksum */
1860 for (n = 0; n < 511; n++) {
1861 s->io_buffer[511] += s->io_buffer[n];
1862 }
1863 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1864
1865 s->status = READY_STAT | SEEK_STAT;
1866 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1867 ide_set_irq(s->bus);
1868 return false;
1869
1870 case SMART_READ_DATA:
1871 memset(s->io_buffer, 0, 0x200);
1872 s->io_buffer[0] = 0x01; /* smart struct version */
1873
1874 for (n = 0; n < ARRAY_SIZE(smart_attributes); n++) {
1875 int i;
1876 for (i = 0; i < 11; i++) {
1877 s->io_buffer[2 + i + (n * 12)] = smart_attributes[n][i];
1878 }
1879 }
1880
1881 s->io_buffer[362] = 0x02 | (s->smart_autosave ? 0x80 : 0x00);
1882 if (s->smart_selftest_count == 0) {
1883 s->io_buffer[363] = 0;
1884 } else {
1885 s->io_buffer[363] =
1886 s->smart_selftest_data[3 +
1887 (s->smart_selftest_count - 1) *
1888 24];
1889 }
1890 s->io_buffer[364] = 0x20;
1891 s->io_buffer[365] = 0x01;
1892 /* offline data collection capacity: execute + self-test*/
1893 s->io_buffer[367] = (1 << 4 | 1 << 3 | 1);
1894 s->io_buffer[368] = 0x03; /* smart capability (1) */
1895 s->io_buffer[369] = 0x00; /* smart capability (2) */
1896 s->io_buffer[370] = 0x01; /* error logging supported */
1897 s->io_buffer[372] = 0x02; /* minutes for poll short test */
1898 s->io_buffer[373] = 0x36; /* minutes for poll ext test */
1899 s->io_buffer[374] = 0x01; /* minutes for poll conveyance */
1900
1901 for (n = 0; n < 511; n++) {
1902 s->io_buffer[511] += s->io_buffer[n];
1903 }
1904 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1905
1906 s->status = READY_STAT | SEEK_STAT;
1907 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1908 ide_set_irq(s->bus);
1909 return false;
1910
1911 case SMART_READ_LOG:
1912 switch (s->sector) {
1913 case 0x01: /* summary smart error log */
1914 memset(s->io_buffer, 0, 0x200);
1915 s->io_buffer[0] = 0x01;
1916 s->io_buffer[1] = 0x00; /* no error entries */
1917 s->io_buffer[452] = s->smart_errors & 0xff;
1918 s->io_buffer[453] = (s->smart_errors & 0xff00) >> 8;
1919
1920 for (n = 0; n < 511; n++) {
1921 s->io_buffer[511] += s->io_buffer[n];
1922 }
1923 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1924 break;
1925 case 0x06: /* smart self test log */
1926 memset(s->io_buffer, 0, 0x200);
1927 s->io_buffer[0] = 0x01;
1928 if (s->smart_selftest_count == 0) {
1929 s->io_buffer[508] = 0;
1930 } else {
1931 s->io_buffer[508] = s->smart_selftest_count;
1932 for (n = 2; n < 506; n++) {
1933 s->io_buffer[n] = s->smart_selftest_data[n];
1934 }
1935 }
1936
1937 for (n = 0; n < 511; n++) {
1938 s->io_buffer[511] += s->io_buffer[n];
1939 }
1940 s->io_buffer[511] = 0x100 - s->io_buffer[511];
1941 break;
1942 default:
1943 goto abort_cmd;
1944 }
1945 s->status = READY_STAT | SEEK_STAT;
1946 ide_transfer_start(s, s->io_buffer, 0x200, ide_transfer_stop);
1947 ide_set_irq(s->bus);
1948 return false;
1949
1950 case SMART_EXECUTE_OFFLINE:
1951 switch (s->sector) {
1952 case 0: /* off-line routine */
1953 case 1: /* short self test */
1954 case 2: /* extended self test */
1955 s->smart_selftest_count++;
1956 if (s->smart_selftest_count > 21) {
Benoît Canet940973a2014-04-12 22:59:50 +02001957 s->smart_selftest_count = 1;
Kevin Wolfff352672013-06-18 10:26:10 +02001958 }
1959 n = 2 + (s->smart_selftest_count - 1) * 24;
1960 s->smart_selftest_data[n] = s->sector;
1961 s->smart_selftest_data[n + 1] = 0x00; /* OK and finished */
1962 s->smart_selftest_data[n + 2] = 0x34; /* hour count lsb */
1963 s->smart_selftest_data[n + 3] = 0x12; /* hour count msb */
1964 break;
1965 default:
1966 goto abort_cmd;
1967 }
1968 return true;
1969 }
1970
1971abort_cmd:
1972 ide_abort_command(s);
1973 return true;
1974}
1975
Markus Armbruster844505b2011-09-06 18:58:35 +02001976#define HD_OK (1u << IDE_HD)
1977#define CD_OK (1u << IDE_CD)
1978#define CFA_OK (1u << IDE_CFATA)
1979#define HD_CFA_OK (HD_OK | CFA_OK)
1980#define ALL_OK (HD_OK | CD_OK | CFA_OK)
1981
Kevin Wolfa0436e92013-06-18 10:25:55 +02001982/* Set the Disk Seek Completed status bit during completion */
1983#define SET_DSC (1u << 8)
1984
Markus Armbruster844505b2011-09-06 18:58:35 +02001985/* See ACS-2 T13/2015-D Table B.2 Command codes */
Kevin Wolfa0436e92013-06-18 10:25:55 +02001986static const struct {
1987 /* Returns true if the completion code should be run */
1988 bool (*handler)(IDEState *s, uint8_t cmd);
1989 int flags;
1990} ide_cmd_table[0x100] = {
Markus Armbruster844505b2011-09-06 18:58:35 +02001991 /* NOP not implemented, mandatory for CD */
Kevin Wolf6b1dd742013-06-18 10:26:09 +02001992 [CFA_REQ_EXT_ERROR_CODE] = { cmd_cfa_req_ext_error_code, CFA_OK },
John Snowd9033e12015-09-17 14:17:05 -04001993 [WIN_DSM] = { cmd_data_set_management, HD_CFA_OK },
Kevin Wolfee425c72013-06-18 10:26:08 +02001994 [WIN_DEVICE_RESET] = { cmd_device_reset, CD_OK },
Kevin Wolfb3003372013-06-18 10:25:58 +02001995 [WIN_RECAL] = { cmd_nop, HD_CFA_OK | SET_DSC},
Kevin Wolf0e6498e2013-06-18 10:26:01 +02001996 [WIN_READ] = { cmd_read_pio, ALL_OK },
John Snowd9033e12015-09-17 14:17:05 -04001997 [WIN_READ_ONCE] = { cmd_read_pio, HD_CFA_OK },
Kevin Wolf0e6498e2013-06-18 10:26:01 +02001998 [WIN_READ_EXT] = { cmd_read_pio, HD_CFA_OK },
Kevin Wolf92a6a6f2013-06-18 10:26:02 +02001999 [WIN_READDMA_EXT] = { cmd_read_dma, HD_CFA_OK },
Kevin Wolf63a82e62013-06-18 10:26:03 +02002000 [WIN_READ_NATIVE_MAX_EXT] = { cmd_read_native_max, HD_CFA_OK | SET_DSC },
Kevin Wolfadf3a2c2013-06-18 10:26:00 +02002001 [WIN_MULTREAD_EXT] = { cmd_read_multiple, HD_CFA_OK },
Kevin Wolf0e6498e2013-06-18 10:26:01 +02002002 [WIN_WRITE] = { cmd_write_pio, HD_CFA_OK },
2003 [WIN_WRITE_ONCE] = { cmd_write_pio, HD_CFA_OK },
2004 [WIN_WRITE_EXT] = { cmd_write_pio, HD_CFA_OK },
Kevin Wolf92a6a6f2013-06-18 10:26:02 +02002005 [WIN_WRITEDMA_EXT] = { cmd_write_dma, HD_CFA_OK },
Kevin Wolf0e6498e2013-06-18 10:26:01 +02002006 [CFA_WRITE_SECT_WO_ERASE] = { cmd_write_pio, CFA_OK },
Kevin Wolfadf3a2c2013-06-18 10:26:00 +02002007 [WIN_MULTWRITE_EXT] = { cmd_write_multiple, HD_CFA_OK },
Kevin Wolf0e6498e2013-06-18 10:26:01 +02002008 [WIN_WRITE_VERIFY] = { cmd_write_pio, HD_CFA_OK },
Kevin Wolf413860c2013-06-18 10:25:59 +02002009 [WIN_VERIFY] = { cmd_verify, HD_CFA_OK | SET_DSC },
2010 [WIN_VERIFY_ONCE] = { cmd_verify, HD_CFA_OK | SET_DSC },
2011 [WIN_VERIFY_EXT] = { cmd_verify, HD_CFA_OK | SET_DSC },
Kevin Wolf61fdda32013-06-18 10:26:07 +02002012 [WIN_SEEK] = { cmd_seek, HD_CFA_OK | SET_DSC },
Kevin Wolf6b1dd742013-06-18 10:26:09 +02002013 [CFA_TRANSLATE_SECTOR] = { cmd_cfa_translate_sector, CFA_OK },
Kevin Wolfee425c72013-06-18 10:26:08 +02002014 [WIN_DIAGNOSE] = { cmd_exec_dev_diagnostic, ALL_OK },
Kevin Wolfb3003372013-06-18 10:25:58 +02002015 [WIN_SPECIFY] = { cmd_nop, HD_CFA_OK | SET_DSC },
John Snowd9033e12015-09-17 14:17:05 -04002016 [WIN_STANDBYNOW2] = { cmd_nop, HD_CFA_OK },
2017 [WIN_IDLEIMMEDIATE2] = { cmd_nop, HD_CFA_OK },
2018 [WIN_STANDBY2] = { cmd_nop, HD_CFA_OK },
2019 [WIN_SETIDLE2] = { cmd_nop, HD_CFA_OK },
2020 [WIN_CHECKPOWERMODE2] = { cmd_check_power_mode, HD_CFA_OK | SET_DSC },
2021 [WIN_SLEEPNOW2] = { cmd_nop, HD_CFA_OK },
Kevin Wolfee425c72013-06-18 10:26:08 +02002022 [WIN_PACKETCMD] = { cmd_packet, CD_OK },
2023 [WIN_PIDENTIFY] = { cmd_identify_packet, CD_OK },
Kevin Wolfff352672013-06-18 10:26:10 +02002024 [WIN_SMART] = { cmd_smart, HD_CFA_OK | SET_DSC },
Kevin Wolf6b1dd742013-06-18 10:26:09 +02002025 [CFA_ACCESS_METADATA_STORAGE] = { cmd_cfa_access_metadata_storage, CFA_OK },
2026 [CFA_ERASE_SECTORS] = { cmd_cfa_erase_sectors, CFA_OK | SET_DSC },
Kevin Wolfadf3a2c2013-06-18 10:26:00 +02002027 [WIN_MULTREAD] = { cmd_read_multiple, HD_CFA_OK },
2028 [WIN_MULTWRITE] = { cmd_write_multiple, HD_CFA_OK },
2029 [WIN_SETMULT] = { cmd_set_multiple_mode, HD_CFA_OK | SET_DSC },
Kevin Wolf92a6a6f2013-06-18 10:26:02 +02002030 [WIN_READDMA] = { cmd_read_dma, HD_CFA_OK },
2031 [WIN_READDMA_ONCE] = { cmd_read_dma, HD_CFA_OK },
2032 [WIN_WRITEDMA] = { cmd_write_dma, HD_CFA_OK },
2033 [WIN_WRITEDMA_ONCE] = { cmd_write_dma, HD_CFA_OK },
Kevin Wolfadf3a2c2013-06-18 10:26:00 +02002034 [CFA_WRITE_MULTI_WO_ERASE] = { cmd_write_multiple, CFA_OK },
John Snowd9033e12015-09-17 14:17:05 -04002035 [WIN_STANDBYNOW1] = { cmd_nop, HD_CFA_OK },
2036 [WIN_IDLEIMMEDIATE] = { cmd_nop, HD_CFA_OK },
2037 [WIN_STANDBY] = { cmd_nop, HD_CFA_OK },
2038 [WIN_SETIDLE1] = { cmd_nop, HD_CFA_OK },
2039 [WIN_CHECKPOWERMODE1] = { cmd_check_power_mode, HD_CFA_OK | SET_DSC },
2040 [WIN_SLEEPNOW1] = { cmd_nop, HD_CFA_OK },
Kevin Wolf9afce422013-06-18 10:26:06 +02002041 [WIN_FLUSH_CACHE] = { cmd_flush_cache, ALL_OK },
2042 [WIN_FLUSH_CACHE_EXT] = { cmd_flush_cache, HD_CFA_OK },
Kevin Wolf1c668692013-06-18 10:25:57 +02002043 [WIN_IDENTIFY] = { cmd_identify, ALL_OK },
Kevin Wolfee033982013-06-18 10:26:05 +02002044 [WIN_SETFEATURES] = { cmd_set_features, ALL_OK | SET_DSC },
Kevin Wolf6b1dd742013-06-18 10:26:09 +02002045 [IBM_SENSE_CONDITION] = { cmd_ibm_sense_condition, CFA_OK | SET_DSC },
2046 [CFA_WEAR_LEVEL] = { cmd_cfa_erase_sectors, HD_CFA_OK | SET_DSC },
John Snowd9033e12015-09-17 14:17:05 -04002047 [WIN_READ_NATIVE_MAX] = { cmd_read_native_max, HD_CFA_OK | SET_DSC },
Markus Armbruster844505b2011-09-06 18:58:35 +02002048};
2049
2050static bool ide_cmd_permitted(IDEState *s, uint32_t cmd)
2051{
2052 return cmd < ARRAY_SIZE(ide_cmd_table)
Kevin Wolfa0436e92013-06-18 10:25:55 +02002053 && (ide_cmd_table[cmd].flags & (1u << s->drive_kind));
Markus Armbruster844505b2011-09-06 18:58:35 +02002054}
Alexander Graf7cff87f2010-12-14 01:34:33 +01002055
2056void ide_exec_cmd(IDEBus *bus, uint32_t val)
2057{
2058 IDEState *s;
Kevin Wolfdfe1ea82013-06-18 10:26:11 +02002059 bool complete;
Alexander Graf7cff87f2010-12-14 01:34:33 +01002060
Alexander Graf6ef2ba52010-12-14 01:34:34 +01002061 s = idebus_active_if(bus);
John Snow3eee2612017-09-18 15:01:25 -04002062 trace_ide_exec_cmd(bus, s, val);
2063
Dong Xu Wang66a0a2c2011-11-29 16:52:39 +08002064 /* ignore commands to non existent slave */
Markus Armbruster4be74632014-10-07 13:59:18 +02002065 if (s != bus->ifs && !s->blk) {
Alexander Graf6ef2ba52010-12-14 01:34:34 +01002066 return;
Markus Armbruster4be74632014-10-07 13:59:18 +02002067 }
bellardc2ff0602006-04-25 21:24:22 +00002068
John Snow266e7782016-02-10 13:29:38 -05002069 /* Only RESET is allowed while BSY and/or DRQ are set,
2070 * and only to ATAPI devices. */
2071 if (s->status & (BUSY_STAT|DRQ_STAT)) {
2072 if (val != WIN_DEVICE_RESET || s->drive_kind != IDE_CD) {
2073 return;
2074 }
2075 }
aliguorifcdd25a2008-08-21 22:40:00 +00002076
Markus Armbruster844505b2011-09-06 18:58:35 +02002077 if (!ide_cmd_permitted(s, val)) {
Kevin Wolfdfe1ea82013-06-18 10:26:11 +02002078 ide_abort_command(s);
2079 ide_set_irq(s->bus);
Kevin Wolfa0436e92013-06-18 10:25:55 +02002080 return;
2081 }
2082
Kevin Wolfdfe1ea82013-06-18 10:26:11 +02002083 s->status = READY_STAT | BUSY_STAT;
2084 s->error = 0;
John Snow36334fa2014-10-31 16:03:37 -04002085 s->io_buffer_offset = 0;
Kevin Wolfdfe1ea82013-06-18 10:26:11 +02002086
2087 complete = ide_cmd_table[val].handler(s, val);
2088 if (complete) {
2089 s->status &= ~BUSY_STAT;
2090 assert(!!s->error == !!(s->status & ERR_STAT));
2091
2092 if ((ide_cmd_table[val].flags & SET_DSC) && !s->error) {
2093 s->status |= SEEK_STAT;
2094 }
2095
Paolo Bonzinic7e73ad2014-08-04 17:11:17 -04002096 ide_cmd_done(s);
Alexander Graf6ef2ba52010-12-14 01:34:34 +01002097 ide_set_irq(s->bus);
Alexander Graf6ef2ba52010-12-14 01:34:34 +01002098 }
bellard5391d802003-11-11 13:48:59 +00002099}
2100
John Snow335ca2f2017-09-18 15:01:25 -04002101/* IOport [R]ead [R]egisters */
2102enum ATA_IOPORT_RR {
2103 ATA_IOPORT_RR_DATA = 0,
2104 ATA_IOPORT_RR_ERROR = 1,
2105 ATA_IOPORT_RR_SECTOR_COUNT = 2,
2106 ATA_IOPORT_RR_SECTOR_NUMBER = 3,
2107 ATA_IOPORT_RR_CYLINDER_LOW = 4,
2108 ATA_IOPORT_RR_CYLINDER_HIGH = 5,
2109 ATA_IOPORT_RR_DEVICE_HEAD = 6,
2110 ATA_IOPORT_RR_STATUS = 7,
2111 ATA_IOPORT_RR_NUM_REGISTERS,
2112};
2113
2114const char *ATA_IOPORT_RR_lookup[ATA_IOPORT_RR_NUM_REGISTERS] = {
2115 [ATA_IOPORT_RR_DATA] = "Data",
2116 [ATA_IOPORT_RR_ERROR] = "Error",
2117 [ATA_IOPORT_RR_SECTOR_COUNT] = "Sector Count",
2118 [ATA_IOPORT_RR_SECTOR_NUMBER] = "Sector Number",
2119 [ATA_IOPORT_RR_CYLINDER_LOW] = "Cylinder Low",
2120 [ATA_IOPORT_RR_CYLINDER_HIGH] = "Cylinder High",
2121 [ATA_IOPORT_RR_DEVICE_HEAD] = "Device/Head",
2122 [ATA_IOPORT_RR_STATUS] = "Status"
2123};
2124
John Snow3eee2612017-09-18 15:01:25 -04002125uint32_t ide_ioport_read(void *opaque, uint32_t addr)
bellard5391d802003-11-11 13:48:59 +00002126{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002127 IDEBus *bus = opaque;
2128 IDEState *s = idebus_active_if(bus);
John Snow3eee2612017-09-18 15:01:25 -04002129 uint32_t reg_num;
bellardc2ff0602006-04-25 21:24:22 +00002130 int ret, hob;
bellard5391d802003-11-11 13:48:59 +00002131
John Snow3eee2612017-09-18 15:01:25 -04002132 reg_num = addr & 7;
bellardc2ff0602006-04-25 21:24:22 +00002133 /* FIXME: HOB readback uses bit 7, but it's always set right now */
2134 //hob = s->select & (1 << 7);
2135 hob = 0;
John Snow3eee2612017-09-18 15:01:25 -04002136 switch (reg_num) {
John Snow335ca2f2017-09-18 15:01:25 -04002137 case ATA_IOPORT_RR_DATA:
bellard5391d802003-11-11 13:48:59 +00002138 ret = 0xff;
2139 break;
John Snow335ca2f2017-09-18 15:01:25 -04002140 case ATA_IOPORT_RR_ERROR:
Markus Armbruster4be74632014-10-07 13:59:18 +02002141 if ((!bus->ifs[0].blk && !bus->ifs[1].blk) ||
2142 (s != bus->ifs && !s->blk)) {
bellardc45c3d02004-03-20 22:01:15 +00002143 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002144 } else if (!hob) {
bellardc45c3d02004-03-20 22:01:15 +00002145 ret = s->error;
Markus Armbruster4be74632014-10-07 13:59:18 +02002146 } else {
bellardc2ff0602006-04-25 21:24:22 +00002147 ret = s->hob_feature;
Markus Armbruster4be74632014-10-07 13:59:18 +02002148 }
bellard5391d802003-11-11 13:48:59 +00002149 break;
John Snow335ca2f2017-09-18 15:01:25 -04002150 case ATA_IOPORT_RR_SECTOR_COUNT:
Markus Armbruster4be74632014-10-07 13:59:18 +02002151 if (!bus->ifs[0].blk && !bus->ifs[1].blk) {
bellardc45c3d02004-03-20 22:01:15 +00002152 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002153 } else if (!hob) {
bellardc45c3d02004-03-20 22:01:15 +00002154 ret = s->nsector & 0xff;
Markus Armbruster4be74632014-10-07 13:59:18 +02002155 } else {
bellardc2ff0602006-04-25 21:24:22 +00002156 ret = s->hob_nsector;
Markus Armbruster4be74632014-10-07 13:59:18 +02002157 }
bellard5391d802003-11-11 13:48:59 +00002158 break;
John Snow335ca2f2017-09-18 15:01:25 -04002159 case ATA_IOPORT_RR_SECTOR_NUMBER:
Markus Armbruster4be74632014-10-07 13:59:18 +02002160 if (!bus->ifs[0].blk && !bus->ifs[1].blk) {
bellardc45c3d02004-03-20 22:01:15 +00002161 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002162 } else if (!hob) {
bellardc45c3d02004-03-20 22:01:15 +00002163 ret = s->sector;
Markus Armbruster4be74632014-10-07 13:59:18 +02002164 } else {
bellardc2ff0602006-04-25 21:24:22 +00002165 ret = s->hob_sector;
Markus Armbruster4be74632014-10-07 13:59:18 +02002166 }
bellard5391d802003-11-11 13:48:59 +00002167 break;
John Snow335ca2f2017-09-18 15:01:25 -04002168 case ATA_IOPORT_RR_CYLINDER_LOW:
Markus Armbruster4be74632014-10-07 13:59:18 +02002169 if (!bus->ifs[0].blk && !bus->ifs[1].blk) {
bellardc45c3d02004-03-20 22:01:15 +00002170 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002171 } else if (!hob) {
bellardc45c3d02004-03-20 22:01:15 +00002172 ret = s->lcyl;
Markus Armbruster4be74632014-10-07 13:59:18 +02002173 } else {
bellardc2ff0602006-04-25 21:24:22 +00002174 ret = s->hob_lcyl;
Markus Armbruster4be74632014-10-07 13:59:18 +02002175 }
bellard5391d802003-11-11 13:48:59 +00002176 break;
John Snow335ca2f2017-09-18 15:01:25 -04002177 case ATA_IOPORT_RR_CYLINDER_HIGH:
Markus Armbruster4be74632014-10-07 13:59:18 +02002178 if (!bus->ifs[0].blk && !bus->ifs[1].blk) {
bellardc45c3d02004-03-20 22:01:15 +00002179 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002180 } else if (!hob) {
bellardc45c3d02004-03-20 22:01:15 +00002181 ret = s->hcyl;
Markus Armbruster4be74632014-10-07 13:59:18 +02002182 } else {
bellardc2ff0602006-04-25 21:24:22 +00002183 ret = s->hob_hcyl;
Markus Armbruster4be74632014-10-07 13:59:18 +02002184 }
bellard5391d802003-11-11 13:48:59 +00002185 break;
John Snow335ca2f2017-09-18 15:01:25 -04002186 case ATA_IOPORT_RR_DEVICE_HEAD:
Markus Armbruster4be74632014-10-07 13:59:18 +02002187 if (!bus->ifs[0].blk && !bus->ifs[1].blk) {
bellardc45c3d02004-03-20 22:01:15 +00002188 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002189 } else {
bellard7ae98622004-04-07 22:13:51 +00002190 ret = s->select;
Markus Armbruster4be74632014-10-07 13:59:18 +02002191 }
bellard5391d802003-11-11 13:48:59 +00002192 break;
2193 default:
John Snow335ca2f2017-09-18 15:01:25 -04002194 case ATA_IOPORT_RR_STATUS:
Markus Armbruster4be74632014-10-07 13:59:18 +02002195 if ((!bus->ifs[0].blk && !bus->ifs[1].blk) ||
2196 (s != bus->ifs && !s->blk)) {
bellardc45c3d02004-03-20 22:01:15 +00002197 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002198 } else {
bellardc45c3d02004-03-20 22:01:15 +00002199 ret = s->status;
Markus Armbruster4be74632014-10-07 13:59:18 +02002200 }
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +02002201 qemu_irq_lower(bus->irq);
bellard5391d802003-11-11 13:48:59 +00002202 break;
2203 }
John Snow3eee2612017-09-18 15:01:25 -04002204
John Snow335ca2f2017-09-18 15:01:25 -04002205 trace_ide_ioport_read(addr, ATA_IOPORT_RR_lookup[reg_num], ret, bus, s);
bellard5391d802003-11-11 13:48:59 +00002206 return ret;
2207}
2208
Gerd Hoffmann356721a2009-08-20 15:22:18 +02002209uint32_t ide_status_read(void *opaque, uint32_t addr)
bellard5391d802003-11-11 13:48:59 +00002210{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002211 IDEBus *bus = opaque;
2212 IDEState *s = idebus_active_if(bus);
bellard5391d802003-11-11 13:48:59 +00002213 int ret;
bellard7ae98622004-04-07 22:13:51 +00002214
Markus Armbruster4be74632014-10-07 13:59:18 +02002215 if ((!bus->ifs[0].blk && !bus->ifs[1].blk) ||
2216 (s != bus->ifs && !s->blk)) {
bellard7ae98622004-04-07 22:13:51 +00002217 ret = 0;
Markus Armbruster4be74632014-10-07 13:59:18 +02002218 } else {
bellard7ae98622004-04-07 22:13:51 +00002219 ret = s->status;
Markus Armbruster4be74632014-10-07 13:59:18 +02002220 }
John Snow3eee2612017-09-18 15:01:25 -04002221
2222 trace_ide_status_read(addr, ret, bus, s);
bellard5391d802003-11-11 13:48:59 +00002223 return ret;
2224}
2225
Gerd Hoffmann356721a2009-08-20 15:22:18 +02002226void ide_cmd_write(void *opaque, uint32_t addr, uint32_t val)
bellard5391d802003-11-11 13:48:59 +00002227{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002228 IDEBus *bus = opaque;
bellard5391d802003-11-11 13:48:59 +00002229 IDEState *s;
2230 int i;
2231
John Snow3eee2612017-09-18 15:01:25 -04002232 trace_ide_cmd_write(addr, val, bus);
2233
bellard5391d802003-11-11 13:48:59 +00002234 /* common for both drives */
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +02002235 if (!(bus->cmd & IDE_CMD_RESET) &&
bellard5391d802003-11-11 13:48:59 +00002236 (val & IDE_CMD_RESET)) {
2237 /* reset low to high */
2238 for(i = 0;i < 2; i++) {
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002239 s = &bus->ifs[i];
bellard5391d802003-11-11 13:48:59 +00002240 s->status = BUSY_STAT | SEEK_STAT;
2241 s->error = 0x01;
2242 }
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +02002243 } else if ((bus->cmd & IDE_CMD_RESET) &&
bellard5391d802003-11-11 13:48:59 +00002244 !(val & IDE_CMD_RESET)) {
2245 /* high to low */
2246 for(i = 0;i < 2; i++) {
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002247 s = &bus->ifs[i];
Markus Armbrustercd8722b2010-05-28 13:32:45 +02002248 if (s->drive_kind == IDE_CD)
bellard6b136f92004-01-04 18:08:12 +00002249 s->status = 0x00; /* NOTE: READY is _not_ set */
2250 else
bellard56bf1d32004-02-01 17:24:11 +00002251 s->status = READY_STAT | SEEK_STAT;
bellard5391d802003-11-11 13:48:59 +00002252 ide_set_signature(s);
2253 }
2254 }
2255
Gerd Hoffmann9cdd03a2009-08-28 16:37:42 +02002256 bus->cmd = val;
bellard5391d802003-11-11 13:48:59 +00002257}
2258
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002259/*
2260 * Returns true if the running PIO transfer is a PIO out (i.e. data is
2261 * transferred from the device to the guest), false if it's a PIO in
2262 */
2263static bool ide_is_pio_out(IDEState *s)
2264{
2265 if (s->end_transfer_func == ide_sector_write ||
2266 s->end_transfer_func == ide_atapi_cmd) {
2267 return false;
2268 } else if (s->end_transfer_func == ide_sector_read ||
2269 s->end_transfer_func == ide_transfer_stop ||
2270 s->end_transfer_func == ide_atapi_cmd_reply_end ||
2271 s->end_transfer_func == ide_dummy_transfer_stop) {
2272 return true;
2273 }
2274
2275 abort();
2276}
2277
Gerd Hoffmann356721a2009-08-20 15:22:18 +02002278void ide_data_writew(void *opaque, uint32_t addr, uint32_t val)
bellard5391d802003-11-11 13:48:59 +00002279{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002280 IDEBus *bus = opaque;
2281 IDEState *s = idebus_active_if(bus);
bellard5391d802003-11-11 13:48:59 +00002282 uint8_t *p;
2283
John Snow1787efc2017-09-18 15:01:26 -04002284 trace_ide_data_writew(addr, val, bus, s);
2285
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002286 /* PIO data access allowed only when DRQ bit is set. The result of a write
2287 * during PIO out is indeterminate, just ignore it. */
2288 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
aliguorifcdd25a2008-08-21 22:40:00 +00002289 return;
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002290 }
aliguorifcdd25a2008-08-21 22:40:00 +00002291
bellard5391d802003-11-11 13:48:59 +00002292 p = s->data_ptr;
Kevin Wolfd2ff8582015-07-26 23:42:53 -04002293 if (p + 2 > s->data_end) {
2294 return;
2295 }
2296
bellard0c4ad8d2004-04-25 22:09:16 +00002297 *(uint16_t *)p = le16_to_cpu(val);
bellard5391d802003-11-11 13:48:59 +00002298 p += 2;
2299 s->data_ptr = p;
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002300 if (p >= s->data_end) {
2301 s->status &= ~DRQ_STAT;
bellard5391d802003-11-11 13:48:59 +00002302 s->end_transfer_func(s);
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002303 }
bellard5391d802003-11-11 13:48:59 +00002304}
2305
Gerd Hoffmann356721a2009-08-20 15:22:18 +02002306uint32_t ide_data_readw(void *opaque, uint32_t addr)
bellard5391d802003-11-11 13:48:59 +00002307{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002308 IDEBus *bus = opaque;
2309 IDEState *s = idebus_active_if(bus);
bellard5391d802003-11-11 13:48:59 +00002310 uint8_t *p;
2311 int ret;
aliguorifcdd25a2008-08-21 22:40:00 +00002312
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002313 /* PIO data access allowed only when DRQ bit is set. The result of a read
2314 * during PIO in is indeterminate, return 0 and don't move forward. */
2315 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
aliguorifcdd25a2008-08-21 22:40:00 +00002316 return 0;
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002317 }
aliguorifcdd25a2008-08-21 22:40:00 +00002318
bellard5391d802003-11-11 13:48:59 +00002319 p = s->data_ptr;
Kevin Wolfd2ff8582015-07-26 23:42:53 -04002320 if (p + 2 > s->data_end) {
2321 return 0;
2322 }
2323
bellard0c4ad8d2004-04-25 22:09:16 +00002324 ret = cpu_to_le16(*(uint16_t *)p);
bellard5391d802003-11-11 13:48:59 +00002325 p += 2;
2326 s->data_ptr = p;
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002327 if (p >= s->data_end) {
2328 s->status &= ~DRQ_STAT;
bellard5391d802003-11-11 13:48:59 +00002329 s->end_transfer_func(s);
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002330 }
John Snow1787efc2017-09-18 15:01:26 -04002331
2332 trace_ide_data_readw(addr, ret, bus, s);
bellard5391d802003-11-11 13:48:59 +00002333 return ret;
2334}
2335
Gerd Hoffmann356721a2009-08-20 15:22:18 +02002336void ide_data_writel(void *opaque, uint32_t addr, uint32_t val)
bellard5391d802003-11-11 13:48:59 +00002337{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002338 IDEBus *bus = opaque;
2339 IDEState *s = idebus_active_if(bus);
bellard5391d802003-11-11 13:48:59 +00002340 uint8_t *p;
2341
John Snow1787efc2017-09-18 15:01:26 -04002342 trace_ide_data_writel(addr, val, bus, s);
2343
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002344 /* PIO data access allowed only when DRQ bit is set. The result of a write
2345 * during PIO out is indeterminate, just ignore it. */
2346 if (!(s->status & DRQ_STAT) || ide_is_pio_out(s)) {
aliguorifcdd25a2008-08-21 22:40:00 +00002347 return;
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002348 }
aliguorifcdd25a2008-08-21 22:40:00 +00002349
bellard5391d802003-11-11 13:48:59 +00002350 p = s->data_ptr;
Kevin Wolfd2ff8582015-07-26 23:42:53 -04002351 if (p + 4 > s->data_end) {
2352 return;
2353 }
2354
bellard0c4ad8d2004-04-25 22:09:16 +00002355 *(uint32_t *)p = le32_to_cpu(val);
bellard5391d802003-11-11 13:48:59 +00002356 p += 4;
2357 s->data_ptr = p;
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002358 if (p >= s->data_end) {
2359 s->status &= ~DRQ_STAT;
bellard5391d802003-11-11 13:48:59 +00002360 s->end_transfer_func(s);
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002361 }
bellard5391d802003-11-11 13:48:59 +00002362}
2363
Gerd Hoffmann356721a2009-08-20 15:22:18 +02002364uint32_t ide_data_readl(void *opaque, uint32_t addr)
bellard5391d802003-11-11 13:48:59 +00002365{
Gerd Hoffmannbcbdc4d2009-08-20 15:22:17 +02002366 IDEBus *bus = opaque;
2367 IDEState *s = idebus_active_if(bus);
bellard5391d802003-11-11 13:48:59 +00002368 uint8_t *p;
2369 int ret;
ths3b46e622007-09-17 08:09:54 +00002370
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002371 /* PIO data access allowed only when DRQ bit is set. The result of a read
2372 * during PIO in is indeterminate, return 0 and don't move forward. */
2373 if (!(s->status & DRQ_STAT) || !ide_is_pio_out(s)) {
John Snow1787efc2017-09-18 15:01:26 -04002374 ret = 0;
2375 goto out;
Kevin Wolf40c4ed32011-07-04 14:07:50 +02002376 }
aliguorifcdd25a2008-08-21 22:40:00 +00002377
bellard5391d802003-11-11 13:48:59 +00002378 p = s->data_ptr;
Kevin Wolfd2ff8582015-07-26 23:42:53 -04002379 if (p + 4 > s->data_end) {
2380 return 0;
2381 }
2382
bellard0c4ad8d2004-04-25 22:09:16 +00002383 ret = cpu_to_le32(*(uint32_t *)p);
bellard5391d802003-11-11 13:48:59 +00002384 p += 4;
2385 s->data_ptr = p;
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002386 if (p >= s->data_end) {
2387 s->status &= ~DRQ_STAT;
bellard5391d802003-11-11 13:48:59 +00002388 s->end_transfer_func(s);
Kevin Wolfcb72cba2015-07-26 23:42:53 -04002389 }
John Snow1787efc2017-09-18 15:01:26 -04002390
2391out:
2392 trace_ide_data_readl(addr, ret, bus, s);
bellard5391d802003-11-11 13:48:59 +00002393 return ret;
2394}
2395
bellarda7dfe172004-10-09 20:27:55 +00002396static void ide_dummy_transfer_stop(IDEState *s)
2397{
2398 s->data_ptr = s->io_buffer;
2399 s->data_end = s->io_buffer;
2400 s->io_buffer[0] = 0xff;
2401 s->io_buffer[1] = 0xff;
2402 s->io_buffer[2] = 0xff;
2403 s->io_buffer[3] = 0xff;
2404}
2405
Blue Swirl4a643562009-11-07 14:13:05 +00002406void ide_bus_reset(IDEBus *bus)
2407{
2408 bus->unit = 0;
2409 bus->cmd = 0;
2410 ide_reset(&bus->ifs[0]);
2411 ide_reset(&bus->ifs[1]);
2412 ide_clear_hob(bus);
Alexander Graf40a62382010-12-15 00:23:00 +01002413
2414 /* pending async DMA */
2415 if (bus->dma->aiocb) {
John Snow0e168d32017-09-18 15:01:26 -04002416 trace_ide_bus_reset_aio();
Markus Armbruster4be74632014-10-07 13:59:18 +02002417 blk_aio_cancel(bus->dma->aiocb);
Alexander Graf40a62382010-12-15 00:23:00 +01002418 bus->dma->aiocb = NULL;
2419 }
2420
2421 /* reset dma provider too */
Paolo Bonzini1374bec2014-08-04 17:11:06 -04002422 if (bus->dma->ops->reset) {
2423 bus->dma->ops->reset(bus->dma);
2424 }
Blue Swirl4a643562009-11-07 14:13:05 +00002425}
2426
Markus Armbrustere4def802011-09-06 18:58:53 +02002427static bool ide_cd_is_tray_open(void *opaque)
2428{
2429 return ((IDEState *)opaque)->tray_open;
2430}
2431
Markus Armbrusterf1076392011-09-06 18:58:46 +02002432static bool ide_cd_is_medium_locked(void *opaque)
2433{
2434 return ((IDEState *)opaque)->tray_locked;
2435}
2436
John Snow01ce3522014-09-04 23:42:17 -04002437static void ide_resize_cb(void *opaque)
2438{
2439 IDEState *s = opaque;
2440 uint64_t nb_sectors;
2441
2442 if (!s->identify_set) {
2443 return;
2444 }
2445
Markus Armbruster4be74632014-10-07 13:59:18 +02002446 blk_get_geometry(s->blk, &nb_sectors);
John Snow01ce3522014-09-04 23:42:17 -04002447 s->nb_sectors = nb_sectors;
2448
2449 /* Update the identify data buffer. */
2450 if (s->drive_kind == IDE_CFATA) {
2451 ide_cfata_identify_size(s);
2452 } else {
2453 /* IDE_CD uses a different set of callbacks entirely. */
2454 assert(s->drive_kind != IDE_CD);
2455 ide_identify_size(s);
2456 }
2457}
2458
Markus Armbruster0e49de52011-08-03 15:07:41 +02002459static const BlockDevOps ide_cd_block_ops = {
Markus Armbruster145feb12011-08-03 15:07:42 +02002460 .change_media_cb = ide_cd_change_cb,
Paolo Bonzini2df0a3a2011-10-25 12:53:39 +02002461 .eject_request_cb = ide_cd_eject_request_cb,
Markus Armbrustere4def802011-09-06 18:58:53 +02002462 .is_tray_open = ide_cd_is_tray_open,
Markus Armbrusterf1076392011-09-06 18:58:46 +02002463 .is_medium_locked = ide_cd_is_medium_locked,
Markus Armbruster0e49de52011-08-03 15:07:41 +02002464};
2465
John Snow01ce3522014-09-04 23:42:17 -04002466static const BlockDevOps ide_hd_block_ops = {
2467 .resize_cb = ide_resize_cb,
2468};
2469
Markus Armbruster4be74632014-10-07 13:59:18 +02002470int ide_init_drive(IDEState *s, BlockBackend *blk, IDEDriveKind kind,
Floris Bos95ebda82012-03-13 13:31:47 +01002471 const char *version, const char *serial, const char *model,
Markus Armbrusterba801962012-07-10 11:12:44 +02002472 uint64_t wwn,
2473 uint32_t cylinders, uint32_t heads, uint32_t secs,
Mao Zhongyi794939e2017-09-18 22:05:13 +08002474 int chs_trans, Error **errp)
Gerd Hoffmann88804182009-09-15 19:23:30 +00002475{
Gerd Hoffmann88804182009-09-15 19:23:30 +00002476 uint64_t nb_sectors;
2477
Markus Armbruster4be74632014-10-07 13:59:18 +02002478 s->blk = blk;
Markus Armbruster1f56e322011-05-16 15:04:52 +02002479 s->drive_kind = kind;
2480
Markus Armbruster4be74632014-10-07 13:59:18 +02002481 blk_get_geometry(blk, &nb_sectors);
Markus Armbruster870111c2010-06-01 20:32:28 +02002482 s->cylinders = cylinders;
2483 s->heads = heads;
2484 s->sectors = secs;
Markus Armbrusterba801962012-07-10 11:12:44 +02002485 s->chs_trans = chs_trans;
Markus Armbruster870111c2010-06-01 20:32:28 +02002486 s->nb_sectors = nb_sectors;
Floris Bos95ebda82012-03-13 13:31:47 +01002487 s->wwn = wwn;
Markus Armbruster870111c2010-06-01 20:32:28 +02002488 /* The SMART values should be preserved across power cycles
2489 but they aren't. */
2490 s->smart_enabled = 1;
2491 s->smart_autosave = 1;
2492 s->smart_errors = 0;
2493 s->smart_selftest_count = 0;
Markus Armbruster1f56e322011-05-16 15:04:52 +02002494 if (kind == IDE_CD) {
Markus Armbruster4be74632014-10-07 13:59:18 +02002495 blk_set_dev_ops(blk, &ide_cd_block_ops, s);
2496 blk_set_guest_block_size(blk, 2048);
Markus Armbruster7aa9c812010-06-28 19:10:36 +02002497 } else {
Markus Armbruster4be74632014-10-07 13:59:18 +02002498 if (!blk_is_inserted(s->blk)) {
Mao Zhongyi794939e2017-09-18 22:05:13 +08002499 error_setg(errp, "Device needs media, but drive is empty");
Markus Armbruster98f28ad2010-07-06 14:37:44 +02002500 return -1;
2501 }
Markus Armbruster4be74632014-10-07 13:59:18 +02002502 if (blk_is_read_only(blk)) {
Mao Zhongyi794939e2017-09-18 22:05:13 +08002503 error_setg(errp, "Can't use a read-only drive");
Markus Armbruster7aa9c812010-06-28 19:10:36 +02002504 return -1;
2505 }
Markus Armbruster4be74632014-10-07 13:59:18 +02002506 blk_set_dev_ops(blk, &ide_hd_block_ops, s);
Gerd Hoffmann88804182009-09-15 19:23:30 +00002507 }
Markus Armbrusterf8b6cc02010-05-05 16:36:52 +02002508 if (serial) {
Floris Bosaa2c91b2012-03-12 21:05:10 +01002509 pstrcpy(s->drive_serial_str, sizeof(s->drive_serial_str), serial);
Markus Armbruster6ced55a2010-06-01 20:32:32 +02002510 } else {
Gerd Hoffmann88804182009-09-15 19:23:30 +00002511 snprintf(s->drive_serial_str, sizeof(s->drive_serial_str),
2512 "QM%05d", s->drive_serial);
Markus Armbruster870111c2010-06-01 20:32:28 +02002513 }
Floris Bos27e0c9a2012-03-12 21:05:09 +01002514 if (model) {
2515 pstrcpy(s->drive_model_str, sizeof(s->drive_model_str), model);
2516 } else {
2517 switch (kind) {
2518 case IDE_CD:
2519 strcpy(s->drive_model_str, "QEMU DVD-ROM");
2520 break;
2521 case IDE_CFATA:
2522 strcpy(s->drive_model_str, "QEMU MICRODRIVE");
2523 break;
2524 default:
2525 strcpy(s->drive_model_str, "QEMU HARDDISK");
2526 break;
2527 }
2528 }
2529
Gerd Hoffmann47c06342010-01-14 14:44:12 +01002530 if (version) {
2531 pstrcpy(s->version, sizeof(s->version), version);
2532 } else {
Eduardo Habkost35c2c8d2015-10-30 17:36:08 -02002533 pstrcpy(s->version, sizeof(s->version), qemu_hw_version());
Gerd Hoffmann47c06342010-01-14 14:44:12 +01002534 }
Alexander Graf40a62382010-12-15 00:23:00 +01002535
Gerd Hoffmann88804182009-09-15 19:23:30 +00002536 ide_reset(s);
Markus Armbruster4be74632014-10-07 13:59:18 +02002537 blk_iostatus_enable(blk);
Markus Armbrusterc4d74df2010-06-28 19:07:51 +02002538 return 0;
Gerd Hoffmann88804182009-09-15 19:23:30 +00002539}
2540
Markus Armbruster57234ee2010-06-01 20:32:29 +02002541static void ide_init1(IDEBus *bus, int unit)
Markus Armbrusterd459da02010-05-28 15:38:47 +02002542{
2543 static int drive_serial = 1;
2544 IDEState *s = &bus->ifs[unit];
2545
2546 s->bus = bus;
2547 s->unit = unit;
2548 s->drive_serial = drive_serial++;
Christoph Hellwig1b2adf22010-09-12 23:44:00 +02002549 /* we need at least 2k alignment for accessing CDROMs using O_DIRECT */
Juan Quintela50641c52010-07-26 21:38:44 +02002550 s->io_buffer_total_len = IDE_DMA_BUF_SECTORS*512 + 4;
Kevin Wolfc9254002011-07-04 14:43:58 +02002551 s->io_buffer = qemu_memalign(2048, s->io_buffer_total_len);
2552 memset(s->io_buffer, 0, s->io_buffer_total_len);
2553
Markus Armbruster4be74632014-10-07 13:59:18 +02002554 s->smart_selftest_data = blk_blockalign(s->blk, 512);
Kevin Wolfc9254002011-07-04 14:43:58 +02002555 memset(s->smart_selftest_data, 0, 512);
2556
Alex Blighbc72ad62013-08-21 16:03:08 +01002557 s->sector_write_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
Markus Armbrusterd459da02010-05-28 15:38:47 +02002558 ide_sector_write_timer_cb, s);
Markus Armbrusterd459da02010-05-28 15:38:47 +02002559}
2560
Alexander Graf40a62382010-12-15 00:23:00 +01002561static int ide_nop_int(IDEDMA *dma, int x)
2562{
2563 return 0;
2564}
2565
Paolo Bonzini98985862015-02-23 11:17:55 -05002566static void ide_nop(IDEDMA *dma)
2567{
2568}
2569
John Snowa7189782015-07-04 02:06:04 -04002570static int32_t ide_nop_int32(IDEDMA *dma, int32_t l)
John Snow3251bdc2014-10-31 16:03:39 -04002571{
2572 return 0;
2573}
2574
Alexander Graf40a62382010-12-15 00:23:00 +01002575static const IDEDMAOps ide_dma_nop_ops = {
John Snow3251bdc2014-10-31 16:03:39 -04002576 .prepare_buf = ide_nop_int32,
Paolo Bonzini98985862015-02-23 11:17:55 -05002577 .restart_dma = ide_nop,
Alexander Graf40a62382010-12-15 00:23:00 +01002578 .rw_buf = ide_nop_int,
Alexander Graf40a62382010-12-15 00:23:00 +01002579};
2580
Paolo Bonzini98985862015-02-23 11:17:55 -05002581static void ide_restart_dma(IDEState *s, enum ide_dma_cmd dma_cmd)
2582{
Paolo Bonzinia96cb232015-02-23 11:17:57 -05002583 s->unit = s->bus->retry_unit;
Paolo Bonzinidc5d0af2015-02-23 11:17:58 -05002584 ide_set_sector(s, s->bus->retry_sector_num);
2585 s->nsector = s->bus->retry_nsector;
Paolo Bonzini98985862015-02-23 11:17:55 -05002586 s->bus->dma->ops->restart_dma(s->bus->dma);
Paolo Bonzini98985862015-02-23 11:17:55 -05002587 s->io_buffer_size = 0;
2588 s->dma_cmd = dma_cmd;
2589 ide_start_dma(s, ide_dma_cb);
2590}
2591
2592static void ide_restart_bh(void *opaque)
2593{
2594 IDEBus *bus = opaque;
2595 IDEState *s;
2596 bool is_read;
2597 int error_status;
2598
2599 qemu_bh_delete(bus->bh);
2600 bus->bh = NULL;
2601
2602 error_status = bus->error_status;
2603 if (bus->error_status == 0) {
2604 return;
2605 }
2606
2607 s = idebus_active_if(bus);
2608 is_read = (bus->error_status & IDE_RETRY_READ) != 0;
2609
2610 /* The error status must be cleared before resubmitting the request: The
2611 * request may fail again, and this case can only be distinguished if the
2612 * called function can set a new error status. */
2613 bus->error_status = 0;
2614
John Snow7c03a692015-07-04 02:06:04 -04002615 /* The HBA has generically asked to be kicked on retry */
2616 if (error_status & IDE_RETRY_HBA) {
2617 if (s->bus->dma->ops->restart) {
2618 s->bus->dma->ops->restart(s->bus->dma);
2619 }
Pavel Butsykin502356e2016-04-12 18:48:15 -04002620 } else if (IS_IDE_RETRY_DMA(error_status)) {
Paolo Bonzini98985862015-02-23 11:17:55 -05002621 if (error_status & IDE_RETRY_TRIM) {
2622 ide_restart_dma(s, IDE_DMA_TRIM);
2623 } else {
2624 ide_restart_dma(s, is_read ? IDE_DMA_READ : IDE_DMA_WRITE);
2625 }
Pavel Butsykin502356e2016-04-12 18:48:15 -04002626 } else if (IS_IDE_RETRY_PIO(error_status)) {
Paolo Bonzini98985862015-02-23 11:17:55 -05002627 if (is_read) {
2628 ide_sector_read(s);
2629 } else {
2630 ide_sector_write(s);
2631 }
2632 } else if (error_status & IDE_RETRY_FLUSH) {
2633 ide_flush_cache(s);
Pavel Butsykin502356e2016-04-12 18:48:15 -04002634 } else if (IS_IDE_RETRY_ATAPI(error_status)) {
2635 assert(s->end_transfer_func == ide_atapi_cmd);
2636 ide_atapi_dma_restart(s);
Paolo Bonzini98985862015-02-23 11:17:55 -05002637 } else {
Pavel Butsykin502356e2016-04-12 18:48:15 -04002638 abort();
Paolo Bonzini98985862015-02-23 11:17:55 -05002639 }
2640}
2641
2642static void ide_restart_cb(void *opaque, int running, RunState state)
2643{
2644 IDEBus *bus = opaque;
2645
2646 if (!running)
2647 return;
2648
2649 if (!bus->bh) {
2650 bus->bh = qemu_bh_new(ide_restart_bh, bus);
2651 qemu_bh_schedule(bus->bh);
2652 }
2653}
2654
Paolo Bonzinif878c912015-02-23 11:17:52 -05002655void ide_register_restart_cb(IDEBus *bus)
2656{
Paolo Bonzini98985862015-02-23 11:17:55 -05002657 if (bus->dma->ops->restart_dma) {
Ashijeet Acharyaca441412016-09-27 22:23:32 +05302658 bus->vmstate = qemu_add_vm_change_state_handler(ide_restart_cb, bus);
Paolo Bonzini98985862015-02-23 11:17:55 -05002659 }
Paolo Bonzinif878c912015-02-23 11:17:52 -05002660}
2661
Alexander Graf40a62382010-12-15 00:23:00 +01002662static IDEDMA ide_dma_nop = {
2663 .ops = &ide_dma_nop_ops,
2664 .aiocb = NULL,
2665};
2666
Markus Armbruster57234ee2010-06-01 20:32:29 +02002667void ide_init2(IDEBus *bus, qemu_irq irq)
bellard5391d802003-11-11 13:48:59 +00002668{
Gerd Hoffmann88804182009-09-15 19:23:30 +00002669 int i;
bellard5391d802003-11-11 13:48:59 +00002670
bellardcaed8802004-03-14 21:40:43 +00002671 for(i = 0; i < 2; i++) {
Markus Armbruster57234ee2010-06-01 20:32:29 +02002672 ide_init1(bus, i);
2673 ide_reset(&bus->ifs[i]);
2674 }
2675 bus->irq = irq;
Alexander Graf40a62382010-12-15 00:23:00 +01002676 bus->dma = &ide_dma_nop;
Markus Armbruster57234ee2010-06-01 20:32:29 +02002677}
2678
Li Qiangc9f08642017-03-15 20:50:14 -04002679void ide_exit(IDEState *s)
2680{
2681 timer_del(s->sector_write_timer);
2682 timer_free(s->sector_write_timer);
2683 qemu_vfree(s->smart_selftest_data);
2684 qemu_vfree(s->io_buffer);
2685}
2686
Richard Henderson4a91d3b2011-08-16 08:59:00 -07002687static const MemoryRegionPortio ide_portio_list[] = {
2688 { 0, 8, 1, .read = ide_ioport_read, .write = ide_ioport_write },
Paolo Bonzinie4773172015-03-30 13:19:16 +02002689 { 0, 1, 2, .read = ide_data_readw, .write = ide_data_writew },
2690 { 0, 1, 4, .read = ide_data_readl, .write = ide_data_writel },
Richard Henderson4a91d3b2011-08-16 08:59:00 -07002691 PORTIO_END_OF_LIST(),
2692};
ths3b46e622007-09-17 08:09:54 +00002693
Richard Henderson4a91d3b2011-08-16 08:59:00 -07002694static const MemoryRegionPortio ide_portio2_list[] = {
2695 { 0, 1, 1, .read = ide_status_read, .write = ide_cmd_write },
2696 PORTIO_END_OF_LIST(),
2697};
2698
2699void ide_init_ioport(IDEBus *bus, ISADevice *dev, int iobase, int iobase2)
2700{
2701 /* ??? Assume only ISA and PCI configurations, and that the PCI-ISA
2702 bridge has been setup properly to always register with ISA. */
Marc-André Lureaue305a162016-07-13 02:11:59 +02002703 isa_register_portio_list(dev, &bus->portio_list,
2704 iobase, ide_portio_list, bus, "ide");
Richard Henderson4a91d3b2011-08-16 08:59:00 -07002705
2706 if (iobase2) {
Marc-André Lureaue305a162016-07-13 02:11:59 +02002707 isa_register_portio_list(dev, &bus->portio2_list,
2708 iobase2, ide_portio2_list, bus, "ide");
Richard Henderson4a91d3b2011-08-16 08:59:00 -07002709 }
bellard34e538a2004-05-23 19:10:26 +00002710}
2711
Juan Quintela37159f12009-10-07 17:59:47 +02002712static bool is_identify_set(void *opaque, int version_id)
2713{
2714 IDEState *s = opaque;
2715
2716 return s->identify_set != 0;
2717}
2718
Juan Quintela50641c52010-07-26 21:38:44 +02002719static EndTransferFunc* transfer_end_table[] = {
2720 ide_sector_read,
2721 ide_sector_write,
2722 ide_transfer_stop,
2723 ide_atapi_cmd_reply_end,
2724 ide_atapi_cmd,
2725 ide_dummy_transfer_stop,
2726};
2727
2728static int transfer_end_table_idx(EndTransferFunc *fn)
2729{
2730 int i;
2731
2732 for (i = 0; i < ARRAY_SIZE(transfer_end_table); i++)
2733 if (transfer_end_table[i] == fn)
2734 return i;
2735
2736 return -1;
2737}
2738
Juan Quintela37159f12009-10-07 17:59:47 +02002739static int ide_drive_post_load(void *opaque, int version_id)
2740{
2741 IDEState *s = opaque;
2742
Don Slutz6b896ab2014-11-17 16:20:39 -05002743 if (s->blk && s->identify_set) {
Markus Armbruster4be74632014-10-07 13:59:18 +02002744 blk_set_enable_write_cache(s->blk, !!(s->identify_data[85] & (1 << 5)));
Paolo Bonzini7cdd4812012-06-06 00:04:54 +02002745 }
Juan Quintela37159f12009-10-07 17:59:47 +02002746 return 0;
2747}
2748
Juan Quintela50641c52010-07-26 21:38:44 +02002749static int ide_drive_pio_post_load(void *opaque, int version_id)
2750{
2751 IDEState *s = opaque;
2752
Kevin Wolffb601052011-10-26 11:52:47 +02002753 if (s->end_transfer_fn_idx >= ARRAY_SIZE(transfer_end_table)) {
Juan Quintela50641c52010-07-26 21:38:44 +02002754 return -EINVAL;
2755 }
2756 s->end_transfer_func = transfer_end_table[s->end_transfer_fn_idx];
2757 s->data_ptr = s->io_buffer + s->cur_io_buffer_offset;
2758 s->data_end = s->data_ptr + s->cur_io_buffer_len;
Dr. David Alan Gilbert819fa272014-12-09 18:15:08 +00002759 s->atapi_dma = s->feature & 1; /* as per cmd_packet */
Juan Quintela50641c52010-07-26 21:38:44 +02002760
2761 return 0;
2762}
2763
Dr. David Alan Gilbert44b1ff32017-09-25 12:29:12 +01002764static int ide_drive_pio_pre_save(void *opaque)
Juan Quintela50641c52010-07-26 21:38:44 +02002765{
2766 IDEState *s = opaque;
2767 int idx;
2768
2769 s->cur_io_buffer_offset = s->data_ptr - s->io_buffer;
2770 s->cur_io_buffer_len = s->data_end - s->data_ptr;
2771
2772 idx = transfer_end_table_idx(s->end_transfer_func);
2773 if (idx == -1) {
2774 fprintf(stderr, "%s: invalid end_transfer_func for DRQ_STAT\n",
2775 __func__);
2776 s->end_transfer_fn_idx = 2;
2777 } else {
2778 s->end_transfer_fn_idx = idx;
2779 }
Dr. David Alan Gilbert44b1ff32017-09-25 12:29:12 +01002780
2781 return 0;
Juan Quintela50641c52010-07-26 21:38:44 +02002782}
2783
2784static bool ide_drive_pio_state_needed(void *opaque)
2785{
2786 IDEState *s = opaque;
2787
Kevin Wolffdc650d2011-06-09 14:12:57 +02002788 return ((s->status & DRQ_STAT) != 0)
Paolo Bonzinifd648f12014-08-04 17:11:14 -04002789 || (s->bus->error_status & IDE_RETRY_PIO);
Juan Quintela50641c52010-07-26 21:38:44 +02002790}
2791
Markus Armbrusterdb118fe2011-09-06 18:58:50 +02002792static bool ide_tray_state_needed(void *opaque)
2793{
2794 IDEState *s = opaque;
2795
2796 return s->tray_open || s->tray_locked;
2797}
2798
Amit Shah996faf12011-04-12 21:36:07 +05302799static bool ide_atapi_gesn_needed(void *opaque)
2800{
2801 IDEState *s = opaque;
2802
2803 return s->events.new_media || s->events.eject_request;
2804}
2805
Kevin Wolfdef93792011-05-26 15:00:34 +02002806static bool ide_error_needed(void *opaque)
2807{
2808 IDEBus *bus = opaque;
2809
2810 return (bus->error_status != 0);
2811}
2812
Amit Shah996faf12011-04-12 21:36:07 +05302813/* Fields for GET_EVENT_STATUS_NOTIFICATION ATAPI command */
Markus Armbruster656fbef2011-08-03 15:08:04 +02002814static const VMStateDescription vmstate_ide_atapi_gesn_state = {
Amit Shah996faf12011-04-12 21:36:07 +05302815 .name ="ide_drive/atapi/gesn_state",
2816 .version_id = 1,
2817 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +02002818 .needed = ide_atapi_gesn_needed,
Juan Quintela35d08452014-04-16 16:01:33 +02002819 .fields = (VMStateField[]) {
Amit Shah996faf12011-04-12 21:36:07 +05302820 VMSTATE_BOOL(events.new_media, IDEState),
2821 VMSTATE_BOOL(events.eject_request, IDEState),
Kevin Wolf0754f9e2011-06-09 14:15:18 +02002822 VMSTATE_END_OF_LIST()
Amit Shah996faf12011-04-12 21:36:07 +05302823 }
2824};
2825
Markus Armbrusterdb118fe2011-09-06 18:58:50 +02002826static const VMStateDescription vmstate_ide_tray_state = {
2827 .name = "ide_drive/tray_state",
2828 .version_id = 1,
2829 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +02002830 .needed = ide_tray_state_needed,
Markus Armbrusterdb118fe2011-09-06 18:58:50 +02002831 .fields = (VMStateField[]) {
2832 VMSTATE_BOOL(tray_open, IDEState),
2833 VMSTATE_BOOL(tray_locked, IDEState),
2834 VMSTATE_END_OF_LIST()
2835 }
2836};
2837
Markus Armbruster656fbef2011-08-03 15:08:04 +02002838static const VMStateDescription vmstate_ide_drive_pio_state = {
Juan Quintela50641c52010-07-26 21:38:44 +02002839 .name = "ide_drive/pio_state",
2840 .version_id = 1,
2841 .minimum_version_id = 1,
Juan Quintela50641c52010-07-26 21:38:44 +02002842 .pre_save = ide_drive_pio_pre_save,
2843 .post_load = ide_drive_pio_post_load,
Juan Quintela5cd8cad2014-09-23 14:09:54 +02002844 .needed = ide_drive_pio_state_needed,
Juan Quintela35d08452014-04-16 16:01:33 +02002845 .fields = (VMStateField[]) {
Juan Quintela50641c52010-07-26 21:38:44 +02002846 VMSTATE_INT32(req_nb_sectors, IDEState),
2847 VMSTATE_VARRAY_INT32(io_buffer, IDEState, io_buffer_total_len, 1,
2848 vmstate_info_uint8, uint8_t),
2849 VMSTATE_INT32(cur_io_buffer_offset, IDEState),
2850 VMSTATE_INT32(cur_io_buffer_len, IDEState),
2851 VMSTATE_UINT8(end_transfer_fn_idx, IDEState),
2852 VMSTATE_INT32(elementary_transfer_size, IDEState),
2853 VMSTATE_INT32(packet_transfer_size, IDEState),
2854 VMSTATE_END_OF_LIST()
2855 }
2856};
2857
Juan Quintela37159f12009-10-07 17:59:47 +02002858const VMStateDescription vmstate_ide_drive = {
2859 .name = "ide_drive",
Juan Quintela3abb6262010-07-26 21:38:41 +02002860 .version_id = 3,
Juan Quintela37159f12009-10-07 17:59:47 +02002861 .minimum_version_id = 0,
Juan Quintela37159f12009-10-07 17:59:47 +02002862 .post_load = ide_drive_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +02002863 .fields = (VMStateField[]) {
Juan Quintela37159f12009-10-07 17:59:47 +02002864 VMSTATE_INT32(mult_sectors, IDEState),
2865 VMSTATE_INT32(identify_set, IDEState),
2866 VMSTATE_BUFFER_TEST(identify_data, IDEState, is_identify_set),
2867 VMSTATE_UINT8(feature, IDEState),
2868 VMSTATE_UINT8(error, IDEState),
2869 VMSTATE_UINT32(nsector, IDEState),
2870 VMSTATE_UINT8(sector, IDEState),
2871 VMSTATE_UINT8(lcyl, IDEState),
2872 VMSTATE_UINT8(hcyl, IDEState),
2873 VMSTATE_UINT8(hob_feature, IDEState),
2874 VMSTATE_UINT8(hob_sector, IDEState),
2875 VMSTATE_UINT8(hob_nsector, IDEState),
2876 VMSTATE_UINT8(hob_lcyl, IDEState),
2877 VMSTATE_UINT8(hob_hcyl, IDEState),
2878 VMSTATE_UINT8(select, IDEState),
2879 VMSTATE_UINT8(status, IDEState),
2880 VMSTATE_UINT8(lba48, IDEState),
2881 VMSTATE_UINT8(sense_key, IDEState),
2882 VMSTATE_UINT8(asc, IDEState),
2883 VMSTATE_UINT8_V(cdrom_changed, IDEState, 3),
Juan Quintela37159f12009-10-07 17:59:47 +02002884 VMSTATE_END_OF_LIST()
Juan Quintela50641c52010-07-26 21:38:44 +02002885 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +02002886 .subsections = (const VMStateDescription*[]) {
2887 &vmstate_ide_drive_pio_state,
2888 &vmstate_ide_tray_state,
2889 &vmstate_ide_atapi_gesn_state,
2890 NULL
Juan Quintela37159f12009-10-07 17:59:47 +02002891 }
2892};
2893
Markus Armbruster656fbef2011-08-03 15:08:04 +02002894static const VMStateDescription vmstate_ide_error_status = {
Kevin Wolfdef93792011-05-26 15:00:34 +02002895 .name ="ide_bus/error",
Paolo Bonzinid12b9ff2015-02-23 11:17:59 -05002896 .version_id = 2,
Kevin Wolfdef93792011-05-26 15:00:34 +02002897 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +02002898 .needed = ide_error_needed,
Juan Quintela35d08452014-04-16 16:01:33 +02002899 .fields = (VMStateField[]) {
Kevin Wolfdef93792011-05-26 15:00:34 +02002900 VMSTATE_INT32(error_status, IDEBus),
Paolo Bonzinid12b9ff2015-02-23 11:17:59 -05002901 VMSTATE_INT64_V(retry_sector_num, IDEBus, 2),
2902 VMSTATE_UINT32_V(retry_nsector, IDEBus, 2),
2903 VMSTATE_UINT8_V(retry_unit, IDEBus, 2),
Kevin Wolfdef93792011-05-26 15:00:34 +02002904 VMSTATE_END_OF_LIST()
2905 }
2906};
2907
Juan Quintela6521dc62009-10-07 17:24:31 +02002908const VMStateDescription vmstate_ide_bus = {
2909 .name = "ide_bus",
2910 .version_id = 1,
2911 .minimum_version_id = 1,
Juan Quintela35d08452014-04-16 16:01:33 +02002912 .fields = (VMStateField[]) {
Juan Quintela6521dc62009-10-07 17:24:31 +02002913 VMSTATE_UINT8(cmd, IDEBus),
2914 VMSTATE_UINT8(unit, IDEBus),
2915 VMSTATE_END_OF_LIST()
Kevin Wolfdef93792011-05-26 15:00:34 +02002916 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +02002917 .subsections = (const VMStateDescription*[]) {
2918 &vmstate_ide_error_status,
2919 NULL
Juan Quintela6521dc62009-10-07 17:24:31 +02002920 }
2921};
Isaku Yamahata75717902011-04-03 20:32:46 +09002922
John Snowd8f94e12014-10-01 14:19:27 -04002923void ide_drive_get(DriveInfo **hd, int n)
Isaku Yamahata75717902011-04-03 20:32:46 +09002924{
2925 int i;
Isaku Yamahata75717902011-04-03 20:32:46 +09002926
John Snowd8f94e12014-10-01 14:19:27 -04002927 for (i = 0; i < n; i++) {
2928 hd[i] = drive_get_by_index(IF_IDE, i);
Isaku Yamahata75717902011-04-03 20:32:46 +09002929 }
2930}