blob: ef4e8dab7aac2d129eaed651e1ff85bed3446270 [file] [log] [blame]
Paul Brook1ad21342009-05-19 16:17:58 +01001#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
4/* CPU interfaces that are target indpendent. */
5
Aurelien Jarno477ba622010-03-29 02:12:51 +02006#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) || defined(__ia64__)
Paul Brook1ad21342009-05-19 16:17:58 +01007#define WORDS_ALIGNED
8#endif
9
Paolo Bonzini37b76cf2010-04-01 19:57:10 +020010#ifdef TARGET_PHYS_ADDR_BITS
11#include "targphys.h"
12#endif
13
14#ifndef NEED_CPU_H
15#include "poison.h"
16#endif
17
Paul Brook1ad21342009-05-19 16:17:58 +010018#include "bswap.h"
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +020019#include "qemu-queue.h"
Paul Brook1ad21342009-05-19 16:17:58 +010020
Paul Brookb3755a92010-03-12 16:54:58 +000021#if !defined(CONFIG_USER_ONLY)
22
Alexander Grafdd310532010-12-08 12:05:36 +010023enum device_endian {
24 DEVICE_NATIVE_ENDIAN,
25 DEVICE_BIG_ENDIAN,
26 DEVICE_LITTLE_ENDIAN,
27};
28
Paul Brook1ad21342009-05-19 16:17:58 +010029/* address in the RAM (different from a physical address) */
Anthony Liguoric227f092009-10-01 16:12:16 -050030typedef unsigned long ram_addr_t;
Paul Brook1ad21342009-05-19 16:17:58 +010031
32/* memory API */
33
Anthony Liguoric227f092009-10-01 16:12:16 -050034typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
35typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
Paul Brook1ad21342009-05-19 16:17:58 +010036
Anthony Liguoric227f092009-10-01 16:12:16 -050037void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
38 ram_addr_t size,
39 ram_addr_t phys_offset,
40 ram_addr_t region_offset);
41static inline void cpu_register_physical_memory(target_phys_addr_t start_addr,
42 ram_addr_t size,
43 ram_addr_t phys_offset)
Paul Brook1ad21342009-05-19 16:17:58 +010044{
45 cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0);
46}
47
Anthony Liguoric227f092009-10-01 16:12:16 -050048ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
Cam Macdonell84b89d72010-07-26 18:10:57 -060049ram_addr_t qemu_ram_alloc_from_ptr(DeviceState *dev, const char *name,
50 ram_addr_t size, void *host);
Alex Williamson1724f042010-06-25 11:09:35 -060051ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size);
Anthony Liguoric227f092009-10-01 16:12:16 -050052void qemu_ram_free(ram_addr_t addr);
Huang Yingcd19cfa2011-03-02 08:56:19 +010053void qemu_ram_remap(ram_addr_t addr, ram_addr_t length);
Paul Brook1ad21342009-05-19 16:17:58 +010054/* This should only be used for ram local to a device. */
Anthony Liguoric227f092009-10-01 16:12:16 -050055void *qemu_get_ram_ptr(ram_addr_t addr);
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +020056/* Same but slower, to use for migration, where the order of
57 * RAMBlocks must not change. */
58void *qemu_safe_ram_ptr(ram_addr_t addr);
Paul Brook1ad21342009-05-19 16:17:58 +010059/* This should not be used by devices. */
Marcelo Tosattie8902612010-10-11 15:31:19 -030060int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr);
61ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr);
Paul Brook1ad21342009-05-19 16:17:58 +010062
Blue Swirld60efc62009-08-25 18:29:31 +000063int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
64 CPUWriteMemoryFunc * const *mem_write,
Alexander Grafdd310532010-12-08 12:05:36 +010065 void *opaque, enum device_endian endian);
Paul Brook1ad21342009-05-19 16:17:58 +010066void cpu_unregister_io_memory(int table_address);
67
Anthony Liguoric227f092009-10-01 16:12:16 -050068void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
Paul Brook1ad21342009-05-19 16:17:58 +010069 int len, int is_write);
Anthony Liguoric227f092009-10-01 16:12:16 -050070static inline void cpu_physical_memory_read(target_phys_addr_t addr,
Paul Brook1ad21342009-05-19 16:17:58 +010071 uint8_t *buf, int len)
72{
73 cpu_physical_memory_rw(addr, buf, len, 0);
74}
Anthony Liguoric227f092009-10-01 16:12:16 -050075static inline void cpu_physical_memory_write(target_phys_addr_t addr,
Paul Brook1ad21342009-05-19 16:17:58 +010076 const uint8_t *buf, int len)
77{
78 cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
79}
Anthony Liguoric227f092009-10-01 16:12:16 -050080void *cpu_physical_memory_map(target_phys_addr_t addr,
81 target_phys_addr_t *plen,
Paul Brook1ad21342009-05-19 16:17:58 +010082 int is_write);
Anthony Liguoric227f092009-10-01 16:12:16 -050083void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
84 int is_write, target_phys_addr_t access_len);
Paul Brook1ad21342009-05-19 16:17:58 +010085void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
86void cpu_unregister_map_client(void *cookie);
87
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +020088struct CPUPhysMemoryClient;
89typedef struct CPUPhysMemoryClient CPUPhysMemoryClient;
90struct CPUPhysMemoryClient {
91 void (*set_memory)(struct CPUPhysMemoryClient *client,
92 target_phys_addr_t start_addr,
93 ram_addr_t size,
94 ram_addr_t phys_offset);
95 int (*sync_dirty_bitmap)(struct CPUPhysMemoryClient *client,
96 target_phys_addr_t start_addr,
97 target_phys_addr_t end_addr);
98 int (*migration_log)(struct CPUPhysMemoryClient *client,
99 int enable);
Anthony PERARDe5896b12011-02-07 12:19:23 +0100100 int (*log_start)(struct CPUPhysMemoryClient *client,
101 target_phys_addr_t phys_addr, ram_addr_t size);
102 int (*log_stop)(struct CPUPhysMemoryClient *client,
103 target_phys_addr_t phys_addr, ram_addr_t size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200104 QLIST_ENTRY(CPUPhysMemoryClient) list;
105};
106
107void cpu_register_phys_memory_client(CPUPhysMemoryClient *);
108void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *);
109
Blue Swirl6842a082010-03-21 19:47:13 +0000110/* Coalesced MMIO regions are areas where write operations can be reordered.
111 * This usually implies that write operations are side-effect free. This allows
112 * batching which can make a major impact on performance when using
113 * virtualization.
114 */
115void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
116
117void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
118
119void qemu_flush_coalesced_mmio_buffer(void);
120
Anthony Liguoric227f092009-10-01 16:12:16 -0500121uint32_t ldub_phys(target_phys_addr_t addr);
122uint32_t lduw_phys(target_phys_addr_t addr);
123uint32_t ldl_phys(target_phys_addr_t addr);
124uint64_t ldq_phys(target_phys_addr_t addr);
125void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
126void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
127void stb_phys(target_phys_addr_t addr, uint32_t val);
128void stw_phys(target_phys_addr_t addr, uint32_t val);
129void stl_phys(target_phys_addr_t addr, uint32_t val);
130void stq_phys(target_phys_addr_t addr, uint64_t val);
Paul Brook1ad21342009-05-19 16:17:58 +0100131
Anthony Liguoric227f092009-10-01 16:12:16 -0500132void cpu_physical_memory_write_rom(target_phys_addr_t addr,
Paul Brook1ad21342009-05-19 16:17:58 +0100133 const uint8_t *buf, int len);
134
135#define IO_MEM_SHIFT 3
136
137#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
138#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
139#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
140#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
141
142/* Acts like a ROM when read and like a device when written. */
143#define IO_MEM_ROMD (1)
144#define IO_MEM_SUBPAGE (2)
Paul Brook1ad21342009-05-19 16:17:58 +0100145
Paul Brookb3755a92010-03-12 16:54:58 +0000146#endif
147
Paul Brook1ad21342009-05-19 16:17:58 +0100148#endif /* !CPU_COMMON_H */