bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 1 | /* |
Blue Swirl | 93c5a32 | 2010-04-03 07:40:47 +0000 | [diff] [blame] | 2 | * QEMU Sun4m iommu emulation |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 3 | * |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 5 | * |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 24 | |
Peter Maydell | 0430891 | 2016-01-26 18:17:30 +0000 | [diff] [blame] | 25 | #include "qemu/osdep.h" |
Markus Armbruster | 64552b6 | 2019-08-12 07:23:42 +0200 | [diff] [blame] | 26 | #include "hw/irq.h" |
Markus Armbruster | a27bd6c | 2019-08-12 07:23:51 +0200 | [diff] [blame] | 27 | #include "hw/qdev-properties.h" |
Mark Cave-Ayland | 1527f48 | 2018-01-08 18:16:34 +0000 | [diff] [blame] | 28 | #include "hw/sparc/sun4m_iommu.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 29 | #include "hw/sysbus.h" |
Markus Armbruster | d645427 | 2019-08-12 07:23:45 +0200 | [diff] [blame] | 30 | #include "migration/vmstate.h" |
Markus Armbruster | 0b8fa32 | 2019-05-23 16:35:07 +0200 | [diff] [blame] | 31 | #include "qemu/module.h" |
Edgar E. Iglesias | fdfba1a | 2013-11-15 14:46:38 +0100 | [diff] [blame] | 32 | #include "exec/address-spaces.h" |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 33 | #include "trace.h" |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 34 | |
Blue Swirl | 93c5a32 | 2010-04-03 07:40:47 +0000 | [diff] [blame] | 35 | /* |
| 36 | * I/O MMU used by Sun4m systems |
| 37 | * |
| 38 | * Chipset docs: |
| 39 | * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01, |
| 40 | * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf |
| 41 | */ |
| 42 | |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 43 | #define IOMMU_CTRL (0x0000 >> 2) |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 44 | #define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */ |
| 45 | #define IOMMU_CTRL_VERS 0x0f000000 /* Version */ |
| 46 | #define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */ |
| 47 | #define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */ |
| 48 | #define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */ |
| 49 | #define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */ |
| 50 | #define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */ |
| 51 | #define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */ |
| 52 | #define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */ |
| 53 | #define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */ |
| 54 | #define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */ |
| 55 | #define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */ |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 56 | #define IOMMU_CTRL_MASK 0x0000001d |
| 57 | |
| 58 | #define IOMMU_BASE (0x0004 >> 2) |
| 59 | #define IOMMU_BASE_MASK 0x07fffc00 |
| 60 | |
| 61 | #define IOMMU_TLBFLUSH (0x0014 >> 2) |
| 62 | #define IOMMU_TLBFLUSH_MASK 0xffffffff |
| 63 | |
| 64 | #define IOMMU_PGFLUSH (0x0018 >> 2) |
| 65 | #define IOMMU_PGFLUSH_MASK 0xffffffff |
| 66 | |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 67 | #define IOMMU_AFSR (0x1000 >> 2) |
| 68 | #define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 69 | #define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after |
| 70 | transaction */ |
| 71 | #define IOMMU_AFSR_TO 0x20000000 /* Write access took more than |
| 72 | 12.8 us. */ |
| 73 | #define IOMMU_AFSR_BE 0x10000000 /* Write access received error |
| 74 | acknowledge */ |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 75 | #define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */ |
| 76 | #define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 77 | #define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by |
| 78 | hardware */ |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 79 | #define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */ |
| 80 | #define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */ |
| 81 | #define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */ |
blueswir1 | c52428f | 2007-12-01 14:51:24 +0000 | [diff] [blame] | 82 | #define IOMMU_AFSR_MASK 0xff0fffff |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 83 | |
| 84 | #define IOMMU_AFAR (0x1004 >> 2) |
| 85 | |
blueswir1 | 7b16968 | 2008-12-21 10:46:23 +0000 | [diff] [blame] | 86 | #define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */ |
| 87 | #define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */ |
| 88 | #define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */ |
| 89 | #define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */ |
| 90 | #define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */ |
| 91 | #define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */ |
| 92 | #define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */ |
| 93 | #define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */ |
| 94 | #define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */ |
| 95 | #define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */ |
| 96 | #define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */ |
| 97 | #define IOMMU_AER_MASK 0x801f000f |
| 98 | |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 99 | #define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */ |
| 100 | #define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */ |
| 101 | #define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */ |
| 102 | #define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 103 | #define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when |
| 104 | bypass enabled */ |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 105 | #define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */ |
| 106 | #define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */ |
| 107 | #define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 108 | produced by this device as pure |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 109 | physical. */ |
| 110 | #define IOMMU_SBCFG_MASK 0x00010003 |
| 111 | |
| 112 | #define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */ |
| 113 | #define IOMMU_ARBEN_MASK 0x001f0000 |
| 114 | #define IOMMU_MID 0x00000008 |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 115 | |
blueswir1 | e5e3812 | 2008-01-25 19:52:54 +0000 | [diff] [blame] | 116 | #define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */ |
| 117 | #define IOMMU_MASK_ID_MASK 0x00ffffff |
| 118 | |
| 119 | #define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */ |
| 120 | #define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */ |
| 121 | |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 122 | /* The format of an iopte in the page tables */ |
blueswir1 | 498fbd8 | 2007-12-01 14:51:25 +0000 | [diff] [blame] | 123 | #define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 124 | #define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or |
| 125 | Viking/MXCC) */ |
Stefan Weil | ebabb67 | 2011-04-26 10:29:36 +0200 | [diff] [blame] | 126 | #define IOPTE_WRITE 0x00000004 /* Writable */ |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 127 | #define IOPTE_VALID 0x00000002 /* IOPTE is valid */ |
| 128 | #define IOPTE_WAZ 0x00000001 /* Write as zeros */ |
| 129 | |
blueswir1 | 8b0de43 | 2008-12-03 16:29:47 +0000 | [diff] [blame] | 130 | #define IOMMU_PAGE_SHIFT 12 |
| 131 | #define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT) |
Mark Cave-Ayland | ba51ef2 | 2018-01-08 18:16:34 +0000 | [diff] [blame] | 132 | #define IOMMU_PAGE_MASK (~(IOMMU_PAGE_SIZE - 1)) |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 133 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 134 | static uint64_t iommu_mem_read(void *opaque, hwaddr addr, |
Avi Kivity | d224136 | 2011-11-15 11:56:16 +0200 | [diff] [blame] | 135 | unsigned size) |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 136 | { |
| 137 | IOMMUState *s = opaque; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 138 | hwaddr saddr; |
blueswir1 | ff403da | 2008-01-01 17:04:45 +0000 | [diff] [blame] | 139 | uint32_t ret; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 140 | |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 141 | saddr = addr >> 2; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 142 | switch (saddr) { |
| 143 | default: |
blueswir1 | ff403da | 2008-01-01 17:04:45 +0000 | [diff] [blame] | 144 | ret = s->regs[saddr]; |
| 145 | break; |
| 146 | case IOMMU_AFAR: |
| 147 | case IOMMU_AFSR: |
| 148 | ret = s->regs[saddr]; |
| 149 | qemu_irq_lower(s->irq); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 150 | break; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 151 | } |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 152 | trace_sun4m_iommu_mem_readl(saddr, ret); |
blueswir1 | ff403da | 2008-01-01 17:04:45 +0000 | [diff] [blame] | 153 | return ret; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 154 | } |
| 155 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 156 | static void iommu_mem_write(void *opaque, hwaddr addr, |
Avi Kivity | d224136 | 2011-11-15 11:56:16 +0200 | [diff] [blame] | 157 | uint64_t val, unsigned size) |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 158 | { |
| 159 | IOMMUState *s = opaque; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 160 | hwaddr saddr; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 161 | |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 162 | saddr = addr >> 2; |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 163 | trace_sun4m_iommu_mem_writel(saddr, val); |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 164 | switch (saddr) { |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 165 | case IOMMU_CTRL: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 166 | switch (val & IOMMU_CTRL_RNGE) { |
| 167 | case IOMMU_RNGE_16MB: |
| 168 | s->iostart = 0xffffffffff000000ULL; |
| 169 | break; |
| 170 | case IOMMU_RNGE_32MB: |
| 171 | s->iostart = 0xfffffffffe000000ULL; |
| 172 | break; |
| 173 | case IOMMU_RNGE_64MB: |
| 174 | s->iostart = 0xfffffffffc000000ULL; |
| 175 | break; |
| 176 | case IOMMU_RNGE_128MB: |
| 177 | s->iostart = 0xfffffffff8000000ULL; |
| 178 | break; |
| 179 | case IOMMU_RNGE_256MB: |
| 180 | s->iostart = 0xfffffffff0000000ULL; |
| 181 | break; |
| 182 | case IOMMU_RNGE_512MB: |
| 183 | s->iostart = 0xffffffffe0000000ULL; |
| 184 | break; |
| 185 | case IOMMU_RNGE_1GB: |
| 186 | s->iostart = 0xffffffffc0000000ULL; |
| 187 | break; |
| 188 | default: |
| 189 | case IOMMU_RNGE_2GB: |
| 190 | s->iostart = 0xffffffff80000000ULL; |
| 191 | break; |
| 192 | } |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 193 | trace_sun4m_iommu_mem_writel_ctrl(s->iostart); |
blueswir1 | 7fbfb13 | 2007-11-17 09:04:09 +0000 | [diff] [blame] | 194 | s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 195 | break; |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 196 | case IOMMU_BASE: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 197 | s->regs[saddr] = val & IOMMU_BASE_MASK; |
| 198 | break; |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 199 | case IOMMU_TLBFLUSH: |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 200 | trace_sun4m_iommu_mem_writel_tlbflush(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 201 | s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK; |
| 202 | break; |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 203 | case IOMMU_PGFLUSH: |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 204 | trace_sun4m_iommu_mem_writel_pgflush(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 205 | s->regs[saddr] = val & IOMMU_PGFLUSH_MASK; |
| 206 | break; |
blueswir1 | ff403da | 2008-01-01 17:04:45 +0000 | [diff] [blame] | 207 | case IOMMU_AFAR: |
| 208 | s->regs[saddr] = val; |
| 209 | qemu_irq_lower(s->irq); |
| 210 | break; |
blueswir1 | 7b16968 | 2008-12-21 10:46:23 +0000 | [diff] [blame] | 211 | case IOMMU_AER: |
| 212 | s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB; |
| 213 | break; |
blueswir1 | c52428f | 2007-12-01 14:51:24 +0000 | [diff] [blame] | 214 | case IOMMU_AFSR: |
| 215 | s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV; |
blueswir1 | ff403da | 2008-01-01 17:04:45 +0000 | [diff] [blame] | 216 | qemu_irq_lower(s->irq); |
blueswir1 | c52428f | 2007-12-01 14:51:24 +0000 | [diff] [blame] | 217 | break; |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 218 | case IOMMU_SBCFG0: |
| 219 | case IOMMU_SBCFG1: |
| 220 | case IOMMU_SBCFG2: |
| 221 | case IOMMU_SBCFG3: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 222 | s->regs[saddr] = val & IOMMU_SBCFG_MASK; |
| 223 | break; |
bellard | 4e3b1ea | 2005-10-30 17:24:19 +0000 | [diff] [blame] | 224 | case IOMMU_ARBEN: |
Mark Cave-Ayland | ba51ef2 | 2018-01-08 18:16:34 +0000 | [diff] [blame] | 225 | /* XXX implement SBus probing: fault when reading unmapped |
| 226 | addresses, fault cause and address stored to MMU/IOMMU */ |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 227 | s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID; |
| 228 | break; |
blueswir1 | e5e3812 | 2008-01-25 19:52:54 +0000 | [diff] [blame] | 229 | case IOMMU_MASK_ID: |
| 230 | s->regs[saddr] |= val & IOMMU_MASK_ID_MASK; |
| 231 | break; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 232 | default: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 233 | s->regs[saddr] = val; |
| 234 | break; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 235 | } |
| 236 | } |
| 237 | |
Avi Kivity | d224136 | 2011-11-15 11:56:16 +0200 | [diff] [blame] | 238 | static const MemoryRegionOps iommu_mem_ops = { |
| 239 | .read = iommu_mem_read, |
| 240 | .write = iommu_mem_write, |
| 241 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 242 | .valid = { |
| 243 | .min_access_size = 4, |
| 244 | .max_access_size = 4, |
| 245 | }, |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 246 | }; |
| 247 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 248 | static uint32_t iommu_page_get_flags(IOMMUState *s, hwaddr addr) |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 249 | { |
blueswir1 | 5e3b100 | 2007-09-20 16:01:51 +0000 | [diff] [blame] | 250 | uint32_t ret; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 251 | hwaddr iopte; |
| 252 | hwaddr pa = addr; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 253 | |
blueswir1 | 981a2e9 | 2007-08-11 07:49:55 +0000 | [diff] [blame] | 254 | iopte = s->regs[IOMMU_BASE] << 4; |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 255 | addr &= ~s->iostart; |
blueswir1 | 8b0de43 | 2008-12-03 16:29:47 +0000 | [diff] [blame] | 256 | iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3; |
Peter Maydell | 42874d3 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 257 | ret = address_space_ldl_be(&address_space_memory, iopte, |
| 258 | MEMTXATTRS_UNSPECIFIED, NULL); |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 259 | trace_sun4m_iommu_page_get_flags(pa, iopte, ret); |
blueswir1 | 981a2e9 | 2007-08-11 07:49:55 +0000 | [diff] [blame] | 260 | return ret; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 261 | } |
| 262 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 263 | static hwaddr iommu_translate_pa(hwaddr addr, |
blueswir1 | 5dcb6b9 | 2007-05-19 12:58:30 +0000 | [diff] [blame] | 264 | uint32_t pte) |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 265 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 266 | hwaddr pa; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 267 | |
blueswir1 | 8b0de43 | 2008-12-03 16:29:47 +0000 | [diff] [blame] | 268 | pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK); |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 269 | trace_sun4m_iommu_translate_pa(addr, pa, pte); |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 270 | return pa; |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 271 | } |
| 272 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 273 | static void iommu_bad_addr(IOMMUState *s, hwaddr addr, |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 274 | int is_write) |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 275 | { |
Blue Swirl | 97bf485 | 2010-10-31 09:24:14 +0000 | [diff] [blame] | 276 | trace_sun4m_iommu_bad_addr(addr); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 277 | s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV | |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 278 | IOMMU_AFSR_FAV; |
Mark Cave-Ayland | ba51ef2 | 2018-01-08 18:16:34 +0000 | [diff] [blame] | 279 | if (!is_write) { |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 280 | s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD; |
Mark Cave-Ayland | ba51ef2 | 2018-01-08 18:16:34 +0000 | [diff] [blame] | 281 | } |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 282 | s->regs[IOMMU_AFAR] = addr; |
blueswir1 | ff403da | 2008-01-01 17:04:45 +0000 | [diff] [blame] | 283 | qemu_irq_raise(s->irq); |
blueswir1 | 225d4be | 2007-08-11 07:52:09 +0000 | [diff] [blame] | 284 | } |
| 285 | |
Mark Cave-Ayland | 8413846 | 2017-10-27 13:09:03 +0100 | [diff] [blame] | 286 | /* Called from RCU critical section */ |
| 287 | static IOMMUTLBEntry sun4m_translate_iommu(IOMMUMemoryRegion *iommu, |
| 288 | hwaddr addr, |
Peter Maydell | 2c91bcf | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 289 | IOMMUAccessFlags flags, |
| 290 | int iommu_idx) |
Mark Cave-Ayland | 8413846 | 2017-10-27 13:09:03 +0100 | [diff] [blame] | 291 | { |
| 292 | IOMMUState *is = container_of(iommu, IOMMUState, iommu); |
| 293 | hwaddr page, pa; |
| 294 | int is_write = (flags & IOMMU_WO) ? 1 : 0; |
| 295 | uint32_t pte; |
| 296 | IOMMUTLBEntry ret = { |
| 297 | .target_as = &address_space_memory, |
| 298 | .iova = 0, |
| 299 | .translated_addr = 0, |
| 300 | .addr_mask = ~(hwaddr)0, |
| 301 | .perm = IOMMU_NONE, |
| 302 | }; |
| 303 | |
| 304 | page = addr & IOMMU_PAGE_MASK; |
| 305 | pte = iommu_page_get_flags(is, page); |
| 306 | if (!(pte & IOPTE_VALID)) { |
| 307 | iommu_bad_addr(is, page, is_write); |
| 308 | return ret; |
| 309 | } |
| 310 | |
| 311 | pa = iommu_translate_pa(addr, pte); |
| 312 | if (is_write && !(pte & IOPTE_WRITE)) { |
| 313 | iommu_bad_addr(is, page, is_write); |
| 314 | return ret; |
| 315 | } |
| 316 | |
| 317 | if (pte & IOPTE_WRITE) { |
| 318 | ret.perm = IOMMU_RW; |
| 319 | } else { |
| 320 | ret.perm = IOMMU_RO; |
| 321 | } |
| 322 | |
| 323 | ret.iova = page; |
| 324 | ret.translated_addr = pa; |
| 325 | ret.addr_mask = ~IOMMU_PAGE_MASK; |
| 326 | |
| 327 | return ret; |
| 328 | } |
| 329 | |
Blue Swirl | db3c9e0 | 2009-08-28 20:46:21 +0000 | [diff] [blame] | 330 | static const VMStateDescription vmstate_iommu = { |
Mark Cave-Ayland | ba51ef2 | 2018-01-08 18:16:34 +0000 | [diff] [blame] | 331 | .name = "iommu", |
Blue Swirl | db3c9e0 | 2009-08-28 20:46:21 +0000 | [diff] [blame] | 332 | .version_id = 2, |
| 333 | .minimum_version_id = 2, |
Juan Quintela | 35d0845 | 2014-04-16 16:01:33 +0200 | [diff] [blame] | 334 | .fields = (VMStateField[]) { |
Blue Swirl | db3c9e0 | 2009-08-28 20:46:21 +0000 | [diff] [blame] | 335 | VMSTATE_UINT32_ARRAY(regs, IOMMUState, IOMMU_NREGS), |
| 336 | VMSTATE_UINT64(iostart, IOMMUState), |
| 337 | VMSTATE_END_OF_LIST() |
| 338 | } |
| 339 | }; |
bellard | e80cfcf | 2004-12-19 23:18:01 +0000 | [diff] [blame] | 340 | |
Blue Swirl | 1a522e8 | 2009-10-24 19:39:17 +0000 | [diff] [blame] | 341 | static void iommu_reset(DeviceState *d) |
bellard | e80cfcf | 2004-12-19 23:18:01 +0000 | [diff] [blame] | 342 | { |
Andreas Färber | 049e7d2 | 2013-07-26 16:58:49 +0200 | [diff] [blame] | 343 | IOMMUState *s = SUN4M_IOMMU(d); |
bellard | e80cfcf | 2004-12-19 23:18:01 +0000 | [diff] [blame] | 344 | |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 345 | memset(s->regs, 0, IOMMU_NREGS * 4); |
bellard | e80cfcf | 2004-12-19 23:18:01 +0000 | [diff] [blame] | 346 | s->iostart = 0; |
blueswir1 | 7fbfb13 | 2007-11-17 09:04:09 +0000 | [diff] [blame] | 347 | s->regs[IOMMU_CTRL] = s->version; |
| 348 | s->regs[IOMMU_ARBEN] = IOMMU_MID; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 349 | s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV; |
blueswir1 | 7b16968 | 2008-12-21 10:46:23 +0000 | [diff] [blame] | 350 | s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB; |
blueswir1 | e5e3812 | 2008-01-25 19:52:54 +0000 | [diff] [blame] | 351 | s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK; |
bellard | e80cfcf | 2004-12-19 23:18:01 +0000 | [diff] [blame] | 352 | } |
| 353 | |
xiaoqiang zhao | 1c958ad | 2017-05-25 21:34:46 +0800 | [diff] [blame] | 354 | static void iommu_init(Object *obj) |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 355 | { |
xiaoqiang zhao | 1c958ad | 2017-05-25 21:34:46 +0800 | [diff] [blame] | 356 | IOMMUState *s = SUN4M_IOMMU(obj); |
| 357 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 358 | |
Mark Cave-Ayland | 8413846 | 2017-10-27 13:09:03 +0100 | [diff] [blame] | 359 | memory_region_init_iommu(&s->iommu, sizeof(s->iommu), |
| 360 | TYPE_SUN4M_IOMMU_MEMORY_REGION, OBJECT(dev), |
| 361 | "iommu-sun4m", UINT64_MAX); |
| 362 | address_space_init(&s->iommu_as, MEMORY_REGION(&s->iommu), "iommu-as"); |
| 363 | |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 364 | sysbus_init_irq(dev, &s->irq); |
| 365 | |
xiaoqiang zhao | 1c958ad | 2017-05-25 21:34:46 +0800 | [diff] [blame] | 366 | memory_region_init_io(&s->iomem, obj, &iommu_mem_ops, s, "iommu", |
Avi Kivity | d224136 | 2011-11-15 11:56:16 +0200 | [diff] [blame] | 367 | IOMMU_NREGS * sizeof(uint32_t)); |
Avi Kivity | 750ecd4 | 2011-11-27 11:38:10 +0200 | [diff] [blame] | 368 | sysbus_init_mmio(dev, &s->iomem); |
bellard | 420557e | 2004-09-30 22:13:50 +0000 | [diff] [blame] | 369 | } |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 370 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 371 | static Property iommu_properties[] = { |
Paolo Bonzini | c7bcc85 | 2014-02-08 11:01:53 +0100 | [diff] [blame] | 372 | DEFINE_PROP_UINT32("version", IOMMUState, version, 0), |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 373 | DEFINE_PROP_END_OF_LIST(), |
| 374 | }; |
| 375 | |
| 376 | static void iommu_class_init(ObjectClass *klass, void *data) |
| 377 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 378 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 379 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 380 | dc->reset = iommu_reset; |
| 381 | dc->vmsd = &vmstate_iommu; |
Marc-André Lureau | 4f67d30 | 2020-01-10 19:30:32 +0400 | [diff] [blame] | 382 | device_class_set_props(dc, iommu_properties); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 383 | } |
| 384 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 385 | static const TypeInfo iommu_info = { |
Andreas Färber | 049e7d2 | 2013-07-26 16:58:49 +0200 | [diff] [blame] | 386 | .name = TYPE_SUN4M_IOMMU, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 387 | .parent = TYPE_SYS_BUS_DEVICE, |
| 388 | .instance_size = sizeof(IOMMUState), |
xiaoqiang zhao | 1c958ad | 2017-05-25 21:34:46 +0800 | [diff] [blame] | 389 | .instance_init = iommu_init, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 390 | .class_init = iommu_class_init, |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 391 | }; |
| 392 | |
Mark Cave-Ayland | 8413846 | 2017-10-27 13:09:03 +0100 | [diff] [blame] | 393 | static void sun4m_iommu_memory_region_class_init(ObjectClass *klass, void *data) |
| 394 | { |
| 395 | IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); |
| 396 | |
| 397 | imrc->translate = sun4m_translate_iommu; |
| 398 | } |
| 399 | |
| 400 | static const TypeInfo sun4m_iommu_memory_region_info = { |
| 401 | .parent = TYPE_IOMMU_MEMORY_REGION, |
| 402 | .name = TYPE_SUN4M_IOMMU_MEMORY_REGION, |
| 403 | .class_init = sun4m_iommu_memory_region_class_init, |
| 404 | }; |
| 405 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 406 | static void iommu_register_types(void) |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 407 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 408 | type_register_static(&iommu_info); |
Mark Cave-Ayland | 8413846 | 2017-10-27 13:09:03 +0100 | [diff] [blame] | 409 | type_register_static(&sun4m_iommu_memory_region_info); |
Blue Swirl | 5f750b2 | 2009-07-16 13:47:55 +0000 | [diff] [blame] | 410 | } |
| 411 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 412 | type_init(iommu_register_types) |