blob: 71f5465249fd459adc37ec6c076ff571bac95bff [file] [log] [blame]
bellard420557e2004-09-30 22:13:50 +00001/*
Blue Swirl93c5a322010-04-03 07:40:47 +00002 * QEMU Sun4m iommu emulation
bellard420557e2004-09-30 22:13:50 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
bellard420557e2004-09-30 22:13:50 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Blue Swirl5f750b22009-07-16 13:47:55 +000024
Peter Maydell04308912016-01-26 18:17:30 +000025#include "qemu/osdep.h"
Markus Armbruster64552b62019-08-12 07:23:42 +020026#include "hw/irq.h"
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020027#include "hw/qdev-properties.h"
Mark Cave-Ayland1527f482018-01-08 18:16:34 +000028#include "hw/sparc/sun4m_iommu.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010029#include "hw/sysbus.h"
Markus Armbrusterd6454272019-08-12 07:23:45 +020030#include "migration/vmstate.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020031#include "qemu/module.h"
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +010032#include "exec/address-spaces.h"
Blue Swirl97bf4852010-10-31 09:24:14 +000033#include "trace.h"
bellard420557e2004-09-30 22:13:50 +000034
Blue Swirl93c5a322010-04-03 07:40:47 +000035/*
36 * I/O MMU used by Sun4m systems
37 *
38 * Chipset docs:
39 * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
40 * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
41 */
42
bellard4e3b1ea2005-10-30 17:24:19 +000043#define IOMMU_CTRL (0x0000 >> 2)
bellard420557e2004-09-30 22:13:50 +000044#define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
45#define IOMMU_CTRL_VERS 0x0f000000 /* Version */
46#define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
47#define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
48#define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
49#define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
50#define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
51#define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
52#define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
53#define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
54#define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
55#define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
bellard4e3b1ea2005-10-30 17:24:19 +000056#define IOMMU_CTRL_MASK 0x0000001d
57
58#define IOMMU_BASE (0x0004 >> 2)
59#define IOMMU_BASE_MASK 0x07fffc00
60
61#define IOMMU_TLBFLUSH (0x0014 >> 2)
62#define IOMMU_TLBFLUSH_MASK 0xffffffff
63
64#define IOMMU_PGFLUSH (0x0018 >> 2)
65#define IOMMU_PGFLUSH_MASK 0xffffffff
66
blueswir1225d4be2007-08-11 07:52:09 +000067#define IOMMU_AFSR (0x1000 >> 2)
68#define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
blueswir15ad6bb92007-12-01 14:51:23 +000069#define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
70 transaction */
71#define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
72 12.8 us. */
73#define IOMMU_AFSR_BE 0x10000000 /* Write access received error
74 acknowledge */
blueswir1225d4be2007-08-11 07:52:09 +000075#define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
76#define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
blueswir15ad6bb92007-12-01 14:51:23 +000077#define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
78 hardware */
blueswir1225d4be2007-08-11 07:52:09 +000079#define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
80#define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
81#define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
blueswir1c52428f2007-12-01 14:51:24 +000082#define IOMMU_AFSR_MASK 0xff0fffff
blueswir1225d4be2007-08-11 07:52:09 +000083
84#define IOMMU_AFAR (0x1004 >> 2)
85
blueswir17b169682008-12-21 10:46:23 +000086#define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
87#define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
88#define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
89#define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
90#define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
91#define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
92#define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
93#define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
94#define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
95#define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
96#define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
97#define IOMMU_AER_MASK 0x801f000f
98
bellard4e3b1ea2005-10-30 17:24:19 +000099#define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
100#define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
101#define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
102#define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
blueswir15ad6bb92007-12-01 14:51:23 +0000103#define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
104 bypass enabled */
bellard4e3b1ea2005-10-30 17:24:19 +0000105#define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
106#define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
107#define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
blueswir1f930d072007-10-06 11:28:21 +0000108 produced by this device as pure
bellard4e3b1ea2005-10-30 17:24:19 +0000109 physical. */
110#define IOMMU_SBCFG_MASK 0x00010003
111
112#define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
113#define IOMMU_ARBEN_MASK 0x001f0000
114#define IOMMU_MID 0x00000008
bellard420557e2004-09-30 22:13:50 +0000115
blueswir1e5e38122008-01-25 19:52:54 +0000116#define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
117#define IOMMU_MASK_ID_MASK 0x00ffffff
118
119#define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
120#define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
121
bellard420557e2004-09-30 22:13:50 +0000122/* The format of an iopte in the page tables */
blueswir1498fbd82007-12-01 14:51:25 +0000123#define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
blueswir15ad6bb92007-12-01 14:51:23 +0000124#define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
125 Viking/MXCC) */
Stefan Weilebabb672011-04-26 10:29:36 +0200126#define IOPTE_WRITE 0x00000004 /* Writable */
bellard420557e2004-09-30 22:13:50 +0000127#define IOPTE_VALID 0x00000002 /* IOPTE is valid */
128#define IOPTE_WAZ 0x00000001 /* Write as zeros */
129
blueswir18b0de432008-12-03 16:29:47 +0000130#define IOMMU_PAGE_SHIFT 12
131#define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000132#define IOMMU_PAGE_MASK (~(IOMMU_PAGE_SIZE - 1))
bellard420557e2004-09-30 22:13:50 +0000133
Avi Kivitya8170e52012-10-23 12:30:10 +0200134static uint64_t iommu_mem_read(void *opaque, hwaddr addr,
Avi Kivityd2241362011-11-15 11:56:16 +0200135 unsigned size)
bellard420557e2004-09-30 22:13:50 +0000136{
137 IOMMUState *s = opaque;
Avi Kivitya8170e52012-10-23 12:30:10 +0200138 hwaddr saddr;
blueswir1ff403da2008-01-01 17:04:45 +0000139 uint32_t ret;
bellard420557e2004-09-30 22:13:50 +0000140
pbrook8da3ff12008-12-01 18:59:50 +0000141 saddr = addr >> 2;
bellard420557e2004-09-30 22:13:50 +0000142 switch (saddr) {
143 default:
blueswir1ff403da2008-01-01 17:04:45 +0000144 ret = s->regs[saddr];
145 break;
146 case IOMMU_AFAR:
147 case IOMMU_AFSR:
148 ret = s->regs[saddr];
149 qemu_irq_lower(s->irq);
blueswir1f930d072007-10-06 11:28:21 +0000150 break;
bellard420557e2004-09-30 22:13:50 +0000151 }
Blue Swirl97bf4852010-10-31 09:24:14 +0000152 trace_sun4m_iommu_mem_readl(saddr, ret);
blueswir1ff403da2008-01-01 17:04:45 +0000153 return ret;
bellard420557e2004-09-30 22:13:50 +0000154}
155
Avi Kivitya8170e52012-10-23 12:30:10 +0200156static void iommu_mem_write(void *opaque, hwaddr addr,
Avi Kivityd2241362011-11-15 11:56:16 +0200157 uint64_t val, unsigned size)
bellard420557e2004-09-30 22:13:50 +0000158{
159 IOMMUState *s = opaque;
Avi Kivitya8170e52012-10-23 12:30:10 +0200160 hwaddr saddr;
bellard420557e2004-09-30 22:13:50 +0000161
pbrook8da3ff12008-12-01 18:59:50 +0000162 saddr = addr >> 2;
Blue Swirl97bf4852010-10-31 09:24:14 +0000163 trace_sun4m_iommu_mem_writel(saddr, val);
bellard420557e2004-09-30 22:13:50 +0000164 switch (saddr) {
bellard4e3b1ea2005-10-30 17:24:19 +0000165 case IOMMU_CTRL:
blueswir1f930d072007-10-06 11:28:21 +0000166 switch (val & IOMMU_CTRL_RNGE) {
167 case IOMMU_RNGE_16MB:
168 s->iostart = 0xffffffffff000000ULL;
169 break;
170 case IOMMU_RNGE_32MB:
171 s->iostart = 0xfffffffffe000000ULL;
172 break;
173 case IOMMU_RNGE_64MB:
174 s->iostart = 0xfffffffffc000000ULL;
175 break;
176 case IOMMU_RNGE_128MB:
177 s->iostart = 0xfffffffff8000000ULL;
178 break;
179 case IOMMU_RNGE_256MB:
180 s->iostart = 0xfffffffff0000000ULL;
181 break;
182 case IOMMU_RNGE_512MB:
183 s->iostart = 0xffffffffe0000000ULL;
184 break;
185 case IOMMU_RNGE_1GB:
186 s->iostart = 0xffffffffc0000000ULL;
187 break;
188 default:
189 case IOMMU_RNGE_2GB:
190 s->iostart = 0xffffffff80000000ULL;
191 break;
192 }
Blue Swirl97bf4852010-10-31 09:24:14 +0000193 trace_sun4m_iommu_mem_writel_ctrl(s->iostart);
blueswir17fbfb132007-11-17 09:04:09 +0000194 s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
blueswir1f930d072007-10-06 11:28:21 +0000195 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000196 case IOMMU_BASE:
blueswir1f930d072007-10-06 11:28:21 +0000197 s->regs[saddr] = val & IOMMU_BASE_MASK;
198 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000199 case IOMMU_TLBFLUSH:
Blue Swirl97bf4852010-10-31 09:24:14 +0000200 trace_sun4m_iommu_mem_writel_tlbflush(val);
blueswir1f930d072007-10-06 11:28:21 +0000201 s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
202 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000203 case IOMMU_PGFLUSH:
Blue Swirl97bf4852010-10-31 09:24:14 +0000204 trace_sun4m_iommu_mem_writel_pgflush(val);
blueswir1f930d072007-10-06 11:28:21 +0000205 s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
206 break;
blueswir1ff403da2008-01-01 17:04:45 +0000207 case IOMMU_AFAR:
208 s->regs[saddr] = val;
209 qemu_irq_lower(s->irq);
210 break;
blueswir17b169682008-12-21 10:46:23 +0000211 case IOMMU_AER:
212 s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB;
213 break;
blueswir1c52428f2007-12-01 14:51:24 +0000214 case IOMMU_AFSR:
215 s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
blueswir1ff403da2008-01-01 17:04:45 +0000216 qemu_irq_lower(s->irq);
blueswir1c52428f2007-12-01 14:51:24 +0000217 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000218 case IOMMU_SBCFG0:
219 case IOMMU_SBCFG1:
220 case IOMMU_SBCFG2:
221 case IOMMU_SBCFG3:
blueswir1f930d072007-10-06 11:28:21 +0000222 s->regs[saddr] = val & IOMMU_SBCFG_MASK;
223 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000224 case IOMMU_ARBEN:
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000225 /* XXX implement SBus probing: fault when reading unmapped
226 addresses, fault cause and address stored to MMU/IOMMU */
blueswir1f930d072007-10-06 11:28:21 +0000227 s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
228 break;
blueswir1e5e38122008-01-25 19:52:54 +0000229 case IOMMU_MASK_ID:
230 s->regs[saddr] |= val & IOMMU_MASK_ID_MASK;
231 break;
bellard420557e2004-09-30 22:13:50 +0000232 default:
blueswir1f930d072007-10-06 11:28:21 +0000233 s->regs[saddr] = val;
234 break;
bellard420557e2004-09-30 22:13:50 +0000235 }
236}
237
Avi Kivityd2241362011-11-15 11:56:16 +0200238static const MemoryRegionOps iommu_mem_ops = {
239 .read = iommu_mem_read,
240 .write = iommu_mem_write,
241 .endianness = DEVICE_NATIVE_ENDIAN,
242 .valid = {
243 .min_access_size = 4,
244 .max_access_size = 4,
245 },
bellard420557e2004-09-30 22:13:50 +0000246};
247
Avi Kivitya8170e52012-10-23 12:30:10 +0200248static uint32_t iommu_page_get_flags(IOMMUState *s, hwaddr addr)
bellard420557e2004-09-30 22:13:50 +0000249{
blueswir15e3b1002007-09-20 16:01:51 +0000250 uint32_t ret;
Avi Kivitya8170e52012-10-23 12:30:10 +0200251 hwaddr iopte;
252 hwaddr pa = addr;
bellard420557e2004-09-30 22:13:50 +0000253
blueswir1981a2e92007-08-11 07:49:55 +0000254 iopte = s->regs[IOMMU_BASE] << 4;
bellard66321a12005-04-06 20:47:48 +0000255 addr &= ~s->iostart;
blueswir18b0de432008-12-03 16:29:47 +0000256 iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3;
Peter Maydell42874d32015-04-26 16:49:24 +0100257 ret = address_space_ldl_be(&address_space_memory, iopte,
258 MEMTXATTRS_UNSPECIFIED, NULL);
Blue Swirl97bf4852010-10-31 09:24:14 +0000259 trace_sun4m_iommu_page_get_flags(pa, iopte, ret);
blueswir1981a2e92007-08-11 07:49:55 +0000260 return ret;
pbrooka917d382006-08-29 04:52:16 +0000261}
262
Avi Kivitya8170e52012-10-23 12:30:10 +0200263static hwaddr iommu_translate_pa(hwaddr addr,
blueswir15dcb6b92007-05-19 12:58:30 +0000264 uint32_t pte)
pbrooka917d382006-08-29 04:52:16 +0000265{
Avi Kivitya8170e52012-10-23 12:30:10 +0200266 hwaddr pa;
pbrooka917d382006-08-29 04:52:16 +0000267
blueswir18b0de432008-12-03 16:29:47 +0000268 pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK);
Blue Swirl97bf4852010-10-31 09:24:14 +0000269 trace_sun4m_iommu_translate_pa(addr, pa, pte);
bellard66321a12005-04-06 20:47:48 +0000270 return pa;
bellard420557e2004-09-30 22:13:50 +0000271}
272
Avi Kivitya8170e52012-10-23 12:30:10 +0200273static void iommu_bad_addr(IOMMUState *s, hwaddr addr,
blueswir15ad6bb92007-12-01 14:51:23 +0000274 int is_write)
blueswir1225d4be2007-08-11 07:52:09 +0000275{
Blue Swirl97bf4852010-10-31 09:24:14 +0000276 trace_sun4m_iommu_bad_addr(addr);
blueswir15ad6bb92007-12-01 14:51:23 +0000277 s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
blueswir1225d4be2007-08-11 07:52:09 +0000278 IOMMU_AFSR_FAV;
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000279 if (!is_write) {
blueswir1225d4be2007-08-11 07:52:09 +0000280 s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000281 }
blueswir1225d4be2007-08-11 07:52:09 +0000282 s->regs[IOMMU_AFAR] = addr;
blueswir1ff403da2008-01-01 17:04:45 +0000283 qemu_irq_raise(s->irq);
blueswir1225d4be2007-08-11 07:52:09 +0000284}
285
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100286/* Called from RCU critical section */
287static IOMMUTLBEntry sun4m_translate_iommu(IOMMUMemoryRegion *iommu,
288 hwaddr addr,
Peter Maydell2c91bcf2018-06-15 14:57:16 +0100289 IOMMUAccessFlags flags,
290 int iommu_idx)
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100291{
292 IOMMUState *is = container_of(iommu, IOMMUState, iommu);
293 hwaddr page, pa;
294 int is_write = (flags & IOMMU_WO) ? 1 : 0;
295 uint32_t pte;
296 IOMMUTLBEntry ret = {
297 .target_as = &address_space_memory,
298 .iova = 0,
299 .translated_addr = 0,
300 .addr_mask = ~(hwaddr)0,
301 .perm = IOMMU_NONE,
302 };
303
304 page = addr & IOMMU_PAGE_MASK;
305 pte = iommu_page_get_flags(is, page);
306 if (!(pte & IOPTE_VALID)) {
307 iommu_bad_addr(is, page, is_write);
308 return ret;
309 }
310
311 pa = iommu_translate_pa(addr, pte);
312 if (is_write && !(pte & IOPTE_WRITE)) {
313 iommu_bad_addr(is, page, is_write);
314 return ret;
315 }
316
317 if (pte & IOPTE_WRITE) {
318 ret.perm = IOMMU_RW;
319 } else {
320 ret.perm = IOMMU_RO;
321 }
322
323 ret.iova = page;
324 ret.translated_addr = pa;
325 ret.addr_mask = ~IOMMU_PAGE_MASK;
326
327 return ret;
328}
329
Blue Swirldb3c9e02009-08-28 20:46:21 +0000330static const VMStateDescription vmstate_iommu = {
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000331 .name = "iommu",
Blue Swirldb3c9e02009-08-28 20:46:21 +0000332 .version_id = 2,
333 .minimum_version_id = 2,
Juan Quintela35d08452014-04-16 16:01:33 +0200334 .fields = (VMStateField[]) {
Blue Swirldb3c9e02009-08-28 20:46:21 +0000335 VMSTATE_UINT32_ARRAY(regs, IOMMUState, IOMMU_NREGS),
336 VMSTATE_UINT64(iostart, IOMMUState),
337 VMSTATE_END_OF_LIST()
338 }
339};
bellarde80cfcf2004-12-19 23:18:01 +0000340
Blue Swirl1a522e82009-10-24 19:39:17 +0000341static void iommu_reset(DeviceState *d)
bellarde80cfcf2004-12-19 23:18:01 +0000342{
Andreas Färber049e7d22013-07-26 16:58:49 +0200343 IOMMUState *s = SUN4M_IOMMU(d);
bellarde80cfcf2004-12-19 23:18:01 +0000344
bellard66321a12005-04-06 20:47:48 +0000345 memset(s->regs, 0, IOMMU_NREGS * 4);
bellarde80cfcf2004-12-19 23:18:01 +0000346 s->iostart = 0;
blueswir17fbfb132007-11-17 09:04:09 +0000347 s->regs[IOMMU_CTRL] = s->version;
348 s->regs[IOMMU_ARBEN] = IOMMU_MID;
blueswir15ad6bb92007-12-01 14:51:23 +0000349 s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
blueswir17b169682008-12-21 10:46:23 +0000350 s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB;
blueswir1e5e38122008-01-25 19:52:54 +0000351 s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK;
bellarde80cfcf2004-12-19 23:18:01 +0000352}
353
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800354static void iommu_init(Object *obj)
Blue Swirl5f750b22009-07-16 13:47:55 +0000355{
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800356 IOMMUState *s = SUN4M_IOMMU(obj);
357 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
Blue Swirl5f750b22009-07-16 13:47:55 +0000358
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100359 memory_region_init_iommu(&s->iommu, sizeof(s->iommu),
360 TYPE_SUN4M_IOMMU_MEMORY_REGION, OBJECT(dev),
361 "iommu-sun4m", UINT64_MAX);
362 address_space_init(&s->iommu_as, MEMORY_REGION(&s->iommu), "iommu-as");
363
Blue Swirl5f750b22009-07-16 13:47:55 +0000364 sysbus_init_irq(dev, &s->irq);
365
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800366 memory_region_init_io(&s->iomem, obj, &iommu_mem_ops, s, "iommu",
Avi Kivityd2241362011-11-15 11:56:16 +0200367 IOMMU_NREGS * sizeof(uint32_t));
Avi Kivity750ecd42011-11-27 11:38:10 +0200368 sysbus_init_mmio(dev, &s->iomem);
bellard420557e2004-09-30 22:13:50 +0000369}
Blue Swirl5f750b22009-07-16 13:47:55 +0000370
Anthony Liguori999e12b2012-01-24 13:12:29 -0600371static Property iommu_properties[] = {
Paolo Bonzinic7bcc852014-02-08 11:01:53 +0100372 DEFINE_PROP_UINT32("version", IOMMUState, version, 0),
Anthony Liguori999e12b2012-01-24 13:12:29 -0600373 DEFINE_PROP_END_OF_LIST(),
374};
375
376static void iommu_class_init(ObjectClass *klass, void *data)
377{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600378 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600379
Anthony Liguori39bffca2011-12-07 21:34:16 -0600380 dc->reset = iommu_reset;
381 dc->vmsd = &vmstate_iommu;
Marc-André Lureau4f67d302020-01-10 19:30:32 +0400382 device_class_set_props(dc, iommu_properties);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600383}
384
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100385static const TypeInfo iommu_info = {
Andreas Färber049e7d22013-07-26 16:58:49 +0200386 .name = TYPE_SUN4M_IOMMU,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600387 .parent = TYPE_SYS_BUS_DEVICE,
388 .instance_size = sizeof(IOMMUState),
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800389 .instance_init = iommu_init,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600390 .class_init = iommu_class_init,
Blue Swirl5f750b22009-07-16 13:47:55 +0000391};
392
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100393static void sun4m_iommu_memory_region_class_init(ObjectClass *klass, void *data)
394{
395 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
396
397 imrc->translate = sun4m_translate_iommu;
398}
399
400static const TypeInfo sun4m_iommu_memory_region_info = {
401 .parent = TYPE_IOMMU_MEMORY_REGION,
402 .name = TYPE_SUN4M_IOMMU_MEMORY_REGION,
403 .class_init = sun4m_iommu_memory_region_class_init,
404};
405
Andreas Färber83f7d432012-02-09 15:20:55 +0100406static void iommu_register_types(void)
Blue Swirl5f750b22009-07-16 13:47:55 +0000407{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600408 type_register_static(&iommu_info);
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100409 type_register_static(&sun4m_iommu_memory_region_info);
Blue Swirl5f750b22009-07-16 13:47:55 +0000410}
411
Andreas Färber83f7d432012-02-09 15:20:55 +0100412type_init(iommu_register_types)