bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 1 | /* |
| 2 | * i386 emulator main execution loop |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 5 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 10 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 15 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 18 | */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 19 | #include "config.h" |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 20 | #include "cpu.h" |
bellard | 956034d | 2003-04-29 20:40:53 +0000 | [diff] [blame] | 21 | #include "disas.h" |
bellard | 7cb69ca | 2008-05-10 10:55:51 +0000 | [diff] [blame] | 22 | #include "tcg.h" |
Jan Kiszka | 1d93f0f | 2010-06-25 16:56:49 +0200 | [diff] [blame] | 23 | #include "qemu-barrier.h" |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 24 | |
bellard | 36bdbe5 | 2003-11-19 22:12:02 +0000 | [diff] [blame] | 25 | int tb_invalidated_flag; |
| 26 | |
Juan Quintela | f0667e6 | 2009-07-27 16:13:05 +0200 | [diff] [blame] | 27 | //#define CONFIG_DEBUG_EXEC |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 28 | |
Blue Swirl | f3e2703 | 2011-05-21 12:16:05 +0000 | [diff] [blame] | 29 | bool qemu_cpu_has_work(CPUState *env) |
aliguori | 6a4955a | 2009-04-24 18:03:20 +0000 | [diff] [blame] | 30 | { |
| 31 | return cpu_has_work(env); |
| 32 | } |
| 33 | |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 34 | void cpu_loop_exit(CPUState *env) |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 35 | { |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 36 | env->current_tb = NULL; |
| 37 | longjmp(env->jmp_env, 1); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 38 | } |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 39 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 40 | /* exit the current TB from a signal handler. The host registers are |
| 41 | restored in a state compatible with the CPU emulator |
| 42 | */ |
Blue Swirl | 9eff14f | 2011-05-21 08:42:35 +0000 | [diff] [blame] | 43 | #if defined(CONFIG_SOFTMMU) |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 44 | void cpu_resume_from_signal(CPUState *env, void *puc) |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 45 | { |
Blue Swirl | 9eff14f | 2011-05-21 08:42:35 +0000 | [diff] [blame] | 46 | /* XXX: restore cpu registers saved in host registers */ |
| 47 | |
| 48 | env->exception_index = -1; |
| 49 | longjmp(env->jmp_env, 1); |
| 50 | } |
Blue Swirl | 9eff14f | 2011-05-21 08:42:35 +0000 | [diff] [blame] | 51 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 52 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 53 | /* Execute the code without caching the generated code. An interpreter |
| 54 | could be used if available. */ |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 55 | static void cpu_exec_nocache(CPUState *env, int max_cycles, |
| 56 | TranslationBlock *orig_tb) |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 57 | { |
| 58 | unsigned long next_tb; |
| 59 | TranslationBlock *tb; |
| 60 | |
| 61 | /* Should never happen. |
| 62 | We only end up here when an existing TB is too long. */ |
| 63 | if (max_cycles > CF_COUNT_MASK) |
| 64 | max_cycles = CF_COUNT_MASK; |
| 65 | |
| 66 | tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags, |
| 67 | max_cycles); |
| 68 | env->current_tb = tb; |
| 69 | /* execute the generated code */ |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 70 | next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr); |
Paolo Bonzini | 1c3569f | 2010-01-15 09:42:07 +0100 | [diff] [blame] | 71 | env->current_tb = NULL; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 72 | |
| 73 | if ((next_tb & 3) == 2) { |
| 74 | /* Restore PC. This may happen if async event occurs before |
| 75 | the TB starts executing. */ |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 76 | cpu_pc_from_tb(env, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 77 | } |
| 78 | tb_phys_invalidate(tb, -1); |
| 79 | tb_free(tb); |
| 80 | } |
| 81 | |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 82 | static TranslationBlock *tb_find_slow(CPUState *env, |
| 83 | target_ulong pc, |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 84 | target_ulong cs_base, |
j_mayer | c068688 | 2007-09-20 22:47:42 +0000 | [diff] [blame] | 85 | uint64_t flags) |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 86 | { |
| 87 | TranslationBlock *tb, **ptb1; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 88 | unsigned int h; |
Paul Brook | 41c1b1c | 2010-03-12 16:54:58 +0000 | [diff] [blame] | 89 | tb_page_addr_t phys_pc, phys_page1, phys_page2; |
| 90 | target_ulong virt_page2; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 91 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 92 | tb_invalidated_flag = 0; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 93 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 94 | /* find translated block using physical mappings */ |
Paul Brook | 41c1b1c | 2010-03-12 16:54:58 +0000 | [diff] [blame] | 95 | phys_pc = get_page_addr_code(env, pc); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 96 | phys_page1 = phys_pc & TARGET_PAGE_MASK; |
| 97 | phys_page2 = -1; |
| 98 | h = tb_phys_hash_func(phys_pc); |
| 99 | ptb1 = &tb_phys_hash[h]; |
| 100 | for(;;) { |
| 101 | tb = *ptb1; |
| 102 | if (!tb) |
| 103 | goto not_found; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 104 | if (tb->pc == pc && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 105 | tb->page_addr[0] == phys_page1 && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 106 | tb->cs_base == cs_base && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 107 | tb->flags == flags) { |
| 108 | /* check next page if needed */ |
| 109 | if (tb->page_addr[1] != -1) { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 110 | virt_page2 = (pc & TARGET_PAGE_MASK) + |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 111 | TARGET_PAGE_SIZE; |
Paul Brook | 41c1b1c | 2010-03-12 16:54:58 +0000 | [diff] [blame] | 112 | phys_page2 = get_page_addr_code(env, virt_page2); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 113 | if (tb->page_addr[1] == phys_page2) |
| 114 | goto found; |
| 115 | } else { |
| 116 | goto found; |
| 117 | } |
| 118 | } |
| 119 | ptb1 = &tb->phys_hash_next; |
| 120 | } |
| 121 | not_found: |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 122 | /* if no translated code available, then translate it now */ |
| 123 | tb = tb_gen_code(env, pc, cs_base, flags, 0); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 124 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 125 | found: |
Kirill Batuzov | 2c90fe2 | 2010-12-02 16:12:46 +0300 | [diff] [blame] | 126 | /* Move the last found TB to the head of the list */ |
| 127 | if (likely(*ptb1)) { |
| 128 | *ptb1 = tb->phys_hash_next; |
| 129 | tb->phys_hash_next = tb_phys_hash[h]; |
| 130 | tb_phys_hash[h] = tb; |
| 131 | } |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 132 | /* we add the TB in the virtual pc hash table */ |
| 133 | env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 134 | return tb; |
| 135 | } |
| 136 | |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 137 | static inline TranslationBlock *tb_find_fast(CPUState *env) |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 138 | { |
| 139 | TranslationBlock *tb; |
| 140 | target_ulong cs_base, pc; |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 141 | int flags; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 142 | |
| 143 | /* we record a subset of the CPU state. It will |
| 144 | always be the same before a given translated block |
| 145 | is executed. */ |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 146 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags); |
bellard | bce6184 | 2008-02-01 22:18:51 +0000 | [diff] [blame] | 147 | tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)]; |
ths | 551bd27 | 2008-07-03 17:57:36 +0000 | [diff] [blame] | 148 | if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base || |
| 149 | tb->flags != flags)) { |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 150 | tb = tb_find_slow(env, pc, cs_base, flags); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 151 | } |
| 152 | return tb; |
| 153 | } |
| 154 | |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 155 | static CPUDebugExcpHandler *debug_excp_handler; |
| 156 | |
| 157 | CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler) |
| 158 | { |
| 159 | CPUDebugExcpHandler *old_handler = debug_excp_handler; |
| 160 | |
| 161 | debug_excp_handler = handler; |
| 162 | return old_handler; |
| 163 | } |
| 164 | |
| 165 | static void cpu_handle_debug_exception(CPUState *env) |
| 166 | { |
| 167 | CPUWatchpoint *wp; |
| 168 | |
| 169 | if (!env->watchpoint_hit) { |
| 170 | QTAILQ_FOREACH(wp, &env->watchpoints, entry) { |
| 171 | wp->flags &= ~BP_WATCHPOINT_HIT; |
| 172 | } |
| 173 | } |
| 174 | if (debug_excp_handler) { |
| 175 | debug_excp_handler(env); |
| 176 | } |
| 177 | } |
| 178 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 179 | /* main execution loop */ |
| 180 | |
Marcelo Tosatti | 1a28cac | 2010-05-04 09:45:20 -0300 | [diff] [blame] | 181 | volatile sig_atomic_t exit_request; |
| 182 | |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 183 | int cpu_exec(CPUState *env) |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 184 | { |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 185 | int ret, interrupt_request; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 186 | TranslationBlock *tb; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 187 | uint8_t *tc_ptr; |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 188 | unsigned long next_tb; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 189 | |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 190 | if (env->halted) { |
| 191 | if (!cpu_has_work(env)) { |
Paolo Bonzini | eda48c3 | 2011-03-12 17:43:56 +0100 | [diff] [blame] | 192 | return EXCP_HALTED; |
| 193 | } |
| 194 | |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 195 | env->halted = 0; |
Paolo Bonzini | eda48c3 | 2011-03-12 17:43:56 +0100 | [diff] [blame] | 196 | } |
bellard | 5a1e3cf | 2005-11-23 21:02:53 +0000 | [diff] [blame] | 197 | |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 198 | cpu_single_env = env; |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 199 | |
Jan Kiszka | c629a4b | 2010-06-25 16:56:52 +0200 | [diff] [blame] | 200 | if (unlikely(exit_request)) { |
Marcelo Tosatti | 1a28cac | 2010-05-04 09:45:20 -0300 | [diff] [blame] | 201 | env->exit_request = 1; |
Marcelo Tosatti | 1a28cac | 2010-05-04 09:45:20 -0300 | [diff] [blame] | 202 | } |
| 203 | |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 204 | #if defined(TARGET_I386) |
Jan Kiszka | 6792a57 | 2011-02-07 12:19:18 +0100 | [diff] [blame] | 205 | /* put eflags in CPU temporary format */ |
| 206 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
| 207 | DF = 1 - (2 * ((env->eflags >> 10) & 1)); |
| 208 | CC_OP = CC_OP_EFLAGS; |
| 209 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 210 | #elif defined(TARGET_SPARC) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 211 | #elif defined(TARGET_M68K) |
| 212 | env->cc_op = CC_OP_FLAGS; |
| 213 | env->cc_dest = env->sr & 0xf; |
| 214 | env->cc_x = (env->sr >> 4) & 1; |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 215 | #elif defined(TARGET_ALPHA) |
| 216 | #elif defined(TARGET_ARM) |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 217 | #elif defined(TARGET_UNICORE32) |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 218 | #elif defined(TARGET_PPC) |
Michael Walle | 81ea0e1 | 2011-02-17 23:45:02 +0100 | [diff] [blame] | 219 | #elif defined(TARGET_LM32) |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 220 | #elif defined(TARGET_MICROBLAZE) |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 221 | #elif defined(TARGET_MIPS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 222 | #elif defined(TARGET_SH4) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 223 | #elif defined(TARGET_CRIS) |
Alexander Graf | 10ec511 | 2009-12-05 12:44:21 +0100 | [diff] [blame] | 224 | #elif defined(TARGET_S390X) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 225 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 226 | #else |
| 227 | #error unsupported target CPU |
| 228 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 229 | env->exception_index = -1; |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 230 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 231 | /* prepare setjmp context for exception handling */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 232 | for(;;) { |
| 233 | if (setjmp(env->jmp_env) == 0) { |
| 234 | /* if an exception is pending, we execute it here */ |
| 235 | if (env->exception_index >= 0) { |
| 236 | if (env->exception_index >= EXCP_INTERRUPT) { |
| 237 | /* exit request from the cpu execution loop */ |
| 238 | ret = env->exception_index; |
Jan Kiszka | 1009d2e | 2011-03-15 12:26:13 +0100 | [diff] [blame] | 239 | if (ret == EXCP_DEBUG) { |
| 240 | cpu_handle_debug_exception(env); |
| 241 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 242 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 243 | } else { |
| 244 | #if defined(CONFIG_USER_ONLY) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 245 | /* if user mode only, we simulate a fake exception |
ths | 9f08349 | 2006-12-07 18:28:42 +0000 | [diff] [blame] | 246 | which will be handled outside the cpu execution |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 247 | loop */ |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 248 | #if defined(TARGET_I386) |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 249 | do_interrupt(env); |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 250 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 251 | ret = env->exception_index; |
| 252 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 253 | #else |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 254 | do_interrupt(env); |
Paolo Bonzini | 301d290 | 2010-01-15 09:41:01 +0100 | [diff] [blame] | 255 | env->exception_index = -1; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 256 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 257 | } |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 258 | } |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 259 | |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 260 | next_tb = 0; /* force lookup of first TB */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 261 | for(;;) { |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 262 | interrupt_request = env->interrupt_request; |
malc | e1638bd | 2008-11-06 18:54:46 +0000 | [diff] [blame] | 263 | if (unlikely(interrupt_request)) { |
| 264 | if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) { |
| 265 | /* Mask out external interrupts for this step. */ |
Richard Henderson | 3125f76 | 2011-05-04 13:34:25 -0700 | [diff] [blame] | 266 | interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK; |
malc | e1638bd | 2008-11-06 18:54:46 +0000 | [diff] [blame] | 267 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 268 | if (interrupt_request & CPU_INTERRUPT_DEBUG) { |
| 269 | env->interrupt_request &= ~CPU_INTERRUPT_DEBUG; |
| 270 | env->exception_index = EXCP_DEBUG; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 271 | cpu_loop_exit(env); |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 272 | } |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 273 | #if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \ |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 274 | defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \ |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 275 | defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32) |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 276 | if (interrupt_request & CPU_INTERRUPT_HALT) { |
| 277 | env->interrupt_request &= ~CPU_INTERRUPT_HALT; |
| 278 | env->halted = 1; |
| 279 | env->exception_index = EXCP_HLT; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 280 | cpu_loop_exit(env); |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 281 | } |
| 282 | #endif |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 283 | #if defined(TARGET_I386) |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 284 | if (interrupt_request & CPU_INTERRUPT_INIT) { |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 285 | svm_check_intercept(env, SVM_EXIT_INIT); |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 286 | do_cpu_init(env); |
| 287 | env->exception_index = EXCP_HALTED; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 288 | cpu_loop_exit(env); |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 289 | } else if (interrupt_request & CPU_INTERRUPT_SIPI) { |
| 290 | do_cpu_sipi(env); |
| 291 | } else if (env->hflags2 & HF2_GIF_MASK) { |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 292 | if ((interrupt_request & CPU_INTERRUPT_SMI) && |
| 293 | !(env->hflags & HF_SMM_MASK)) { |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 294 | svm_check_intercept(env, SVM_EXIT_SMI); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 295 | env->interrupt_request &= ~CPU_INTERRUPT_SMI; |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 296 | do_smm_enter(env); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 297 | next_tb = 0; |
| 298 | } else if ((interrupt_request & CPU_INTERRUPT_NMI) && |
| 299 | !(env->hflags2 & HF2_NMI_MASK)) { |
| 300 | env->interrupt_request &= ~CPU_INTERRUPT_NMI; |
| 301 | env->hflags2 |= HF2_NMI_MASK; |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 302 | do_interrupt_x86_hardirq(env, EXCP02_NMI, 1); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 303 | next_tb = 0; |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 304 | } else if (interrupt_request & CPU_INTERRUPT_MCE) { |
| 305 | env->interrupt_request &= ~CPU_INTERRUPT_MCE; |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 306 | do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0); |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 307 | next_tb = 0; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 308 | } else if ((interrupt_request & CPU_INTERRUPT_HARD) && |
| 309 | (((env->hflags2 & HF2_VINTR_MASK) && |
| 310 | (env->hflags2 & HF2_HIF_MASK)) || |
| 311 | (!(env->hflags2 & HF2_VINTR_MASK) && |
| 312 | (env->eflags & IF_MASK && |
| 313 | !(env->hflags & HF_INHIBIT_IRQ_MASK))))) { |
| 314 | int intno; |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 315 | svm_check_intercept(env, SVM_EXIT_INTR); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 316 | env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ); |
| 317 | intno = cpu_get_pic_interrupt(env); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 318 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno); |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 319 | do_interrupt_x86_hardirq(env, intno, 1); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 320 | /* ensure that no TB jump will be modified as |
| 321 | the program flow was changed */ |
| 322 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 323 | #if !defined(CONFIG_USER_ONLY) |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 324 | } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) && |
| 325 | (env->eflags & IF_MASK) && |
| 326 | !(env->hflags & HF_INHIBIT_IRQ_MASK)) { |
| 327 | int intno; |
| 328 | /* FIXME: this should respect TPR */ |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 329 | svm_check_intercept(env, SVM_EXIT_VINTR); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 330 | intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector)); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 331 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno); |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 332 | do_interrupt_x86_hardirq(env, intno, 1); |
aurel32 | d40c54d | 2008-12-13 12:33:02 +0000 | [diff] [blame] | 333 | env->interrupt_request &= ~CPU_INTERRUPT_VIRQ; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 334 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 335 | #endif |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 336 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 337 | } |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 338 | #elif defined(TARGET_PPC) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 339 | #if 0 |
| 340 | if ((interrupt_request & CPU_INTERRUPT_RESET)) { |
Blue Swirl | d84bda4 | 2009-11-07 10:36:04 +0000 | [diff] [blame] | 341 | cpu_reset(env); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 342 | } |
| 343 | #endif |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 344 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 345 | ppc_hw_interrupt(env); |
| 346 | if (env->pending_interrupts == 0) |
| 347 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 348 | next_tb = 0; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 349 | } |
Michael Walle | 81ea0e1 | 2011-02-17 23:45:02 +0100 | [diff] [blame] | 350 | #elif defined(TARGET_LM32) |
| 351 | if ((interrupt_request & CPU_INTERRUPT_HARD) |
| 352 | && (env->ie & IE_IE)) { |
| 353 | env->exception_index = EXCP_IRQ; |
| 354 | do_interrupt(env); |
| 355 | next_tb = 0; |
| 356 | } |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 357 | #elif defined(TARGET_MICROBLAZE) |
| 358 | if ((interrupt_request & CPU_INTERRUPT_HARD) |
| 359 | && (env->sregs[SR_MSR] & MSR_IE) |
| 360 | && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP)) |
| 361 | && !(env->iflags & (D_FLAG | IMM_FLAG))) { |
| 362 | env->exception_index = EXCP_IRQ; |
| 363 | do_interrupt(env); |
| 364 | next_tb = 0; |
| 365 | } |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 366 | #elif defined(TARGET_MIPS) |
| 367 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
Aurelien Jarno | 4cdc1cd | 2010-12-25 22:56:32 +0100 | [diff] [blame] | 368 | cpu_mips_hw_interrupts_pending(env)) { |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 369 | /* Raise it */ |
| 370 | env->exception_index = EXCP_EXT_INTERRUPT; |
| 371 | env->error_code = 0; |
| 372 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 373 | next_tb = 0; |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 374 | } |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 375 | #elif defined(TARGET_SPARC) |
Igor V. Kovalenko | d532b26 | 2010-01-07 23:28:31 +0300 | [diff] [blame] | 376 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 377 | if (cpu_interrupts_enabled(env) && |
| 378 | env->interrupt_index > 0) { |
| 379 | int pil = env->interrupt_index & 0xf; |
| 380 | int type = env->interrupt_index & 0xf0; |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 381 | |
Igor V. Kovalenko | d532b26 | 2010-01-07 23:28:31 +0300 | [diff] [blame] | 382 | if (((type == TT_EXTINT) && |
| 383 | cpu_pil_allowed(env, pil)) || |
| 384 | type != TT_EXTINT) { |
| 385 | env->exception_index = env->interrupt_index; |
| 386 | do_interrupt(env); |
| 387 | next_tb = 0; |
| 388 | } |
| 389 | } |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 390 | } |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 391 | #elif defined(TARGET_ARM) |
| 392 | if (interrupt_request & CPU_INTERRUPT_FIQ |
| 393 | && !(env->uncached_cpsr & CPSR_F)) { |
| 394 | env->exception_index = EXCP_FIQ; |
| 395 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 396 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 397 | } |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 398 | /* ARMv7-M interrupt return works by loading a magic value |
| 399 | into the PC. On real hardware the load causes the |
| 400 | return to occur. The qemu implementation performs the |
| 401 | jump normally, then does the exception return when the |
| 402 | CPU tries to execute code at the magic address. |
| 403 | This will cause the magic PC value to be pushed to |
Stefan Weil | a1c7273 | 2011-04-28 17:20:38 +0200 | [diff] [blame] | 404 | the stack if an interrupt occurred at the wrong time. |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 405 | We avoid this by disabling interrupts when |
| 406 | pc contains a magic address. */ |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 407 | if (interrupt_request & CPU_INTERRUPT_HARD |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 408 | && ((IS_M(env) && env->regs[15] < 0xfffffff0) |
| 409 | || !(env->uncached_cpsr & CPSR_I))) { |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 410 | env->exception_index = EXCP_IRQ; |
| 411 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 412 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 413 | } |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 414 | #elif defined(TARGET_UNICORE32) |
| 415 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 416 | && !(env->uncached_asr & ASR_I)) { |
| 417 | do_interrupt(env); |
| 418 | next_tb = 0; |
| 419 | } |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 420 | #elif defined(TARGET_SH4) |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 421 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 422 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 423 | next_tb = 0; |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 424 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 425 | #elif defined(TARGET_ALPHA) |
Richard Henderson | 6a80e08 | 2011-04-18 15:09:09 -0700 | [diff] [blame] | 426 | { |
| 427 | int idx = -1; |
| 428 | /* ??? This hard-codes the OSF/1 interrupt levels. */ |
| 429 | switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) { |
| 430 | case 0 ... 3: |
| 431 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 432 | idx = EXCP_DEV_INTERRUPT; |
| 433 | } |
| 434 | /* FALLTHRU */ |
| 435 | case 4: |
| 436 | if (interrupt_request & CPU_INTERRUPT_TIMER) { |
| 437 | idx = EXCP_CLK_INTERRUPT; |
| 438 | } |
| 439 | /* FALLTHRU */ |
| 440 | case 5: |
| 441 | if (interrupt_request & CPU_INTERRUPT_SMP) { |
| 442 | idx = EXCP_SMP_INTERRUPT; |
| 443 | } |
| 444 | /* FALLTHRU */ |
| 445 | case 6: |
| 446 | if (interrupt_request & CPU_INTERRUPT_MCHK) { |
| 447 | idx = EXCP_MCHK; |
| 448 | } |
| 449 | } |
| 450 | if (idx >= 0) { |
| 451 | env->exception_index = idx; |
| 452 | env->error_code = 0; |
| 453 | do_interrupt(env); |
| 454 | next_tb = 0; |
| 455 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 456 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 457 | #elif defined(TARGET_CRIS) |
edgar_igl | 1b1a38b | 2008-06-09 23:18:06 +0000 | [diff] [blame] | 458 | if (interrupt_request & CPU_INTERRUPT_HARD |
Edgar E. Iglesias | fb9fb69 | 2010-02-15 11:17:33 +0100 | [diff] [blame] | 459 | && (env->pregs[PR_CCS] & I_FLAG) |
| 460 | && !env->locked_irq) { |
edgar_igl | 1b1a38b | 2008-06-09 23:18:06 +0000 | [diff] [blame] | 461 | env->exception_index = EXCP_IRQ; |
| 462 | do_interrupt(env); |
| 463 | next_tb = 0; |
| 464 | } |
| 465 | if (interrupt_request & CPU_INTERRUPT_NMI |
| 466 | && (env->pregs[PR_CCS] & M_FLAG)) { |
| 467 | env->exception_index = EXCP_NMI; |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 468 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 469 | next_tb = 0; |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 470 | } |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 471 | #elif defined(TARGET_M68K) |
| 472 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 473 | && ((env->sr & SR_I) >> SR_I_SHIFT) |
| 474 | < env->pending_level) { |
| 475 | /* Real hardware gets the interrupt vector via an |
| 476 | IACK cycle at this point. Current emulated |
| 477 | hardware doesn't rely on this, so we |
| 478 | provide/save the vector when the interrupt is |
| 479 | first signalled. */ |
| 480 | env->exception_index = env->pending_vector; |
Blue Swirl | 3c68882 | 2011-05-21 07:55:24 +0000 | [diff] [blame] | 481 | do_interrupt_m68k_hardirq(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 482 | next_tb = 0; |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 483 | } |
Alexander Graf | 3110e29 | 2011-04-15 17:32:48 +0200 | [diff] [blame] | 484 | #elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY) |
| 485 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
| 486 | (env->psw.mask & PSW_MASK_EXT)) { |
| 487 | do_interrupt(env); |
| 488 | next_tb = 0; |
| 489 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 490 | #endif |
Stefan Weil | ff2712b | 2011-04-28 17:20:35 +0200 | [diff] [blame] | 491 | /* Don't use the cached interrupt_request value, |
bellard | 9d05095 | 2006-05-22 22:03:52 +0000 | [diff] [blame] | 492 | do_interrupt may have updated the EXITTB flag. */ |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 493 | if (env->interrupt_request & CPU_INTERRUPT_EXITTB) { |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 494 | env->interrupt_request &= ~CPU_INTERRUPT_EXITTB; |
| 495 | /* ensure that no TB jump will be modified as |
| 496 | the program flow was changed */ |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 497 | next_tb = 0; |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 498 | } |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 499 | } |
| 500 | if (unlikely(env->exit_request)) { |
| 501 | env->exit_request = 0; |
| 502 | env->exception_index = EXCP_INTERRUPT; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 503 | cpu_loop_exit(env); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 504 | } |
Richard Henderson | a73b1fd | 2010-04-28 16:07:57 -0700 | [diff] [blame] | 505 | #if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC) |
aliguori | 8fec2b8 | 2009-01-15 22:36:53 +0000 | [diff] [blame] | 506 | if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) { |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 507 | /* restore flags in standard format */ |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 508 | #if defined(TARGET_I386) |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 509 | env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP) |
| 510 | | (DF & DF_MASK); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 511 | log_cpu_state(env, X86_DUMP_CCOP); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 512 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 513 | #elif defined(TARGET_M68K) |
| 514 | cpu_m68k_flush_flags(env, env->cc_op); |
| 515 | env->cc_op = CC_OP_FLAGS; |
| 516 | env->sr = (env->sr & 0xffe0) |
| 517 | | env->cc_dest | (env->cc_x << 4); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 518 | log_cpu_state(env, 0); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 519 | #else |
Richard Henderson | a73b1fd | 2010-04-28 16:07:57 -0700 | [diff] [blame] | 520 | log_cpu_state(env, 0); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 521 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 522 | } |
Richard Henderson | a73b1fd | 2010-04-28 16:07:57 -0700 | [diff] [blame] | 523 | #endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */ |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 524 | spin_lock(&tb_lock); |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 525 | tb = tb_find_fast(env); |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 526 | /* Note: we do it here to avoid a gcc bug on Mac OS X when |
| 527 | doing it in tb_find_slow */ |
| 528 | if (tb_invalidated_flag) { |
| 529 | /* as some TB could have been invalidated because |
| 530 | of memory exceptions while generating the code, we |
| 531 | must recompute the hash index here */ |
| 532 | next_tb = 0; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 533 | tb_invalidated_flag = 0; |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 534 | } |
Juan Quintela | f0667e6 | 2009-07-27 16:13:05 +0200 | [diff] [blame] | 535 | #ifdef CONFIG_DEBUG_EXEC |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 536 | qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n", |
| 537 | (long)tb->tc_ptr, tb->pc, |
| 538 | lookup_symbol(tb->pc)); |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 539 | #endif |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 540 | /* see if we can patch the calling TB. When the TB |
| 541 | spans two pages, we cannot safely do a direct |
| 542 | jump. */ |
Paolo Bonzini | 040f2fb | 2010-01-15 08:56:36 +0100 | [diff] [blame] | 543 | if (next_tb != 0 && tb->page_addr[1] == -1) { |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 544 | tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 545 | } |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 546 | spin_unlock(&tb_lock); |
malc | 55e8b85 | 2008-11-04 14:18:13 +0000 | [diff] [blame] | 547 | |
| 548 | /* cpu_interrupt might be called while translating the |
| 549 | TB, but before it is linked into a potentially |
| 550 | infinite loop and becomes env->current_tb. Avoid |
| 551 | starting execution if there is a pending interrupt. */ |
Jan Kiszka | b0052d1 | 2010-06-25 16:56:50 +0200 | [diff] [blame] | 552 | env->current_tb = tb; |
| 553 | barrier(); |
| 554 | if (likely(!env->exit_request)) { |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 555 | tc_ptr = tb->tc_ptr; |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 556 | /* execute the generated code */ |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 557 | next_tb = tcg_qemu_tb_exec(env, tc_ptr); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 558 | if ((next_tb & 3) == 2) { |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 559 | /* Instruction counter expired. */ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 560 | int insns_left; |
| 561 | tb = (TranslationBlock *)(long)(next_tb & ~3); |
| 562 | /* Restore PC. */ |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 563 | cpu_pc_from_tb(env, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 564 | insns_left = env->icount_decr.u32; |
| 565 | if (env->icount_extra && insns_left >= 0) { |
| 566 | /* Refill decrementer and continue execution. */ |
| 567 | env->icount_extra += insns_left; |
| 568 | if (env->icount_extra > 0xffff) { |
| 569 | insns_left = 0xffff; |
| 570 | } else { |
| 571 | insns_left = env->icount_extra; |
| 572 | } |
| 573 | env->icount_extra -= insns_left; |
| 574 | env->icount_decr.u16.low = insns_left; |
| 575 | } else { |
| 576 | if (insns_left > 0) { |
| 577 | /* Execute remaining instructions. */ |
Blue Swirl | cea5f9a | 2011-05-15 16:03:25 +0000 | [diff] [blame] | 578 | cpu_exec_nocache(env, insns_left, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 579 | } |
| 580 | env->exception_index = EXCP_INTERRUPT; |
| 581 | next_tb = 0; |
Blue Swirl | 1162c04 | 2011-05-14 12:52:35 +0000 | [diff] [blame] | 582 | cpu_loop_exit(env); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 583 | } |
| 584 | } |
| 585 | } |
Jan Kiszka | b0052d1 | 2010-06-25 16:56:50 +0200 | [diff] [blame] | 586 | env->current_tb = NULL; |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 587 | /* reset soft MMU for next block (it can currently |
| 588 | only be set by a memory fault) */ |
ths | 50a518e | 2007-06-03 18:52:15 +0000 | [diff] [blame] | 589 | } /* for(;;) */ |
Jan Kiszka | 0d10193 | 2011-07-02 09:50:51 +0200 | [diff] [blame] | 590 | } else { |
| 591 | /* Reload env after longjmp - the compiler may have smashed all |
| 592 | * local variables as longjmp is marked 'noreturn'. */ |
| 593 | env = cpu_single_env; |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 594 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 595 | } /* for(;;) */ |
| 596 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 597 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 598 | #if defined(TARGET_I386) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 599 | /* restore flags in standard format */ |
Blue Swirl | e694d4e | 2011-05-16 19:38:48 +0000 | [diff] [blame] | 600 | env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP) |
| 601 | | (DF & DF_MASK); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 602 | #elif defined(TARGET_ARM) |
bellard | b7bcbe9 | 2005-02-22 19:27:29 +0000 | [diff] [blame] | 603 | /* XXX: Save/restore host fpu exception state?. */ |
Guan Xuetao | d2fbca9 | 2011-04-12 16:27:03 +0800 | [diff] [blame] | 604 | #elif defined(TARGET_UNICORE32) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 605 | #elif defined(TARGET_SPARC) |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 606 | #elif defined(TARGET_PPC) |
Michael Walle | 81ea0e1 | 2011-02-17 23:45:02 +0100 | [diff] [blame] | 607 | #elif defined(TARGET_LM32) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 608 | #elif defined(TARGET_M68K) |
| 609 | cpu_m68k_flush_flags(env, env->cc_op); |
| 610 | env->cc_op = CC_OP_FLAGS; |
| 611 | env->sr = (env->sr & 0xffe0) |
| 612 | | env->cc_dest | (env->cc_x << 4); |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 613 | #elif defined(TARGET_MICROBLAZE) |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 614 | #elif defined(TARGET_MIPS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 615 | #elif defined(TARGET_SH4) |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 616 | #elif defined(TARGET_ALPHA) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 617 | #elif defined(TARGET_CRIS) |
Alexander Graf | 10ec511 | 2009-12-05 12:44:21 +0100 | [diff] [blame] | 618 | #elif defined(TARGET_S390X) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 619 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 620 | #else |
| 621 | #error unsupported target CPU |
| 622 | #endif |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 623 | |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 624 | /* fail safe : never use cpu_single_env outside cpu_exec() */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 625 | cpu_single_env = NULL; |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 626 | return ret; |
| 627 | } |