blob: 242d608e6db1c250250d8b9effa27ddd0fd3e717 [file] [log] [blame]
bellardc896fe22008-02-01 10:05:41 +00001/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Aurelien Jarnoc61aaf72010-06-03 19:40:04 +020024
25/*
26 * DEF(name, oargs, iargs, cargs, flags)
27 */
bellardc896fe22008-02-01 10:05:41 +000028
29/* predefined ops */
Richard Hendersonc1a61f62013-05-02 11:57:40 +010030DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT)
31DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
32
33/* variable number of parameters */
Richard Henderson96d0ee72014-04-25 15:19:33 -040034DEF(call, 0, 0, 3, TCG_OPF_CALL_CLOBBER | TCG_OPF_NOT_PRESENT)
Richard Hendersonc1a61f62013-05-02 11:57:40 +010035
Aurelien Jarno344028b2012-10-09 21:53:08 +020036DEF(br, 0, 0, 1, TCG_OPF_BB_END)
bellardc896fe22008-02-01 10:05:41 +000037
Richard Henderson25c012b2019-05-17 13:39:56 -070038#define IMPL(X) (__builtin_constant_p(X) && (X) <= 0 ? TCG_OPF_NOT_PRESENT : 0)
Richard Henderson25c4d9c2011-08-17 14:11:46 -070039#if TCG_TARGET_REG_BITS == 32
40# define IMPL64 TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT
41#else
42# define IMPL64 TCG_OPF_64BIT
43#endif
44
Pranith Kumarf65e19b2016-07-14 16:20:13 -040045DEF(mb, 0, 0, 1, 0)
46
Richard Henderson96d0ee72014-04-25 15:19:33 -040047DEF(mov_i32, 1, 1, 0, TCG_OPF_NOT_PRESENT)
48DEF(movi_i32, 1, 0, 1, TCG_OPF_NOT_PRESENT)
Aurelien Jarnoc61aaf72010-06-03 19:40:04 +020049DEF(setcond_i32, 1, 2, 1, 0)
Richard Hendersonffc5ea02012-09-21 10:13:34 -070050DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32))
bellardc896fe22008-02-01 10:05:41 +000051/* load/store */
Aurelien Jarnoc61aaf72010-06-03 19:40:04 +020052DEF(ld8u_i32, 1, 1, 1, 0)
53DEF(ld8s_i32, 1, 1, 1, 0)
54DEF(ld16u_i32, 1, 1, 1, 0)
55DEF(ld16s_i32, 1, 1, 1, 0)
56DEF(ld_i32, 1, 1, 1, 0)
Aurelien Jarnob202d412012-10-09 21:53:08 +020057DEF(st8_i32, 0, 2, 1, 0)
58DEF(st16_i32, 0, 2, 1, 0)
59DEF(st_i32, 0, 2, 1, 0)
bellardc896fe22008-02-01 10:05:41 +000060/* arith */
Aurelien Jarnoc61aaf72010-06-03 19:40:04 +020061DEF(add_i32, 1, 2, 0, 0)
62DEF(sub_i32, 1, 2, 0, 0)
63DEF(mul_i32, 1, 2, 0, 0)
Richard Henderson25c4d9c2011-08-17 14:11:46 -070064DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
65DEF(divu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
Richard Hendersonca675f42013-03-11 22:41:47 -070066DEF(rem_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
67DEF(remu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32))
Richard Henderson25c4d9c2011-08-17 14:11:46 -070068DEF(div2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
69DEF(divu2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32))
Aurelien Jarnoc61aaf72010-06-03 19:40:04 +020070DEF(and_i32, 1, 2, 0, 0)
71DEF(or_i32, 1, 2, 0, 0)
72DEF(xor_i32, 1, 2, 0, 0)
aurel32d42f1832009-03-09 18:50:53 +000073/* shifts/rotates */
Aurelien Jarnoc61aaf72010-06-03 19:40:04 +020074DEF(shl_i32, 1, 2, 0, 0)
75DEF(shr_i32, 1, 2, 0, 0)
76DEF(sar_i32, 1, 2, 0, 0)
Richard Henderson25c4d9c2011-08-17 14:11:46 -070077DEF(rotl_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
78DEF(rotr_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32))
79DEF(deposit_i32, 1, 2, 2, IMPL(TCG_TARGET_HAS_deposit_i32))
Richard Henderson7ec8bab2016-10-14 12:04:32 -050080DEF(extract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_extract_i32))
81DEF(sextract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_sextract_i32))
Richard Hendersonfce12962019-02-25 10:29:25 -080082DEF(extract2_i32, 1, 2, 1, IMPL(TCG_TARGET_HAS_extract2_i32))
bellardc896fe22008-02-01 10:05:41 +000083
Aurelien Jarno344028b2012-10-09 21:53:08 +020084DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END)
bellardc896fe22008-02-01 10:05:41 +000085
Richard Hendersone6a72732013-02-19 23:51:49 -080086DEF(add2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_add2_i32))
87DEF(sub2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_sub2_i32))
88DEF(mulu2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_mulu2_i32))
Richard Henderson4d3203f2013-02-19 23:51:53 -080089DEF(muls2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_muls2_i32))
Richard Henderson03271522013-08-14 14:35:56 -070090DEF(muluh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_muluh_i32))
91DEF(mulsh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_mulsh_i32))
Aurelien Jarno344028b2012-10-09 21:53:08 +020092DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | IMPL(TCG_TARGET_REG_BITS == 32))
Richard Henderson25c4d9c2011-08-17 14:11:46 -070093DEF(setcond2_i32, 1, 4, 1, IMPL(TCG_TARGET_REG_BITS == 32))
94
95DEF(ext8s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8s_i32))
96DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32))
97DEF(ext8u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8u_i32))
98DEF(ext16u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16u_i32))
99DEF(bswap16_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap16_i32))
100DEF(bswap32_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap32_i32))
101DEF(not_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_not_i32))
102DEF(neg_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_neg_i32))
103DEF(andc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_andc_i32))
104DEF(orc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_orc_i32))
105DEF(eqv_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_eqv_i32))
106DEF(nand_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nand_i32))
107DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32))
Richard Henderson0e28d002016-11-16 09:23:28 +0100108DEF(clz_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_clz_i32))
109DEF(ctz_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_ctz_i32))
Richard Hendersona768e4e2016-11-21 11:13:39 +0100110DEF(ctpop_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ctpop_i32))
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700111
Richard Henderson96d0ee72014-04-25 15:19:33 -0400112DEF(mov_i64, 1, 1, 0, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT)
113DEF(movi_i64, 1, 0, 1, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT)
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700114DEF(setcond_i64, 1, 2, 1, IMPL64)
Richard Hendersonffc5ea02012-09-21 10:13:34 -0700115DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64))
bellardc896fe22008-02-01 10:05:41 +0000116/* load/store */
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700117DEF(ld8u_i64, 1, 1, 1, IMPL64)
118DEF(ld8s_i64, 1, 1, 1, IMPL64)
119DEF(ld16u_i64, 1, 1, 1, IMPL64)
120DEF(ld16s_i64, 1, 1, 1, IMPL64)
121DEF(ld32u_i64, 1, 1, 1, IMPL64)
122DEF(ld32s_i64, 1, 1, 1, IMPL64)
123DEF(ld_i64, 1, 1, 1, IMPL64)
Aurelien Jarnob202d412012-10-09 21:53:08 +0200124DEF(st8_i64, 0, 2, 1, IMPL64)
125DEF(st16_i64, 0, 2, 1, IMPL64)
126DEF(st32_i64, 0, 2, 1, IMPL64)
127DEF(st_i64, 0, 2, 1, IMPL64)
bellardc896fe22008-02-01 10:05:41 +0000128/* arith */
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700129DEF(add_i64, 1, 2, 0, IMPL64)
130DEF(sub_i64, 1, 2, 0, IMPL64)
131DEF(mul_i64, 1, 2, 0, IMPL64)
132DEF(div_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
133DEF(divu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64))
Richard Hendersonca675f42013-03-11 22:41:47 -0700134DEF(rem_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
135DEF(remu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64))
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700136DEF(div2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
137DEF(divu2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64))
138DEF(and_i64, 1, 2, 0, IMPL64)
139DEF(or_i64, 1, 2, 0, IMPL64)
140DEF(xor_i64, 1, 2, 0, IMPL64)
aurel32d42f1832009-03-09 18:50:53 +0000141/* shifts/rotates */
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700142DEF(shl_i64, 1, 2, 0, IMPL64)
143DEF(shr_i64, 1, 2, 0, IMPL64)
144DEF(sar_i64, 1, 2, 0, IMPL64)
145DEF(rotl_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
146DEF(rotr_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64))
147DEF(deposit_i64, 1, 2, 2, IMPL64 | IMPL(TCG_TARGET_HAS_deposit_i64))
Richard Henderson7ec8bab2016-10-14 12:04:32 -0500148DEF(extract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_extract_i64))
149DEF(sextract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_sextract_i64))
Richard Hendersonfce12962019-02-25 10:29:25 -0800150DEF(extract2_i64, 1, 2, 1, IMPL64 | IMPL(TCG_TARGET_HAS_extract2_i64))
bellardc896fe22008-02-01 10:05:41 +0000151
Aurelien Jarno4f2331e2015-07-27 12:41:45 +0200152/* size changing ops */
153DEF(ext_i32_i64, 1, 1, 0, IMPL64)
154DEF(extu_i32_i64, 1, 1, 0, IMPL64)
Richard Henderson609ad702015-07-24 07:16:00 -0700155DEF(extrl_i64_i32, 1, 1, 0,
156 IMPL(TCG_TARGET_HAS_extrl_i64_i32)
157 | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
158DEF(extrh_i64_i32, 1, 1, 0,
159 IMPL(TCG_TARGET_HAS_extrh_i64_i32)
Richard Henderson4bb7a412013-09-09 17:03:24 -0700160 | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0))
161
Aurelien Jarno344028b2012-10-09 21:53:08 +0200162DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | IMPL64)
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700163DEF(ext8s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8s_i64))
164DEF(ext16s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16s_i64))
165DEF(ext32s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32s_i64))
166DEF(ext8u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8u_i64))
167DEF(ext16u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16u_i64))
168DEF(ext32u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32u_i64))
169DEF(bswap16_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap16_i64))
170DEF(bswap32_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap32_i64))
171DEF(bswap64_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap64_i64))
172DEF(not_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_not_i64))
173DEF(neg_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_neg_i64))
174DEF(andc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_andc_i64))
175DEF(orc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_orc_i64))
176DEF(eqv_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_eqv_i64))
177DEF(nand_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nand_i64))
178DEF(nor_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nor_i64))
Richard Henderson0e28d002016-11-16 09:23:28 +0100179DEF(clz_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_clz_i64))
180DEF(ctz_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ctz_i64))
Richard Hendersona768e4e2016-11-21 11:13:39 +0100181DEF(ctpop_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ctpop_i64))
bellardc896fe22008-02-01 10:05:41 +0000182
Richard Hendersond7156f72013-02-19 23:51:52 -0800183DEF(add2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_add2_i64))
184DEF(sub2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_sub2_i64))
185DEF(mulu2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulu2_i64))
Richard Henderson4d3203f2013-02-19 23:51:53 -0800186DEF(muls2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muls2_i64))
Richard Hendersonf2f1dde2018-03-26 20:37:24 -0700187DEF(muluh_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muluh_i64))
188DEF(mulsh_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulsh_i64))
Richard Hendersond7156f72013-02-19 23:51:52 -0800189
James Hoganc0e40db2015-10-02 13:24:12 +0100190#define TLADDR_ARGS (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS ? 1 : 2)
191#define DATA64_ARGS (TCG_TARGET_REG_BITS == 64 ? 1 : 2)
192
bellardc896fe22008-02-01 10:05:41 +0000193/* QEMU specific */
James Hoganc0e40db2015-10-02 13:24:12 +0100194DEF(insn_start, 0, 0, TLADDR_ARGS * TARGET_INSN_START_WORDS,
195 TCG_OPF_NOT_PRESENT)
Richard Hendersonae36a242018-11-27 13:45:08 -0800196DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END)
197DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END)
198DEF(goto_ptr, 0, 1, 0,
199 TCG_OPF_BB_EXIT | TCG_OPF_BB_END | IMPL(TCG_TARGET_HAS_goto_ptr))
Richard Hendersonf713d6a2013-09-04 08:11:05 -0700200
Richard Henderson59227d52015-05-12 11:51:44 -0700201DEF(qemu_ld_i32, 1, TLADDR_ARGS, 1,
Richard Henderson3d1b2ff2014-05-29 13:57:57 -0700202 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
Richard Henderson59227d52015-05-12 11:51:44 -0700203DEF(qemu_st_i32, 0, TLADDR_ARGS + 1, 1,
Richard Henderson3d1b2ff2014-05-29 13:57:57 -0700204 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
Richard Henderson59227d52015-05-12 11:51:44 -0700205DEF(qemu_ld_i64, DATA64_ARGS, TLADDR_ARGS, 1,
Richard Henderson3d1b2ff2014-05-29 13:57:57 -0700206 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
Richard Henderson59227d52015-05-12 11:51:44 -0700207DEF(qemu_st_i64, 0, TLADDR_ARGS + DATA64_ARGS, 1,
Richard Henderson3d1b2ff2014-05-29 13:57:57 -0700208 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT)
Richard Hendersonf713d6a2013-09-04 08:11:05 -0700209
Richard Hendersond2fd7452017-09-14 13:53:46 -0700210/* Host vector support. */
211
212#define IMPLVEC TCG_OPF_VECTOR | IMPL(TCG_TARGET_MAYBE_vec)
213
214DEF(mov_vec, 1, 1, 0, TCG_OPF_VECTOR | TCG_OPF_NOT_PRESENT)
215DEF(dupi_vec, 1, 0, 1, TCG_OPF_VECTOR | TCG_OPF_NOT_PRESENT)
216
217DEF(dup_vec, 1, 1, 0, IMPLVEC)
218DEF(dup2_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_REG_BITS == 32))
219
220DEF(ld_vec, 1, 1, 1, IMPLVEC)
221DEF(st_vec, 0, 2, 1, IMPLVEC)
Richard Henderson37ee55a2019-03-17 01:55:22 +0000222DEF(dupm_vec, 1, 1, 1, IMPLVEC)
Richard Hendersond2fd7452017-09-14 13:53:46 -0700223
224DEF(add_vec, 1, 2, 0, IMPLVEC)
225DEF(sub_vec, 1, 2, 0, IMPLVEC)
Richard Henderson37740302017-11-21 10:11:14 +0100226DEF(mul_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_mul_vec))
Richard Hendersond2fd7452017-09-14 13:53:46 -0700227DEF(neg_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_neg_vec))
Richard Hendersonbcefc902019-04-17 13:53:02 -1000228DEF(abs_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_abs_vec))
Richard Henderson8afaf052018-12-17 18:01:47 -0800229DEF(ssadd_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
230DEF(usadd_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
231DEF(sssub_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
232DEF(ussub_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec))
Richard Hendersondd0a0fc2018-12-17 19:35:46 -0800233DEF(smin_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
234DEF(umin_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
235DEF(smax_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
236DEF(umax_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec))
Richard Hendersond2fd7452017-09-14 13:53:46 -0700237
238DEF(and_vec, 1, 2, 0, IMPLVEC)
239DEF(or_vec, 1, 2, 0, IMPLVEC)
240DEF(xor_vec, 1, 2, 0, IMPLVEC)
241DEF(andc_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_andc_vec))
242DEF(orc_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_orc_vec))
243DEF(not_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_not_vec))
244
Richard Hendersond0ec9792017-11-17 14:35:11 +0100245DEF(shli_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec))
246DEF(shri_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec))
247DEF(sari_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec))
248
249DEF(shls_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec))
250DEF(shrs_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec))
251DEF(sars_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec))
252
253DEF(shlv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec))
254DEF(shrv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec))
255DEF(sarv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec))
256
Richard Henderson212be172017-11-17 20:47:42 +0100257DEF(cmp_vec, 1, 2, 1, IMPLVEC)
258
Richard Henderson38dc1292019-04-30 11:02:23 -0700259DEF(bitsel_vec, 1, 3, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_bitsel_vec))
Richard Hendersonf75da292019-04-30 13:01:12 -0700260DEF(cmpsel_vec, 1, 4, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_cmpsel_vec))
Richard Henderson38dc1292019-04-30 11:02:23 -0700261
Richard Hendersondb432672017-09-15 14:11:45 -0700262DEF(last_generic, 0, 0, 0, TCG_OPF_NOT_PRESENT)
263
264#if TCG_TARGET_MAYBE_vec
265#include "tcg-target.opc.h"
266#endif
267
Richard Henderson3d1b2ff2014-05-29 13:57:57 -0700268#undef TLADDR_ARGS
269#undef DATA64_ARGS
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700270#undef IMPL
271#undef IMPL64
Richard Hendersond2fd7452017-09-14 13:53:46 -0700272#undef IMPLVEC
Aurelien Jarnoc61aaf72010-06-03 19:40:04 +0200273#undef DEF