bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Tiny Code Generator for QEMU |
| 3 | * |
| 4 | * Copyright (c) 2008 Fabrice Bellard |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
Aurelien Jarno | c61aaf7 | 2010-06-03 19:40:04 +0200 | [diff] [blame] | 24 | |
| 25 | /* |
| 26 | * DEF(name, oargs, iargs, cargs, flags) |
| 27 | */ |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 28 | |
| 29 | /* predefined ops */ |
Richard Henderson | c1a61f6 | 2013-05-02 11:57:40 +0100 | [diff] [blame] | 30 | DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT) |
| 31 | DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT) |
| 32 | |
| 33 | /* variable number of parameters */ |
Richard Henderson | 96d0ee7 | 2014-04-25 15:19:33 -0400 | [diff] [blame] | 34 | DEF(call, 0, 0, 3, TCG_OPF_CALL_CLOBBER | TCG_OPF_NOT_PRESENT) |
Richard Henderson | c1a61f6 | 2013-05-02 11:57:40 +0100 | [diff] [blame] | 35 | |
Aurelien Jarno | 344028b | 2012-10-09 21:53:08 +0200 | [diff] [blame] | 36 | DEF(br, 0, 0, 1, TCG_OPF_BB_END) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 37 | |
Richard Henderson | 25c012b | 2019-05-17 13:39:56 -0700 | [diff] [blame] | 38 | #define IMPL(X) (__builtin_constant_p(X) && (X) <= 0 ? TCG_OPF_NOT_PRESENT : 0) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 39 | #if TCG_TARGET_REG_BITS == 32 |
| 40 | # define IMPL64 TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT |
| 41 | #else |
| 42 | # define IMPL64 TCG_OPF_64BIT |
| 43 | #endif |
| 44 | |
Pranith Kumar | f65e19b | 2016-07-14 16:20:13 -0400 | [diff] [blame] | 45 | DEF(mb, 0, 0, 1, 0) |
| 46 | |
Richard Henderson | 96d0ee7 | 2014-04-25 15:19:33 -0400 | [diff] [blame] | 47 | DEF(mov_i32, 1, 1, 0, TCG_OPF_NOT_PRESENT) |
| 48 | DEF(movi_i32, 1, 0, 1, TCG_OPF_NOT_PRESENT) |
Aurelien Jarno | c61aaf7 | 2010-06-03 19:40:04 +0200 | [diff] [blame] | 49 | DEF(setcond_i32, 1, 2, 1, 0) |
Richard Henderson | ffc5ea0 | 2012-09-21 10:13:34 -0700 | [diff] [blame] | 50 | DEF(movcond_i32, 1, 4, 1, IMPL(TCG_TARGET_HAS_movcond_i32)) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 51 | /* load/store */ |
Aurelien Jarno | c61aaf7 | 2010-06-03 19:40:04 +0200 | [diff] [blame] | 52 | DEF(ld8u_i32, 1, 1, 1, 0) |
| 53 | DEF(ld8s_i32, 1, 1, 1, 0) |
| 54 | DEF(ld16u_i32, 1, 1, 1, 0) |
| 55 | DEF(ld16s_i32, 1, 1, 1, 0) |
| 56 | DEF(ld_i32, 1, 1, 1, 0) |
Aurelien Jarno | b202d41 | 2012-10-09 21:53:08 +0200 | [diff] [blame] | 57 | DEF(st8_i32, 0, 2, 1, 0) |
| 58 | DEF(st16_i32, 0, 2, 1, 0) |
| 59 | DEF(st_i32, 0, 2, 1, 0) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 60 | /* arith */ |
Aurelien Jarno | c61aaf7 | 2010-06-03 19:40:04 +0200 | [diff] [blame] | 61 | DEF(add_i32, 1, 2, 0, 0) |
| 62 | DEF(sub_i32, 1, 2, 0, 0) |
| 63 | DEF(mul_i32, 1, 2, 0, 0) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 64 | DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32)) |
| 65 | DEF(divu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32)) |
Richard Henderson | ca675f4 | 2013-03-11 22:41:47 -0700 | [diff] [blame] | 66 | DEF(rem_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32)) |
| 67 | DEF(remu_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rem_i32)) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 68 | DEF(div2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32)) |
| 69 | DEF(divu2_i32, 2, 3, 0, IMPL(TCG_TARGET_HAS_div2_i32)) |
Aurelien Jarno | c61aaf7 | 2010-06-03 19:40:04 +0200 | [diff] [blame] | 70 | DEF(and_i32, 1, 2, 0, 0) |
| 71 | DEF(or_i32, 1, 2, 0, 0) |
| 72 | DEF(xor_i32, 1, 2, 0, 0) |
aurel32 | d42f183 | 2009-03-09 18:50:53 +0000 | [diff] [blame] | 73 | /* shifts/rotates */ |
Aurelien Jarno | c61aaf7 | 2010-06-03 19:40:04 +0200 | [diff] [blame] | 74 | DEF(shl_i32, 1, 2, 0, 0) |
| 75 | DEF(shr_i32, 1, 2, 0, 0) |
| 76 | DEF(sar_i32, 1, 2, 0, 0) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 77 | DEF(rotl_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32)) |
| 78 | DEF(rotr_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_rot_i32)) |
| 79 | DEF(deposit_i32, 1, 2, 2, IMPL(TCG_TARGET_HAS_deposit_i32)) |
Richard Henderson | 7ec8bab | 2016-10-14 12:04:32 -0500 | [diff] [blame] | 80 | DEF(extract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_extract_i32)) |
| 81 | DEF(sextract_i32, 1, 1, 2, IMPL(TCG_TARGET_HAS_sextract_i32)) |
Richard Henderson | fce1296 | 2019-02-25 10:29:25 -0800 | [diff] [blame] | 82 | DEF(extract2_i32, 1, 2, 1, IMPL(TCG_TARGET_HAS_extract2_i32)) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 83 | |
Aurelien Jarno | 344028b | 2012-10-09 21:53:08 +0200 | [diff] [blame] | 84 | DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 85 | |
Richard Henderson | e6a7273 | 2013-02-19 23:51:49 -0800 | [diff] [blame] | 86 | DEF(add2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_add2_i32)) |
| 87 | DEF(sub2_i32, 2, 4, 0, IMPL(TCG_TARGET_HAS_sub2_i32)) |
| 88 | DEF(mulu2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_mulu2_i32)) |
Richard Henderson | 4d3203f | 2013-02-19 23:51:53 -0800 | [diff] [blame] | 89 | DEF(muls2_i32, 2, 2, 0, IMPL(TCG_TARGET_HAS_muls2_i32)) |
Richard Henderson | 0327152 | 2013-08-14 14:35:56 -0700 | [diff] [blame] | 90 | DEF(muluh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_muluh_i32)) |
| 91 | DEF(mulsh_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_mulsh_i32)) |
Aurelien Jarno | 344028b | 2012-10-09 21:53:08 +0200 | [diff] [blame] | 92 | DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | IMPL(TCG_TARGET_REG_BITS == 32)) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 93 | DEF(setcond2_i32, 1, 4, 1, IMPL(TCG_TARGET_REG_BITS == 32)) |
| 94 | |
| 95 | DEF(ext8s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8s_i32)) |
| 96 | DEF(ext16s_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16s_i32)) |
| 97 | DEF(ext8u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext8u_i32)) |
| 98 | DEF(ext16u_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ext16u_i32)) |
| 99 | DEF(bswap16_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap16_i32)) |
| 100 | DEF(bswap32_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_bswap32_i32)) |
| 101 | DEF(not_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_not_i32)) |
| 102 | DEF(neg_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_neg_i32)) |
| 103 | DEF(andc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_andc_i32)) |
| 104 | DEF(orc_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_orc_i32)) |
| 105 | DEF(eqv_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_eqv_i32)) |
| 106 | DEF(nand_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nand_i32)) |
| 107 | DEF(nor_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_nor_i32)) |
Richard Henderson | 0e28d00 | 2016-11-16 09:23:28 +0100 | [diff] [blame] | 108 | DEF(clz_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_clz_i32)) |
| 109 | DEF(ctz_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_ctz_i32)) |
Richard Henderson | a768e4e | 2016-11-21 11:13:39 +0100 | [diff] [blame] | 110 | DEF(ctpop_i32, 1, 1, 0, IMPL(TCG_TARGET_HAS_ctpop_i32)) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 111 | |
Richard Henderson | 96d0ee7 | 2014-04-25 15:19:33 -0400 | [diff] [blame] | 112 | DEF(mov_i64, 1, 1, 0, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT) |
| 113 | DEF(movi_i64, 1, 0, 1, TCG_OPF_64BIT | TCG_OPF_NOT_PRESENT) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 114 | DEF(setcond_i64, 1, 2, 1, IMPL64) |
Richard Henderson | ffc5ea0 | 2012-09-21 10:13:34 -0700 | [diff] [blame] | 115 | DEF(movcond_i64, 1, 4, 1, IMPL64 | IMPL(TCG_TARGET_HAS_movcond_i64)) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 116 | /* load/store */ |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 117 | DEF(ld8u_i64, 1, 1, 1, IMPL64) |
| 118 | DEF(ld8s_i64, 1, 1, 1, IMPL64) |
| 119 | DEF(ld16u_i64, 1, 1, 1, IMPL64) |
| 120 | DEF(ld16s_i64, 1, 1, 1, IMPL64) |
| 121 | DEF(ld32u_i64, 1, 1, 1, IMPL64) |
| 122 | DEF(ld32s_i64, 1, 1, 1, IMPL64) |
| 123 | DEF(ld_i64, 1, 1, 1, IMPL64) |
Aurelien Jarno | b202d41 | 2012-10-09 21:53:08 +0200 | [diff] [blame] | 124 | DEF(st8_i64, 0, 2, 1, IMPL64) |
| 125 | DEF(st16_i64, 0, 2, 1, IMPL64) |
| 126 | DEF(st32_i64, 0, 2, 1, IMPL64) |
| 127 | DEF(st_i64, 0, 2, 1, IMPL64) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 128 | /* arith */ |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 129 | DEF(add_i64, 1, 2, 0, IMPL64) |
| 130 | DEF(sub_i64, 1, 2, 0, IMPL64) |
| 131 | DEF(mul_i64, 1, 2, 0, IMPL64) |
| 132 | DEF(div_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64)) |
| 133 | DEF(divu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div_i64)) |
Richard Henderson | ca675f4 | 2013-03-11 22:41:47 -0700 | [diff] [blame] | 134 | DEF(rem_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64)) |
| 135 | DEF(remu_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rem_i64)) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 136 | DEF(div2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64)) |
| 137 | DEF(divu2_i64, 2, 3, 0, IMPL64 | IMPL(TCG_TARGET_HAS_div2_i64)) |
| 138 | DEF(and_i64, 1, 2, 0, IMPL64) |
| 139 | DEF(or_i64, 1, 2, 0, IMPL64) |
| 140 | DEF(xor_i64, 1, 2, 0, IMPL64) |
aurel32 | d42f183 | 2009-03-09 18:50:53 +0000 | [diff] [blame] | 141 | /* shifts/rotates */ |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 142 | DEF(shl_i64, 1, 2, 0, IMPL64) |
| 143 | DEF(shr_i64, 1, 2, 0, IMPL64) |
| 144 | DEF(sar_i64, 1, 2, 0, IMPL64) |
| 145 | DEF(rotl_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64)) |
| 146 | DEF(rotr_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_rot_i64)) |
| 147 | DEF(deposit_i64, 1, 2, 2, IMPL64 | IMPL(TCG_TARGET_HAS_deposit_i64)) |
Richard Henderson | 7ec8bab | 2016-10-14 12:04:32 -0500 | [diff] [blame] | 148 | DEF(extract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_extract_i64)) |
| 149 | DEF(sextract_i64, 1, 1, 2, IMPL64 | IMPL(TCG_TARGET_HAS_sextract_i64)) |
Richard Henderson | fce1296 | 2019-02-25 10:29:25 -0800 | [diff] [blame] | 150 | DEF(extract2_i64, 1, 2, 1, IMPL64 | IMPL(TCG_TARGET_HAS_extract2_i64)) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 151 | |
Aurelien Jarno | 4f2331e | 2015-07-27 12:41:45 +0200 | [diff] [blame] | 152 | /* size changing ops */ |
| 153 | DEF(ext_i32_i64, 1, 1, 0, IMPL64) |
| 154 | DEF(extu_i32_i64, 1, 1, 0, IMPL64) |
Richard Henderson | 609ad70 | 2015-07-24 07:16:00 -0700 | [diff] [blame] | 155 | DEF(extrl_i64_i32, 1, 1, 0, |
| 156 | IMPL(TCG_TARGET_HAS_extrl_i64_i32) |
| 157 | | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0)) |
| 158 | DEF(extrh_i64_i32, 1, 1, 0, |
| 159 | IMPL(TCG_TARGET_HAS_extrh_i64_i32) |
Richard Henderson | 4bb7a41 | 2013-09-09 17:03:24 -0700 | [diff] [blame] | 160 | | (TCG_TARGET_REG_BITS == 32 ? TCG_OPF_NOT_PRESENT : 0)) |
| 161 | |
Aurelien Jarno | 344028b | 2012-10-09 21:53:08 +0200 | [diff] [blame] | 162 | DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | IMPL64) |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 163 | DEF(ext8s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8s_i64)) |
| 164 | DEF(ext16s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16s_i64)) |
| 165 | DEF(ext32s_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32s_i64)) |
| 166 | DEF(ext8u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext8u_i64)) |
| 167 | DEF(ext16u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext16u_i64)) |
| 168 | DEF(ext32u_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ext32u_i64)) |
| 169 | DEF(bswap16_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap16_i64)) |
| 170 | DEF(bswap32_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap32_i64)) |
| 171 | DEF(bswap64_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_bswap64_i64)) |
| 172 | DEF(not_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_not_i64)) |
| 173 | DEF(neg_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_neg_i64)) |
| 174 | DEF(andc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_andc_i64)) |
| 175 | DEF(orc_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_orc_i64)) |
| 176 | DEF(eqv_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_eqv_i64)) |
| 177 | DEF(nand_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nand_i64)) |
| 178 | DEF(nor_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_nor_i64)) |
Richard Henderson | 0e28d00 | 2016-11-16 09:23:28 +0100 | [diff] [blame] | 179 | DEF(clz_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_clz_i64)) |
| 180 | DEF(ctz_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ctz_i64)) |
Richard Henderson | a768e4e | 2016-11-21 11:13:39 +0100 | [diff] [blame] | 181 | DEF(ctpop_i64, 1, 1, 0, IMPL64 | IMPL(TCG_TARGET_HAS_ctpop_i64)) |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 182 | |
Richard Henderson | d7156f7 | 2013-02-19 23:51:52 -0800 | [diff] [blame] | 183 | DEF(add2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_add2_i64)) |
| 184 | DEF(sub2_i64, 2, 4, 0, IMPL64 | IMPL(TCG_TARGET_HAS_sub2_i64)) |
| 185 | DEF(mulu2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulu2_i64)) |
Richard Henderson | 4d3203f | 2013-02-19 23:51:53 -0800 | [diff] [blame] | 186 | DEF(muls2_i64, 2, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muls2_i64)) |
Richard Henderson | f2f1dde | 2018-03-26 20:37:24 -0700 | [diff] [blame] | 187 | DEF(muluh_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_muluh_i64)) |
| 188 | DEF(mulsh_i64, 1, 2, 0, IMPL64 | IMPL(TCG_TARGET_HAS_mulsh_i64)) |
Richard Henderson | d7156f7 | 2013-02-19 23:51:52 -0800 | [diff] [blame] | 189 | |
James Hogan | c0e40db | 2015-10-02 13:24:12 +0100 | [diff] [blame] | 190 | #define TLADDR_ARGS (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS ? 1 : 2) |
| 191 | #define DATA64_ARGS (TCG_TARGET_REG_BITS == 64 ? 1 : 2) |
| 192 | |
bellard | c896fe2 | 2008-02-01 10:05:41 +0000 | [diff] [blame] | 193 | /* QEMU specific */ |
James Hogan | c0e40db | 2015-10-02 13:24:12 +0100 | [diff] [blame] | 194 | DEF(insn_start, 0, 0, TLADDR_ARGS * TARGET_INSN_START_WORDS, |
| 195 | TCG_OPF_NOT_PRESENT) |
Richard Henderson | ae36a24 | 2018-11-27 13:45:08 -0800 | [diff] [blame] | 196 | DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END) |
| 197 | DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END) |
| 198 | DEF(goto_ptr, 0, 1, 0, |
| 199 | TCG_OPF_BB_EXIT | TCG_OPF_BB_END | IMPL(TCG_TARGET_HAS_goto_ptr)) |
Richard Henderson | f713d6a | 2013-09-04 08:11:05 -0700 | [diff] [blame] | 200 | |
Richard Henderson | 59227d5 | 2015-05-12 11:51:44 -0700 | [diff] [blame] | 201 | DEF(qemu_ld_i32, 1, TLADDR_ARGS, 1, |
Richard Henderson | 3d1b2ff | 2014-05-29 13:57:57 -0700 | [diff] [blame] | 202 | TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) |
Richard Henderson | 59227d5 | 2015-05-12 11:51:44 -0700 | [diff] [blame] | 203 | DEF(qemu_st_i32, 0, TLADDR_ARGS + 1, 1, |
Richard Henderson | 3d1b2ff | 2014-05-29 13:57:57 -0700 | [diff] [blame] | 204 | TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) |
Richard Henderson | 59227d5 | 2015-05-12 11:51:44 -0700 | [diff] [blame] | 205 | DEF(qemu_ld_i64, DATA64_ARGS, TLADDR_ARGS, 1, |
Richard Henderson | 3d1b2ff | 2014-05-29 13:57:57 -0700 | [diff] [blame] | 206 | TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT) |
Richard Henderson | 59227d5 | 2015-05-12 11:51:44 -0700 | [diff] [blame] | 207 | DEF(qemu_st_i64, 0, TLADDR_ARGS + DATA64_ARGS, 1, |
Richard Henderson | 3d1b2ff | 2014-05-29 13:57:57 -0700 | [diff] [blame] | 208 | TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS | TCG_OPF_64BIT) |
Richard Henderson | f713d6a | 2013-09-04 08:11:05 -0700 | [diff] [blame] | 209 | |
Richard Henderson | d2fd745 | 2017-09-14 13:53:46 -0700 | [diff] [blame] | 210 | /* Host vector support. */ |
| 211 | |
| 212 | #define IMPLVEC TCG_OPF_VECTOR | IMPL(TCG_TARGET_MAYBE_vec) |
| 213 | |
| 214 | DEF(mov_vec, 1, 1, 0, TCG_OPF_VECTOR | TCG_OPF_NOT_PRESENT) |
| 215 | DEF(dupi_vec, 1, 0, 1, TCG_OPF_VECTOR | TCG_OPF_NOT_PRESENT) |
| 216 | |
| 217 | DEF(dup_vec, 1, 1, 0, IMPLVEC) |
| 218 | DEF(dup2_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_REG_BITS == 32)) |
| 219 | |
| 220 | DEF(ld_vec, 1, 1, 1, IMPLVEC) |
| 221 | DEF(st_vec, 0, 2, 1, IMPLVEC) |
Richard Henderson | 37ee55a | 2019-03-17 01:55:22 +0000 | [diff] [blame] | 222 | DEF(dupm_vec, 1, 1, 1, IMPLVEC) |
Richard Henderson | d2fd745 | 2017-09-14 13:53:46 -0700 | [diff] [blame] | 223 | |
| 224 | DEF(add_vec, 1, 2, 0, IMPLVEC) |
| 225 | DEF(sub_vec, 1, 2, 0, IMPLVEC) |
Richard Henderson | 3774030 | 2017-11-21 10:11:14 +0100 | [diff] [blame] | 226 | DEF(mul_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_mul_vec)) |
Richard Henderson | d2fd745 | 2017-09-14 13:53:46 -0700 | [diff] [blame] | 227 | DEF(neg_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_neg_vec)) |
Richard Henderson | bcefc90 | 2019-04-17 13:53:02 -1000 | [diff] [blame] | 228 | DEF(abs_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_abs_vec)) |
Richard Henderson | 8afaf05 | 2018-12-17 18:01:47 -0800 | [diff] [blame] | 229 | DEF(ssadd_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec)) |
| 230 | DEF(usadd_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec)) |
| 231 | DEF(sssub_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec)) |
| 232 | DEF(ussub_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_sat_vec)) |
Richard Henderson | dd0a0fc | 2018-12-17 19:35:46 -0800 | [diff] [blame] | 233 | DEF(smin_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec)) |
| 234 | DEF(umin_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec)) |
| 235 | DEF(smax_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec)) |
| 236 | DEF(umax_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_minmax_vec)) |
Richard Henderson | d2fd745 | 2017-09-14 13:53:46 -0700 | [diff] [blame] | 237 | |
| 238 | DEF(and_vec, 1, 2, 0, IMPLVEC) |
| 239 | DEF(or_vec, 1, 2, 0, IMPLVEC) |
| 240 | DEF(xor_vec, 1, 2, 0, IMPLVEC) |
| 241 | DEF(andc_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_andc_vec)) |
| 242 | DEF(orc_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_orc_vec)) |
| 243 | DEF(not_vec, 1, 1, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_not_vec)) |
| 244 | |
Richard Henderson | d0ec979 | 2017-11-17 14:35:11 +0100 | [diff] [blame] | 245 | DEF(shli_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec)) |
| 246 | DEF(shri_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec)) |
| 247 | DEF(sari_vec, 1, 1, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_shi_vec)) |
| 248 | |
| 249 | DEF(shls_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec)) |
| 250 | DEF(shrs_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec)) |
| 251 | DEF(sars_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shs_vec)) |
| 252 | |
| 253 | DEF(shlv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec)) |
| 254 | DEF(shrv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec)) |
| 255 | DEF(sarv_vec, 1, 2, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_shv_vec)) |
| 256 | |
Richard Henderson | 212be17 | 2017-11-17 20:47:42 +0100 | [diff] [blame] | 257 | DEF(cmp_vec, 1, 2, 1, IMPLVEC) |
| 258 | |
Richard Henderson | 38dc129 | 2019-04-30 11:02:23 -0700 | [diff] [blame] | 259 | DEF(bitsel_vec, 1, 3, 0, IMPLVEC | IMPL(TCG_TARGET_HAS_bitsel_vec)) |
Richard Henderson | f75da29 | 2019-04-30 13:01:12 -0700 | [diff] [blame] | 260 | DEF(cmpsel_vec, 1, 4, 1, IMPLVEC | IMPL(TCG_TARGET_HAS_cmpsel_vec)) |
Richard Henderson | 38dc129 | 2019-04-30 11:02:23 -0700 | [diff] [blame] | 261 | |
Richard Henderson | db43267 | 2017-09-15 14:11:45 -0700 | [diff] [blame] | 262 | DEF(last_generic, 0, 0, 0, TCG_OPF_NOT_PRESENT) |
| 263 | |
| 264 | #if TCG_TARGET_MAYBE_vec |
| 265 | #include "tcg-target.opc.h" |
| 266 | #endif |
| 267 | |
Richard Henderson | 3d1b2ff | 2014-05-29 13:57:57 -0700 | [diff] [blame] | 268 | #undef TLADDR_ARGS |
| 269 | #undef DATA64_ARGS |
Richard Henderson | 25c4d9c | 2011-08-17 14:11:46 -0700 | [diff] [blame] | 270 | #undef IMPL |
| 271 | #undef IMPL64 |
Richard Henderson | d2fd745 | 2017-09-14 13:53:46 -0700 | [diff] [blame] | 272 | #undef IMPLVEC |
Aurelien Jarno | c61aaf7 | 2010-06-03 19:40:04 +0200 | [diff] [blame] | 273 | #undef DEF |