blob: 64ad112f4de3d666f218dfb1ca857db829c16823 [file] [log] [blame]
Andreas Färber0f71a702012-04-15 23:29:19 +02001/*
2 * QEMU MIPS CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
19 */
20
Peter Maydellc6848222016-01-18 17:35:00 +000021#include "qemu/osdep.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010022#include "qapi/error.h"
Andreas Färber0f71a702012-04-15 23:29:19 +020023#include "cpu.h"
James Hogan14c03ab2014-06-17 23:10:33 +010024#include "kvm_mips.h"
Andreas Färber0f71a702012-04-15 23:29:19 +020025#include "qemu-common.h"
James Hogan14c03ab2014-06-17 23:10:33 +010026#include "sysemu/kvm.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010027#include "exec/exec-all.h"
Andreas Färber0f71a702012-04-15 23:29:19 +020028
29
Andreas Färberf45748f2013-06-21 19:09:18 +020030static void mips_cpu_set_pc(CPUState *cs, vaddr value)
31{
32 MIPSCPU *cpu = MIPS_CPU(cs);
33 CPUMIPSState *env = &cpu->env;
34
35 env->active_tc.PC = value & ~(target_ulong)1;
36 if (value & 1) {
37 env->hflags |= MIPS_HFLAG_M16;
38 } else {
39 env->hflags &= ~(MIPS_HFLAG_M16);
40 }
41}
42
Andreas Färberbdf7ae52013-06-28 19:31:32 +020043static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
44{
45 MIPSCPU *cpu = MIPS_CPU(cs);
46 CPUMIPSState *env = &cpu->env;
47
48 env->active_tc.PC = tb->pc;
49 env->hflags &= ~MIPS_HFLAG_BMASK;
50 env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
51}
52
Andreas Färber8c2e1b02013-08-25 18:53:55 +020053static bool mips_cpu_has_work(CPUState *cs)
54{
55 MIPSCPU *cpu = MIPS_CPU(cs);
56 CPUMIPSState *env = &cpu->env;
57 bool has_work = false;
58
Leon Alrae7540a432015-09-14 13:58:24 +010059 /* Prior to MIPS Release 6 it is implementation dependent if non-enabled
60 interrupts wake-up the CPU, however most of the implementations only
Andreas Färber8c2e1b02013-08-25 18:53:55 +020061 check for interrupts that can be taken. */
62 if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
63 cpu_mips_hw_interrupts_pending(env)) {
Leon Alrae7540a432015-09-14 13:58:24 +010064 if (cpu_mips_hw_interrupts_enabled(env) ||
65 (env->insn_flags & ISA_MIPS32R6)) {
Leon Alrae71ca0342015-09-14 13:58:23 +010066 has_work = true;
67 }
Andreas Färber8c2e1b02013-08-25 18:53:55 +020068 }
69
70 /* MIPS-MT has the ability to halt the CPU. */
71 if (env->CP0_Config3 & (1 << CP0C3_MT)) {
72 /* The QEMU model will issue an _WAKE request whenever the CPUs
73 should be woken up. */
74 if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
75 has_work = true;
76 }
77
78 if (!mips_vpe_active(env)) {
79 has_work = false;
80 }
81 }
Yongbok Kim01bc4352016-02-03 12:31:07 +000082 /* MIPS Release 6 has the ability to halt the CPU. */
83 if (env->CP0_Config5 & (1 << CP0C5_VP)) {
84 if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
85 has_work = true;
86 }
87 if (!mips_vp_active(env)) {
88 has_work = false;
89 }
90 }
Andreas Färber8c2e1b02013-08-25 18:53:55 +020091 return has_work;
92}
93
Andreas Färber0f71a702012-04-15 23:29:19 +020094/* CPUClass::reset() */
95static void mips_cpu_reset(CPUState *s)
96{
97 MIPSCPU *cpu = MIPS_CPU(s);
98 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu);
99 CPUMIPSState *env = &cpu->env;
100
101 mcc->parent_reset(s);
102
Andreas Färberf0c3c502013-08-26 21:22:53 +0200103 memset(env, 0, offsetof(CPUMIPSState, mvp));
Andreas Färber00c8cb02013-09-04 02:19:44 +0200104 tlb_flush(s, 1);
Andreas Färber55e5c282012-12-17 06:18:02 +0100105
Andreas Färber0f71a702012-04-15 23:29:19 +0200106 cpu_state_reset(env);
James Hogan14c03ab2014-06-17 23:10:33 +0100107
108#ifndef CONFIG_USER_ONLY
109 if (kvm_enabled()) {
110 kvm_mips_reset_vcpu(cpu);
111 }
112#endif
Andreas Färber0f71a702012-04-15 23:29:19 +0200113}
114
Peter Crosthwaite63a946c2015-07-11 19:00:04 -0700115static void mips_cpu_disas_set_info(CPUState *s, disassemble_info *info) {
116#ifdef TARGET_WORDS_BIGENDIAN
117 info->print_insn = print_insn_big_mips;
118#else
119 info->print_insn = print_insn_little_mips;
120#endif
121}
122
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100123static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
124{
Andreas Färber14a10fc2013-07-27 02:53:25 +0200125 CPUState *cs = CPU(dev);
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100126 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);
127
Andreas Färber14a10fc2013-07-27 02:53:25 +0200128 cpu_reset(cs);
129 qemu_init_vcpu(cs);
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100130
131 mcc->parent_realize(dev, errp);
132}
133
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200134static void mips_cpu_initfn(Object *obj)
135{
Andreas Färberc05efcb2013-01-17 12:13:41 +0100136 CPUState *cs = CPU(obj);
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200137 MIPSCPU *cpu = MIPS_CPU(obj);
138 CPUMIPSState *env = &cpu->env;
139
Andreas Färberc05efcb2013-01-17 12:13:41 +0100140 cs->env_ptr = env;
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700141 cpu_exec_init(cs, &error_abort);
Andreas Färber78ce64f2013-01-20 01:22:25 +0100142
143 if (tcg_enabled()) {
144 mips_tcg_init();
145 }
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200146}
147
Andreas Färber0f71a702012-04-15 23:29:19 +0200148static void mips_cpu_class_init(ObjectClass *c, void *data)
149{
150 MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
151 CPUClass *cc = CPU_CLASS(c);
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100152 DeviceClass *dc = DEVICE_CLASS(c);
153
154 mcc->parent_realize = dc->realize;
155 dc->realize = mips_cpu_realizefn;
Andreas Färber0f71a702012-04-15 23:29:19 +0200156
157 mcc->parent_reset = cc->reset;
158 cc->reset = mips_cpu_reset;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100159
Andreas Färber8c2e1b02013-08-25 18:53:55 +0200160 cc->has_work = mips_cpu_has_work;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100161 cc->do_interrupt = mips_cpu_do_interrupt;
Richard Hendersonfa4faba2014-09-13 09:45:29 -0700162 cc->cpu_exec_interrupt = mips_cpu_exec_interrupt;
Andreas Färber878096e2013-05-27 01:33:50 +0200163 cc->dump_state = mips_cpu_dump_state;
Andreas Färberf45748f2013-06-21 19:09:18 +0200164 cc->set_pc = mips_cpu_set_pc;
Andreas Färberbdf7ae52013-06-28 19:31:32 +0200165 cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
Andreas Färber5b50e792013-06-29 04:18:45 +0200166 cc->gdb_read_register = mips_cpu_gdb_read_register;
167 cc->gdb_write_register = mips_cpu_gdb_write_register;
Andreas Färber75104542013-08-26 03:01:33 +0200168#ifdef CONFIG_USER_ONLY
169 cc->handle_mmu_fault = mips_cpu_handle_mmu_fault;
170#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200171 cc->do_unassigned_access = mips_cpu_unassigned_access;
Paolo Bonzini93e22322014-03-28 18:14:58 +0100172 cc->do_unaligned_access = mips_cpu_do_unaligned_access;
Andreas Färber00b941e2013-06-29 18:55:54 +0200173 cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
Leon Alrae04cd7962015-02-20 13:07:44 +0000174 cc->vmsd = &vmstate_mips_cpu;
Andreas Färber00b941e2013-06-29 18:55:54 +0200175#endif
Peter Crosthwaite63a946c2015-07-11 19:00:04 -0700176 cc->disas_set_info = mips_cpu_disas_set_info;
Andreas Färbera0e372f2013-06-28 23:18:47 +0200177
178 cc->gdb_num_core_regs = 73;
Peter Maydell2472b6c2014-09-12 19:04:17 +0100179 cc->gdb_stop_before_watchpoint = true;
Markus Armbruster4c315c22015-10-01 10:59:58 +0200180
181 /*
182 * Reason: mips_cpu_initfn() calls cpu_exec_init(), which saves
183 * the object in cpus -> dangling pointer after final
184 * object_unref().
185 */
186 dc->cannot_destroy_with_object_finalize_yet = true;
Andreas Färber0f71a702012-04-15 23:29:19 +0200187}
188
189static const TypeInfo mips_cpu_type_info = {
190 .name = TYPE_MIPS_CPU,
191 .parent = TYPE_CPU,
192 .instance_size = sizeof(MIPSCPU),
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200193 .instance_init = mips_cpu_initfn,
Andreas Färber0f71a702012-04-15 23:29:19 +0200194 .abstract = false,
195 .class_size = sizeof(MIPSCPUClass),
196 .class_init = mips_cpu_class_init,
197};
198
199static void mips_cpu_register_types(void)
200{
201 type_register_static(&mips_cpu_type_info);
202}
203
204type_init(mips_cpu_register_types)