blob: 7dbfc374da3ed8827903d98c9fd11751ec31e439 [file] [log] [blame]
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +01001/*
2 * Generic ISA Super I/O
3 *
4 * Copyright (c) 2010-2012 Herve Poussineau
5 * Copyright (c) 2011-2012 Andreas Färber
6 * Copyright (c) 2018 Philippe Mathieu-Daudé
7 *
Philippe Mathieu-Daudéb822dfa2020-03-12 22:37:12 +01008 * This work is licensed under the terms of the GNU GPL, version 2 or later.
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +01009 * See the COPYING file in the top-level directory.
10 * SPDX-License-Identifier: GPL-2.0-or-later
11 */
Markus Armbruster0b8fa322019-05-23 16:35:07 +020012
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +010013#include "qemu/osdep.h"
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010014#include "qemu/error-report.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020015#include "qemu/module.h"
Philippe Mathieu-Daudé6f6695b2018-03-08 23:39:33 +010016#include "qapi/error.h"
Philippe Mathieu-Daudé6f6695b2018-03-08 23:39:33 +010017#include "sysemu/blockdev.h"
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010018#include "chardev/char.h"
Thomas Huth963e94a2023-05-10 21:22:50 +020019#include "hw/char/parallel.h"
Markus Armbruster6172e062020-06-22 11:42:15 +020020#include "hw/block/fdc.h"
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +010021#include "hw/isa/superio.h"
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020022#include "hw/qdev-properties.h"
Philippe Mathieu-Daudé72d3d8f2018-03-08 23:39:34 +010023#include "hw/input/i8042.h"
Bernhard Beschow9cc44d92023-06-12 10:12:38 +020024#include "hw/char/parallel-isa.h"
Philippe Mathieu-Daudécd9526a2018-03-08 23:39:32 +010025#include "hw/char/serial.h"
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +010026#include "trace.h"
27
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010028static void isa_superio_realize(DeviceState *dev, Error **errp)
29{
30 ISASuperIODevice *sio = ISA_SUPERIO(dev);
31 ISASuperIOClass *k = ISA_SUPERIO_GET_CLASS(sio);
32 ISABus *bus = isa_bus_from_device(ISA_DEVICE(dev));
33 ISADevice *isa;
34 DeviceState *d;
35 Chardev *chr;
Markus Armbruster6172e062020-06-22 11:42:15 +020036 DriveInfo *fd[MAX_FD];
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010037 char *name;
38 int i;
39
40 /* Parallel port */
41 for (i = 0; i < k->parallel.count; i++) {
42 if (i >= ARRAY_SIZE(sio->parallel)) {
43 warn_report("superio: ignoring %td parallel controllers",
44 k->parallel.count - ARRAY_SIZE(sio->parallel));
45 break;
46 }
47 if (!k->parallel.is_enabled || k->parallel.is_enabled(sio, i)) {
48 /* FIXME use a qdev chardev prop instead of parallel_hds[] */
49 chr = parallel_hds[i];
Philippe Mathieu-Daudéd4c8fcd2018-05-15 12:24:59 -030050 if (chr == NULL) {
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010051 name = g_strdup_printf("discarding-parallel%d", i);
Paolo Bonzini4ad6f6c2019-02-13 14:18:13 +010052 chr = qemu_chr_new(name, "null", NULL);
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010053 } else {
54 name = g_strdup_printf("parallel%d", i);
55 }
Thomas Huth963e94a2023-05-10 21:22:50 +020056 isa = isa_new(TYPE_ISA_PARALLEL);
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010057 d = DEVICE(isa);
58 qdev_prop_set_uint32(d, "index", i);
59 if (k->parallel.get_iobase) {
60 qdev_prop_set_uint32(d, "iobase",
61 k->parallel.get_iobase(sio, i));
62 }
63 if (k->parallel.get_irq) {
64 qdev_prop_set_uint32(d, "irq", k->parallel.get_irq(sio, i));
65 }
66 qdev_prop_set_chr(d, "chardev", chr);
Markus Armbrusterd2623122020-05-05 17:29:22 +020067 object_property_add_child(OBJECT(dev), name, OBJECT(isa));
Markus Armbruster96927c72020-06-10 07:32:08 +020068 isa_realize_and_unref(isa, bus, &error_fatal);
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010069 sio->parallel[i] = isa;
70 trace_superio_create_parallel(i,
71 k->parallel.get_iobase ?
72 k->parallel.get_iobase(sio, i) : -1,
73 k->parallel.get_irq ?
74 k->parallel.get_irq(sio, i) : -1);
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +010075 g_free(name);
76 }
77 }
Philippe Mathieu-Daudécd9526a2018-03-08 23:39:32 +010078
79 /* Serial */
80 for (i = 0; i < k->serial.count; i++) {
81 if (i >= ARRAY_SIZE(sio->serial)) {
82 warn_report("superio: ignoring %td serial controllers",
83 k->serial.count - ARRAY_SIZE(sio->serial));
84 break;
85 }
86 if (!k->serial.is_enabled || k->serial.is_enabled(sio, i)) {
Peter Maydell9bca0ed2018-04-20 15:52:43 +010087 /* FIXME use a qdev chardev prop instead of serial_hd() */
88 chr = serial_hd(i);
Philippe Mathieu-Daudéd4c8fcd2018-05-15 12:24:59 -030089 if (chr == NULL) {
Philippe Mathieu-Daudécd9526a2018-03-08 23:39:32 +010090 name = g_strdup_printf("discarding-serial%d", i);
Paolo Bonzini4ad6f6c2019-02-13 14:18:13 +010091 chr = qemu_chr_new(name, "null", NULL);
Philippe Mathieu-Daudécd9526a2018-03-08 23:39:32 +010092 } else {
93 name = g_strdup_printf("serial%d", i);
94 }
Markus Armbruster96927c72020-06-10 07:32:08 +020095 isa = isa_new(TYPE_ISA_SERIAL);
Philippe Mathieu-Daudécd9526a2018-03-08 23:39:32 +010096 d = DEVICE(isa);
97 qdev_prop_set_uint32(d, "index", i);
98 if (k->serial.get_iobase) {
99 qdev_prop_set_uint32(d, "iobase",
100 k->serial.get_iobase(sio, i));
101 }
102 if (k->serial.get_irq) {
103 qdev_prop_set_uint32(d, "irq", k->serial.get_irq(sio, i));
104 }
105 qdev_prop_set_chr(d, "chardev", chr);
Markus Armbrusterd2623122020-05-05 17:29:22 +0200106 object_property_add_child(OBJECT(dev), name, OBJECT(isa));
Markus Armbruster96927c72020-06-10 07:32:08 +0200107 isa_realize_and_unref(isa, bus, &error_fatal);
Philippe Mathieu-Daudécd9526a2018-03-08 23:39:32 +0100108 sio->serial[i] = isa;
109 trace_superio_create_serial(i,
110 k->serial.get_iobase ?
111 k->serial.get_iobase(sio, i) : -1,
112 k->serial.get_irq ?
113 k->serial.get_irq(sio, i) : -1);
Philippe Mathieu-Daudécd9526a2018-03-08 23:39:32 +0100114 g_free(name);
115 }
116 }
Philippe Mathieu-Daudé6f6695b2018-03-08 23:39:33 +0100117
118 /* Floppy disc */
119 if (!k->floppy.is_enabled || k->floppy.is_enabled(sio, 0)) {
Markus Armbruster6172e062020-06-22 11:42:15 +0200120 isa = isa_new(TYPE_ISA_FDC);
Philippe Mathieu-Daudé6f6695b2018-03-08 23:39:33 +0100121 d = DEVICE(isa);
122 if (k->floppy.get_iobase) {
123 qdev_prop_set_uint32(d, "iobase", k->floppy.get_iobase(sio, 0));
124 }
125 if (k->floppy.get_irq) {
126 qdev_prop_set_uint32(d, "irq", k->floppy.get_irq(sio, 0));
127 }
128 /* FIXME use a qdev drive property instead of drive_get() */
Markus Armbruster6172e062020-06-22 11:42:15 +0200129 for (i = 0; i < MAX_FD; i++) {
130 fd[i] = drive_get(IF_FLOPPY, 0, i);
Philippe Mathieu-Daudé6f6695b2018-03-08 23:39:33 +0100131 }
Markus Armbrusterd2623122020-05-05 17:29:22 +0200132 object_property_add_child(OBJECT(sio), "isa-fdc", OBJECT(isa));
Markus Armbruster96927c72020-06-10 07:32:08 +0200133 isa_realize_and_unref(isa, bus, &error_fatal);
Markus Armbruster6172e062020-06-22 11:42:15 +0200134 isa_fdc_init_drives(isa, fd);
Philippe Mathieu-Daudé6f6695b2018-03-08 23:39:33 +0100135 sio->floppy = isa;
136 trace_superio_create_floppy(0,
137 k->floppy.get_iobase ?
138 k->floppy.get_iobase(sio, 0) : -1,
139 k->floppy.get_irq ?
140 k->floppy.get_irq(sio, 0) : -1);
141 }
142
Philippe Mathieu-Daudé72d3d8f2018-03-08 23:39:34 +0100143 /* Keyboard, mouse */
Markus Armbruster96927c72020-06-10 07:32:08 +0200144 isa = isa_new(TYPE_I8042);
Markus Armbrusterd2623122020-05-05 17:29:22 +0200145 object_property_add_child(OBJECT(sio), TYPE_I8042, OBJECT(isa));
Markus Armbruster96927c72020-06-10 07:32:08 +0200146 isa_realize_and_unref(isa, bus, &error_fatal);
Markus Armbrustere5084302020-05-05 17:29:18 +0200147 sio->kbc = isa;
Philippe Mathieu-Daudéc16a4e12018-03-08 23:39:35 +0100148
149 /* IDE */
150 if (k->ide.count && (!k->ide.is_enabled || k->ide.is_enabled(sio, 0))) {
Markus Armbruster96927c72020-06-10 07:32:08 +0200151 isa = isa_new("isa-ide");
Philippe Mathieu-Daudéc16a4e12018-03-08 23:39:35 +0100152 d = DEVICE(isa);
153 if (k->ide.get_iobase) {
154 qdev_prop_set_uint32(d, "iobase", k->ide.get_iobase(sio, 0));
155 }
156 if (k->ide.get_iobase) {
157 qdev_prop_set_uint32(d, "iobase2", k->ide.get_iobase(sio, 1));
158 }
159 if (k->ide.get_irq) {
160 qdev_prop_set_uint32(d, "irq", k->ide.get_irq(sio, 0));
161 }
Markus Armbrusterd2623122020-05-05 17:29:22 +0200162 object_property_add_child(OBJECT(sio), "isa-ide", OBJECT(isa));
Philippe Mathieu-Daudé28b18db2020-07-21 14:45:16 +0200163 isa_realize_and_unref(isa, bus, &error_fatal);
Philippe Mathieu-Daudéc16a4e12018-03-08 23:39:35 +0100164 sio->ide = isa;
165 trace_superio_create_ide(0,
166 k->ide.get_iobase ?
167 k->ide.get_iobase(sio, 0) : -1,
168 k->ide.get_irq ?
169 k->ide.get_irq(sio, 0) : -1);
170 }
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +0100171}
172
173static void isa_superio_class_init(ObjectClass *oc, void *data)
174{
175 DeviceClass *dc = DEVICE_CLASS(oc);
176
177 dc->realize = isa_superio_realize;
178 /* Reason: Uses parallel_hds[0] in realize(), so it can't be used twice */
179 dc->user_creatable = false;
180}
181
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +0100182static const TypeInfo isa_superio_type_info = {
183 .name = TYPE_ISA_SUPERIO,
184 .parent = TYPE_ISA_DEVICE,
185 .abstract = true,
186 .class_size = sizeof(ISASuperIOClass),
Philippe Mathieu-Daudé4c3119a2018-03-08 23:39:31 +0100187 .class_init = isa_superio_class_init,
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +0100188};
189
Philippe Mathieu-Daudé7313b1f2018-03-08 23:39:37 +0100190/* SMS FDC37M817 Super I/O */
191static void fdc37m81x_class_init(ObjectClass *klass, void *data)
192{
193 ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
194
195 sc->serial.count = 2; /* NS16C550A */
196 sc->parallel.count = 1;
197 sc->floppy.count = 1; /* SMSC 82077AA Compatible */
198 sc->ide.count = 0;
199}
200
201static const TypeInfo fdc37m81x_type_info = {
202 .name = TYPE_FDC37M81X_SUPERIO,
203 .parent = TYPE_ISA_SUPERIO,
204 .instance_size = sizeof(ISASuperIODevice),
205 .class_init = fdc37m81x_class_init,
206};
207
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +0100208static void isa_superio_register_types(void)
209{
210 type_register_static(&isa_superio_type_info);
Philippe Mathieu-Daudé7313b1f2018-03-08 23:39:37 +0100211 type_register_static(&fdc37m81x_type_info);
Philippe Mathieu-Daudé1854eb22018-03-08 23:39:29 +0100212}
213
214type_init(isa_superio_register_types)