ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1 | /* |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 2 | * ARM kernel loader. |
| 3 | * |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 4 | * Copyright (c) 2006-2007 CodeSourcery. |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 5 | * Written by Paul Brook |
| 6 | * |
Matthew Fernandez | 8e31bf3 | 2011-06-26 12:21:35 +1000 | [diff] [blame] | 7 | * This code is licensed under the GPL. |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
Peter Maydell | 12b1672 | 2015-12-07 16:23:45 +0000 | [diff] [blame] | 10 | #include "qemu/osdep.h" |
Alistair Francis | c0dbca3 | 2018-02-03 09:43:03 +0100 | [diff] [blame] | 11 | #include "qemu/error-report.h" |
Markus Armbruster | da34e65 | 2016-03-14 09:01:28 +0100 | [diff] [blame] | 12 | #include "qapi/error.h" |
Guenter Roeck | b77257d | 2016-11-16 17:30:21 -0800 | [diff] [blame] | 13 | #include <libfdt.h> |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 14 | #include "hw/hw.h" |
Peter Maydell | bd2be15 | 2013-04-09 15:26:55 +0100 | [diff] [blame] | 15 | #include "hw/arm/arm.h" |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 16 | #include "hw/arm/linux-boot-if.h" |
Peter Crosthwaite | baf6b68 | 2015-11-10 13:37:33 +0000 | [diff] [blame] | 17 | #include "sysemu/kvm.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 18 | #include "sysemu/sysemu.h" |
Shannon Zhao | 9695200 | 2016-05-12 13:22:27 +0100 | [diff] [blame] | 19 | #include "sysemu/numa.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 20 | #include "hw/boards.h" |
| 21 | #include "hw/loader.h" |
Blue Swirl | ca20cf3 | 2009-09-20 14:58:02 +0000 | [diff] [blame] | 22 | #include "elf.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 23 | #include "sysemu/device_tree.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 24 | #include "qemu/config-file.h" |
Markus Armbruster | 922a01a | 2018-02-01 12:18:46 +0100 | [diff] [blame] | 25 | #include "qemu/option.h" |
Edgar E. Iglesias | 2198a12 | 2013-11-28 10:13:41 +0100 | [diff] [blame] | 26 | #include "exec/address-spaces.h" |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 27 | |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 28 | /* Kernel boot protocol is specified in the kernel docs |
| 29 | * Documentation/arm/Booting and Documentation/arm64/booting.txt |
| 30 | * They have different preferred image load offsets from system RAM base. |
| 31 | */ |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 32 | #define KERNEL_ARGS_ADDR 0x100 |
| 33 | #define KERNEL_LOAD_ADDR 0x00010000 |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 34 | #define KERNEL64_LOAD_ADDR 0x00080000 |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 35 | |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 36 | #define ARM64_TEXT_OFFSET_OFFSET 8 |
| 37 | #define ARM64_MAGIC_OFFSET 56 |
| 38 | |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 39 | AddressSpace *arm_boot_address_space(ARMCPU *cpu, |
| 40 | const struct arm_boot_info *info) |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 41 | { |
| 42 | /* Return the address space to use for bootloader reads and writes. |
| 43 | * We prefer the secure address space if the CPU has it and we're |
| 44 | * going to boot the guest into it. |
| 45 | */ |
| 46 | int asidx; |
| 47 | CPUState *cs = CPU(cpu); |
| 48 | |
| 49 | if (arm_feature(&cpu->env, ARM_FEATURE_EL3) && info->secure_boot) { |
| 50 | asidx = ARMASIdx_S; |
| 51 | } else { |
| 52 | asidx = ARMASIdx_NS; |
| 53 | } |
| 54 | |
| 55 | return cpu_get_address_space(cs, asidx); |
| 56 | } |
| 57 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 58 | typedef enum { |
Peter Crosthwaite | 84e5939 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 59 | FIXUP_NONE = 0, /* do nothing */ |
| 60 | FIXUP_TERMINATOR, /* end of insns */ |
| 61 | FIXUP_BOARDID, /* overwrite with board ID number */ |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 62 | FIXUP_BOARD_SETUP, /* overwrite with board specific setup code address */ |
Peter Crosthwaite | 84e5939 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 63 | FIXUP_ARGPTR, /* overwrite with pointer to kernel args */ |
| 64 | FIXUP_ENTRYPOINT, /* overwrite with kernel entry point */ |
| 65 | FIXUP_GIC_CPU_IF, /* overwrite with GIC CPU interface address */ |
| 66 | FIXUP_BOOTREG, /* overwrite with boot register address */ |
| 67 | FIXUP_DSB, /* overwrite with correct DSB insn for cpu */ |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 68 | FIXUP_MAX, |
| 69 | } FixupType; |
| 70 | |
| 71 | typedef struct ARMInsnFixup { |
| 72 | uint32_t insn; |
| 73 | FixupType fixup; |
| 74 | } ARMInsnFixup; |
| 75 | |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 76 | static const ARMInsnFixup bootloader_aarch64[] = { |
| 77 | { 0x580000c0 }, /* ldr x0, arg ; Load the lower 32-bits of DTB */ |
| 78 | { 0xaa1f03e1 }, /* mov x1, xzr */ |
| 79 | { 0xaa1f03e2 }, /* mov x2, xzr */ |
| 80 | { 0xaa1f03e3 }, /* mov x3, xzr */ |
| 81 | { 0x58000084 }, /* ldr x4, entry ; Load the lower 32-bits of kernel entry */ |
| 82 | { 0xd61f0080 }, /* br x4 ; Jump to the kernel entry point */ |
| 83 | { 0, FIXUP_ARGPTR }, /* arg: .word @DTB Lower 32-bits */ |
| 84 | { 0 }, /* .word @DTB Higher 32-bits */ |
| 85 | { 0, FIXUP_ENTRYPOINT }, /* entry: .word @Kernel Entry Lower 32-bits */ |
| 86 | { 0 }, /* .word @Kernel Entry Higher 32-bits */ |
| 87 | { 0, FIXUP_TERMINATOR } |
| 88 | }; |
| 89 | |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 90 | /* A very small bootloader: call the board-setup code (if needed), |
| 91 | * set r0-r2, then jump to the kernel. |
| 92 | * If we're not calling boot setup code then we don't copy across |
| 93 | * the first BOOTLOADER_NO_BOARD_SETUP_OFFSET insns in this array. |
| 94 | */ |
| 95 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 96 | static const ARMInsnFixup bootloader[] = { |
Sylvain Garrigues | b4850e5 | 2016-04-20 23:35:28 +0200 | [diff] [blame] | 97 | { 0xe28fe004 }, /* add lr, pc, #4 */ |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 98 | { 0xe51ff004 }, /* ldr pc, [pc, #-4] */ |
| 99 | { 0, FIXUP_BOARD_SETUP }, |
| 100 | #define BOOTLOADER_NO_BOARD_SETUP_OFFSET 3 |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 101 | { 0xe3a00000 }, /* mov r0, #0 */ |
| 102 | { 0xe59f1004 }, /* ldr r1, [pc, #4] */ |
| 103 | { 0xe59f2004 }, /* ldr r2, [pc, #4] */ |
| 104 | { 0xe59ff004 }, /* ldr pc, [pc, #4] */ |
| 105 | { 0, FIXUP_BOARDID }, |
| 106 | { 0, FIXUP_ARGPTR }, |
| 107 | { 0, FIXUP_ENTRYPOINT }, |
| 108 | { 0, FIXUP_TERMINATOR } |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 109 | }; |
| 110 | |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 111 | /* Handling for secondary CPU boot in a multicore system. |
| 112 | * Unlike the uniprocessor/primary CPU boot, this is platform |
| 113 | * dependent. The default code here is based on the secondary |
| 114 | * CPU boot protocol used on realview/vexpress boards, with |
| 115 | * some parameterisation to increase its flexibility. |
| 116 | * QEMU platform models for which this code is not appropriate |
| 117 | * should override write_secondary_boot and secondary_cpu_reset_hook |
| 118 | * instead. |
| 119 | * |
| 120 | * This code enables the interrupt controllers for the secondary |
| 121 | * CPUs and then puts all the secondary CPUs into a loop waiting |
| 122 | * for an interprocessor interrupt and polling a configurable |
| 123 | * location for the kernel secondary CPU entry point. |
| 124 | */ |
Peter Maydell | bf471f7 | 2012-12-11 11:30:37 +0000 | [diff] [blame] | 125 | #define DSB_INSN 0xf57ff04f |
| 126 | #define CP15_DSB_INSN 0xee070f9a /* mcr cp15, 0, r0, c7, c10, 4 */ |
| 127 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 128 | static const ARMInsnFixup smpboot[] = { |
| 129 | { 0xe59f2028 }, /* ldr r2, gic_cpu_if */ |
| 130 | { 0xe59f0028 }, /* ldr r0, bootreg_addr */ |
| 131 | { 0xe3a01001 }, /* mov r1, #1 */ |
| 132 | { 0xe5821000 }, /* str r1, [r2] - set GICC_CTLR.Enable */ |
| 133 | { 0xe3a010ff }, /* mov r1, #0xff */ |
| 134 | { 0xe5821004 }, /* str r1, [r2, 4] - set GIC_PMR.Priority to 0xff */ |
| 135 | { 0, FIXUP_DSB }, /* dsb */ |
| 136 | { 0xe320f003 }, /* wfi */ |
| 137 | { 0xe5901000 }, /* ldr r1, [r0] */ |
| 138 | { 0xe1110001 }, /* tst r1, r1 */ |
| 139 | { 0x0afffffb }, /* beq <wfi> */ |
| 140 | { 0xe12fff11 }, /* bx r1 */ |
| 141 | { 0, FIXUP_GIC_CPU_IF }, /* gic_cpu_if: .word 0x.... */ |
| 142 | { 0, FIXUP_BOOTREG }, /* bootreg_addr: .word 0x.... */ |
| 143 | { 0, FIXUP_TERMINATOR } |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 144 | }; |
| 145 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 146 | static void write_bootloader(const char *name, hwaddr addr, |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 147 | const ARMInsnFixup *insns, uint32_t *fixupcontext, |
| 148 | AddressSpace *as) |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 149 | { |
| 150 | /* Fix up the specified bootloader fragment and write it into |
| 151 | * guest memory using rom_add_blob_fixed(). fixupcontext is |
| 152 | * an array giving the values to write in for the fixup types |
| 153 | * which write a value into the code array. |
| 154 | */ |
| 155 | int i, len; |
| 156 | uint32_t *code; |
| 157 | |
| 158 | len = 0; |
| 159 | while (insns[len].fixup != FIXUP_TERMINATOR) { |
| 160 | len++; |
| 161 | } |
| 162 | |
| 163 | code = g_new0(uint32_t, len); |
| 164 | |
| 165 | for (i = 0; i < len; i++) { |
| 166 | uint32_t insn = insns[i].insn; |
| 167 | FixupType fixup = insns[i].fixup; |
| 168 | |
| 169 | switch (fixup) { |
| 170 | case FIXUP_NONE: |
| 171 | break; |
| 172 | case FIXUP_BOARDID: |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 173 | case FIXUP_BOARD_SETUP: |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 174 | case FIXUP_ARGPTR: |
| 175 | case FIXUP_ENTRYPOINT: |
| 176 | case FIXUP_GIC_CPU_IF: |
| 177 | case FIXUP_BOOTREG: |
| 178 | case FIXUP_DSB: |
| 179 | insn = fixupcontext[fixup]; |
| 180 | break; |
| 181 | default: |
| 182 | abort(); |
| 183 | } |
| 184 | code[i] = tswap32(insn); |
| 185 | } |
| 186 | |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 187 | rom_add_blob_fixed_as(name, code, len * sizeof(uint32_t), addr, as); |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 188 | |
| 189 | g_free(code); |
| 190 | } |
| 191 | |
Andreas Färber | 9543b0c | 2012-05-14 00:08:10 +0200 | [diff] [blame] | 192 | static void default_write_secondary(ARMCPU *cpu, |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 193 | const struct arm_boot_info *info) |
| 194 | { |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 195 | uint32_t fixupcontext[FIXUP_MAX]; |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 196 | AddressSpace *as = arm_boot_address_space(cpu, info); |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 197 | |
| 198 | fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr; |
| 199 | fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr; |
| 200 | if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { |
| 201 | fixupcontext[FIXUP_DSB] = DSB_INSN; |
| 202 | } else { |
| 203 | fixupcontext[FIXUP_DSB] = CP15_DSB_INSN; |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 204 | } |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 205 | |
| 206 | write_bootloader("smpboot", info->smp_loader_start, |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 207 | smpboot, fixupcontext, as); |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 208 | } |
| 209 | |
Andrew Baumann | 716536a | 2016-01-29 14:50:43 -0800 | [diff] [blame] | 210 | void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, |
| 211 | const struct arm_boot_info *info, |
| 212 | hwaddr mvbar_addr) |
| 213 | { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 214 | AddressSpace *as = arm_boot_address_space(cpu, info); |
Andrew Baumann | 716536a | 2016-01-29 14:50:43 -0800 | [diff] [blame] | 215 | int n; |
| 216 | uint32_t mvbar_blob[] = { |
| 217 | /* mvbar_addr: secure monitor vectors |
| 218 | * Default unimplemented and unused vectors to spin. Makes it |
| 219 | * easier to debug (as opposed to the CPU running away). |
| 220 | */ |
| 221 | 0xeafffffe, /* (spin) */ |
| 222 | 0xeafffffe, /* (spin) */ |
| 223 | 0xe1b0f00e, /* movs pc, lr ;SMC exception return */ |
| 224 | 0xeafffffe, /* (spin) */ |
| 225 | 0xeafffffe, /* (spin) */ |
| 226 | 0xeafffffe, /* (spin) */ |
| 227 | 0xeafffffe, /* (spin) */ |
| 228 | 0xeafffffe, /* (spin) */ |
| 229 | }; |
| 230 | uint32_t board_setup_blob[] = { |
| 231 | /* board setup addr */ |
| 232 | 0xe3a00e00 + (mvbar_addr >> 4), /* mov r0, #mvbar_addr */ |
| 233 | 0xee0c0f30, /* mcr p15, 0, r0, c12, c0, 1 ;set MVBAR */ |
| 234 | 0xee110f11, /* mrc p15, 0, r0, c1 , c1, 0 ;read SCR */ |
| 235 | 0xe3800031, /* orr r0, #0x31 ;enable AW, FW, NS */ |
| 236 | 0xee010f11, /* mcr p15, 0, r0, c1, c1, 0 ;write SCR */ |
| 237 | 0xe1a0100e, /* mov r1, lr ;save LR across SMC */ |
| 238 | 0xe1600070, /* smc #0 ;call monitor to flush SCR */ |
| 239 | 0xe1a0f001, /* mov pc, r1 ;return */ |
| 240 | }; |
| 241 | |
| 242 | /* check that mvbar_addr is correctly aligned and relocatable (using MOV) */ |
| 243 | assert((mvbar_addr & 0x1f) == 0 && (mvbar_addr >> 4) < 0x100); |
| 244 | |
| 245 | /* check that these blobs don't overlap */ |
| 246 | assert((mvbar_addr + sizeof(mvbar_blob) <= info->board_setup_addr) |
| 247 | || (info->board_setup_addr + sizeof(board_setup_blob) <= mvbar_addr)); |
| 248 | |
| 249 | for (n = 0; n < ARRAY_SIZE(mvbar_blob); n++) { |
| 250 | mvbar_blob[n] = tswap32(mvbar_blob[n]); |
| 251 | } |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 252 | rom_add_blob_fixed_as("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), |
| 253 | mvbar_addr, as); |
Andrew Baumann | 716536a | 2016-01-29 14:50:43 -0800 | [diff] [blame] | 254 | |
| 255 | for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { |
| 256 | board_setup_blob[n] = tswap32(board_setup_blob[n]); |
| 257 | } |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 258 | rom_add_blob_fixed_as("board-setup", board_setup_blob, |
| 259 | sizeof(board_setup_blob), info->board_setup_addr, as); |
Andrew Baumann | 716536a | 2016-01-29 14:50:43 -0800 | [diff] [blame] | 260 | } |
| 261 | |
Andreas Färber | 5d30932 | 2012-05-14 01:05:40 +0200 | [diff] [blame] | 262 | static void default_reset_secondary(ARMCPU *cpu, |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 263 | const struct arm_boot_info *info) |
| 264 | { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 265 | AddressSpace *as = arm_boot_address_space(cpu, info); |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 266 | CPUState *cs = CPU(cpu); |
Andreas Färber | 5d30932 | 2012-05-14 01:05:40 +0200 | [diff] [blame] | 267 | |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 268 | address_space_stl_notdirty(as, info->smp_bootreg_addr, |
Peter Maydell | 42874d3 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 269 | 0, MEMTXATTRS_UNSPECIFIED, NULL); |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 270 | cpu_set_pc(cs, info->smp_loader_start); |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 271 | } |
| 272 | |
Peter Maydell | 83bfffe | 2014-01-31 14:47:32 +0000 | [diff] [blame] | 273 | static inline bool have_dtb(const struct arm_boot_info *info) |
| 274 | { |
| 275 | return info->dtb_filename || info->get_dtb; |
| 276 | } |
| 277 | |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 278 | #define WRITE_WORD(p, value) do { \ |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 279 | address_space_stl_notdirty(as, p, value, \ |
Peter Maydell | 42874d3 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 280 | MEMTXATTRS_UNSPECIFIED, NULL); \ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 281 | p += 4; \ |
| 282 | } while (0) |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 283 | |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 284 | static void set_kernel_args(const struct arm_boot_info *info, AddressSpace *as) |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 285 | { |
Stefan Weil | 761c9eb | 2012-01-29 08:52:15 +0100 | [diff] [blame] | 286 | int initrd_size = info->initrd_size; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 287 | hwaddr base = info->loader_start; |
| 288 | hwaddr p; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 289 | |
| 290 | p = base + KERNEL_ARGS_ADDR; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 291 | /* ATAG_CORE */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 292 | WRITE_WORD(p, 5); |
| 293 | WRITE_WORD(p, 0x54410001); |
| 294 | WRITE_WORD(p, 1); |
| 295 | WRITE_WORD(p, 0x1000); |
| 296 | WRITE_WORD(p, 0); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 297 | /* ATAG_MEM */ |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 298 | /* TODO: handle multiple chips on one ATAG list */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 299 | WRITE_WORD(p, 4); |
| 300 | WRITE_WORD(p, 0x54410002); |
| 301 | WRITE_WORD(p, info->ram_size); |
| 302 | WRITE_WORD(p, info->loader_start); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 303 | if (initrd_size) { |
| 304 | /* ATAG_INITRD2 */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 305 | WRITE_WORD(p, 4); |
| 306 | WRITE_WORD(p, 0x54420005); |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 307 | WRITE_WORD(p, info->initrd_start); |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 308 | WRITE_WORD(p, initrd_size); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 309 | } |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 310 | if (info->kernel_cmdline && *info->kernel_cmdline) { |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 311 | /* ATAG_CMDLINE */ |
| 312 | int cmdline_size; |
| 313 | |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 314 | cmdline_size = strlen(info->kernel_cmdline); |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 315 | address_space_write(as, p + 8, MEMTXATTRS_UNSPECIFIED, |
| 316 | (const uint8_t *)info->kernel_cmdline, |
| 317 | cmdline_size + 1); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 318 | cmdline_size = (cmdline_size >> 2) + 1; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 319 | WRITE_WORD(p, cmdline_size + 2); |
| 320 | WRITE_WORD(p, 0x54410009); |
| 321 | p += cmdline_size * 4; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 322 | } |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 323 | if (info->atag_board) { |
| 324 | /* ATAG_BOARD */ |
| 325 | int atag_board_len; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 326 | uint8_t atag_board_buf[0x1000]; |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 327 | |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 328 | atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3; |
| 329 | WRITE_WORD(p, (atag_board_len + 8) >> 2); |
| 330 | WRITE_WORD(p, 0x414f4d50); |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 331 | address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, |
| 332 | atag_board_buf, atag_board_len); |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 333 | p += atag_board_len; |
| 334 | } |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 335 | /* ATAG_END */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 336 | WRITE_WORD(p, 0); |
| 337 | WRITE_WORD(p, 0); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 338 | } |
| 339 | |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 340 | static void set_kernel_args_old(const struct arm_boot_info *info, |
| 341 | AddressSpace *as) |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 342 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 343 | hwaddr p; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 344 | const char *s; |
Stefan Weil | 761c9eb | 2012-01-29 08:52:15 +0100 | [diff] [blame] | 345 | int initrd_size = info->initrd_size; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 346 | hwaddr base = info->loader_start; |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 347 | |
| 348 | /* see linux/include/asm-arm/setup.h */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 349 | p = base + KERNEL_ARGS_ADDR; |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 350 | /* page_size */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 351 | WRITE_WORD(p, 4096); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 352 | /* nr_pages */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 353 | WRITE_WORD(p, info->ram_size / 4096); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 354 | /* ramdisk_size */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 355 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 356 | #define FLAG_READONLY 1 |
| 357 | #define FLAG_RDLOAD 4 |
| 358 | #define FLAG_RDPROMPT 8 |
| 359 | /* flags */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 360 | WRITE_WORD(p, FLAG_READONLY | FLAG_RDLOAD | FLAG_RDPROMPT); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 361 | /* rootdev */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 362 | WRITE_WORD(p, (31 << 8) | 0); /* /dev/mtdblock0 */ |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 363 | /* video_num_cols */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 364 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 365 | /* video_num_rows */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 366 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 367 | /* video_x */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 368 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 369 | /* video_y */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 370 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 371 | /* memc_control_reg */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 372 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 373 | /* unsigned char sounddefault */ |
| 374 | /* unsigned char adfsdrives */ |
| 375 | /* unsigned char bytes_per_char_h */ |
| 376 | /* unsigned char bytes_per_char_v */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 377 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 378 | /* pages_in_bank[4] */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 379 | WRITE_WORD(p, 0); |
| 380 | WRITE_WORD(p, 0); |
| 381 | WRITE_WORD(p, 0); |
| 382 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 383 | /* pages_in_vram */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 384 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 385 | /* initrd_start */ |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 386 | if (initrd_size) { |
| 387 | WRITE_WORD(p, info->initrd_start); |
| 388 | } else { |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 389 | WRITE_WORD(p, 0); |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 390 | } |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 391 | /* initrd_size */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 392 | WRITE_WORD(p, initrd_size); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 393 | /* rd_start */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 394 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 395 | /* system_rev */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 396 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 397 | /* system_serial_low */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 398 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 399 | /* system_serial_high */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 400 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 401 | /* mem_fclk_21285 */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 402 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 403 | /* zero unused fields */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 404 | while (p < base + KERNEL_ARGS_ADDR + 256 + 1024) { |
| 405 | WRITE_WORD(p, 0); |
| 406 | } |
| 407 | s = info->kernel_cmdline; |
| 408 | if (s) { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 409 | address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, |
| 410 | (const uint8_t *)s, strlen(s) + 1); |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 411 | } else { |
| 412 | WRITE_WORD(p, 0); |
| 413 | } |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 414 | } |
| 415 | |
Andrey Smirnov | 4cbca7d | 2018-02-09 10:40:30 +0000 | [diff] [blame] | 416 | static void fdt_add_psci_node(void *fdt) |
| 417 | { |
| 418 | uint32_t cpu_suspend_fn; |
| 419 | uint32_t cpu_off_fn; |
| 420 | uint32_t cpu_on_fn; |
| 421 | uint32_t migrate_fn; |
| 422 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); |
| 423 | const char *psci_method; |
| 424 | int64_t psci_conduit; |
Andrey Smirnov | c39770c | 2018-04-10 13:02:24 +0100 | [diff] [blame] | 425 | int rc; |
Andrey Smirnov | 4cbca7d | 2018-02-09 10:40:30 +0000 | [diff] [blame] | 426 | |
| 427 | psci_conduit = object_property_get_int(OBJECT(armcpu), |
| 428 | "psci-conduit", |
| 429 | &error_abort); |
| 430 | switch (psci_conduit) { |
| 431 | case QEMU_PSCI_CONDUIT_DISABLED: |
| 432 | return; |
| 433 | case QEMU_PSCI_CONDUIT_HVC: |
| 434 | psci_method = "hvc"; |
| 435 | break; |
| 436 | case QEMU_PSCI_CONDUIT_SMC: |
| 437 | psci_method = "smc"; |
| 438 | break; |
| 439 | default: |
| 440 | g_assert_not_reached(); |
| 441 | } |
| 442 | |
Andrey Smirnov | c39770c | 2018-04-10 13:02:24 +0100 | [diff] [blame] | 443 | /* |
| 444 | * If /psci node is present in provided DTB, assume that no fixup |
| 445 | * is necessary and all PSCI configuration should be taken as-is |
| 446 | */ |
| 447 | rc = fdt_path_offset(fdt, "/psci"); |
| 448 | if (rc >= 0) { |
| 449 | return; |
| 450 | } |
| 451 | |
Andrey Smirnov | 4cbca7d | 2018-02-09 10:40:30 +0000 | [diff] [blame] | 452 | qemu_fdt_add_subnode(fdt, "/psci"); |
| 453 | if (armcpu->psci_version == 2) { |
| 454 | const char comp[] = "arm,psci-0.2\0arm,psci"; |
| 455 | qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); |
| 456 | |
| 457 | cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; |
| 458 | if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { |
| 459 | cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; |
| 460 | cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; |
| 461 | migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; |
| 462 | } else { |
| 463 | cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; |
| 464 | cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; |
| 465 | migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; |
| 466 | } |
| 467 | } else { |
| 468 | qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); |
| 469 | |
| 470 | cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; |
| 471 | cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; |
| 472 | cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; |
| 473 | migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; |
| 474 | } |
| 475 | |
| 476 | /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer |
| 477 | * to the instruction that should be used to invoke PSCI functions. |
| 478 | * However, the device tree binding uses 'method' instead, so that is |
| 479 | * what we should use here. |
| 480 | */ |
| 481 | qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); |
| 482 | |
| 483 | qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); |
| 484 | qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); |
| 485 | qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); |
| 486 | qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); |
| 487 | } |
| 488 | |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 489 | int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, |
| 490 | hwaddr addr_limit, AddressSpace *as) |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 491 | { |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 492 | void *fdt = NULL; |
Eric Auger | e2eb3d2 | 2018-06-29 15:11:01 +0100 | [diff] [blame^] | 493 | int size, rc, n = 0; |
Peter Maydell | 70976c4 | 2013-07-16 13:25:06 +0100 | [diff] [blame] | 494 | uint32_t acells, scells; |
Shannon Zhao | 9695200 | 2016-05-12 13:22:27 +0100 | [diff] [blame] | 495 | char *nodename; |
| 496 | unsigned int i; |
| 497 | hwaddr mem_base, mem_len; |
Eric Auger | e2eb3d2 | 2018-06-29 15:11:01 +0100 | [diff] [blame^] | 498 | char **node_path; |
| 499 | Error *err = NULL; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 500 | |
John Rigby | 0fb7985 | 2013-11-22 17:17:10 +0000 | [diff] [blame] | 501 | if (binfo->dtb_filename) { |
| 502 | char *filename; |
| 503 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, binfo->dtb_filename); |
| 504 | if (!filename) { |
| 505 | fprintf(stderr, "Couldn't open dtb file %s\n", binfo->dtb_filename); |
| 506 | goto fail; |
| 507 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 508 | |
John Rigby | 0fb7985 | 2013-11-22 17:17:10 +0000 | [diff] [blame] | 509 | fdt = load_device_tree(filename, &size); |
| 510 | if (!fdt) { |
| 511 | fprintf(stderr, "Couldn't open dtb file %s\n", filename); |
| 512 | g_free(filename); |
| 513 | goto fail; |
| 514 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 515 | g_free(filename); |
zhanghailiang | a554ecb | 2014-12-11 12:07:53 +0000 | [diff] [blame] | 516 | } else { |
John Rigby | 0fb7985 | 2013-11-22 17:17:10 +0000 | [diff] [blame] | 517 | fdt = binfo->get_dtb(binfo, &size); |
| 518 | if (!fdt) { |
| 519 | fprintf(stderr, "Board was unable to create a dtb blob\n"); |
| 520 | goto fail; |
| 521 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 522 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 523 | |
Ard Biesheuvel | fee8ea1 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 524 | if (addr_limit > addr && size > (addr_limit - addr)) { |
| 525 | /* Installing the device tree blob at addr would exceed addr_limit. |
| 526 | * Whether this constitutes failure is up to the caller to decide, |
| 527 | * so just return 0 as size, i.e., no error. |
| 528 | */ |
| 529 | g_free(fdt); |
| 530 | return 0; |
| 531 | } |
| 532 | |
Eric Auger | 58e7109 | 2016-02-19 09:42:30 -0700 | [diff] [blame] | 533 | acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells", |
| 534 | NULL, &error_fatal); |
| 535 | scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells", |
| 536 | NULL, &error_fatal); |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 537 | if (acells == 0 || scells == 0) { |
| 538 | fprintf(stderr, "dtb file invalid (#address-cells or #size-cells 0)\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 539 | goto fail; |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 540 | } |
| 541 | |
Peter Maydell | 70976c4 | 2013-07-16 13:25:06 +0100 | [diff] [blame] | 542 | if (scells < 2 && binfo->ram_size >= (1ULL << 32)) { |
| 543 | /* This is user error so deserves a friendlier error message |
| 544 | * than the failure of setprop_sized_cells would provide |
| 545 | */ |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 546 | fprintf(stderr, "qemu: dtb file not compatible with " |
| 547 | "RAM size > 4GB\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 548 | goto fail; |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 549 | } |
| 550 | |
Eric Auger | e2eb3d2 | 2018-06-29 15:11:01 +0100 | [diff] [blame^] | 551 | /* nop all root nodes matching /memory or /memory@unit-address */ |
| 552 | node_path = qemu_fdt_node_unit_path(fdt, "memory", &err); |
| 553 | if (err) { |
| 554 | error_report_err(err); |
| 555 | goto fail; |
| 556 | } |
| 557 | while (node_path[n]) { |
| 558 | if (g_str_has_prefix(node_path[n], "/memory")) { |
| 559 | qemu_fdt_nop_node(fdt, node_path[n]); |
| 560 | } |
| 561 | n++; |
| 562 | } |
| 563 | g_strfreev(node_path); |
| 564 | |
Shannon Zhao | 9695200 | 2016-05-12 13:22:27 +0100 | [diff] [blame] | 565 | if (nb_numa_nodes > 0) { |
Shannon Zhao | 9695200 | 2016-05-12 13:22:27 +0100 | [diff] [blame] | 566 | mem_base = binfo->loader_start; |
| 567 | for (i = 0; i < nb_numa_nodes; i++) { |
| 568 | mem_len = numa_info[i].node_mem; |
| 569 | nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); |
| 570 | qemu_fdt_add_subnode(fdt, nodename); |
| 571 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); |
| 572 | rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", |
| 573 | acells, mem_base, |
| 574 | scells, mem_len); |
| 575 | if (rc < 0) { |
| 576 | fprintf(stderr, "couldn't set %s/reg for node %d\n", nodename, |
| 577 | i); |
| 578 | goto fail; |
| 579 | } |
| 580 | |
| 581 | qemu_fdt_setprop_cell(fdt, nodename, "numa-node-id", i); |
| 582 | mem_base += mem_len; |
| 583 | g_free(nodename); |
| 584 | } |
| 585 | } else { |
Eric Auger | e2eb3d2 | 2018-06-29 15:11:01 +0100 | [diff] [blame^] | 586 | nodename = g_strdup_printf("/memory@%" PRIx64, binfo->loader_start); |
| 587 | qemu_fdt_add_subnode(fdt, nodename); |
| 588 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); |
Guenter Roeck | b77257d | 2016-11-16 17:30:21 -0800 | [diff] [blame] | 589 | |
Eric Auger | e2eb3d2 | 2018-06-29 15:11:01 +0100 | [diff] [blame^] | 590 | rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", |
Shannon Zhao | 9695200 | 2016-05-12 13:22:27 +0100 | [diff] [blame] | 591 | acells, binfo->loader_start, |
| 592 | scells, binfo->ram_size); |
| 593 | if (rc < 0) { |
Eric Auger | e2eb3d2 | 2018-06-29 15:11:01 +0100 | [diff] [blame^] | 594 | fprintf(stderr, "couldn't set %s reg\n", nodename); |
Shannon Zhao | 9695200 | 2016-05-12 13:22:27 +0100 | [diff] [blame] | 595 | goto fail; |
| 596 | } |
Eric Auger | e2eb3d2 | 2018-06-29 15:11:01 +0100 | [diff] [blame^] | 597 | g_free(nodename); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 598 | } |
| 599 | |
Guenter Roeck | b77257d | 2016-11-16 17:30:21 -0800 | [diff] [blame] | 600 | rc = fdt_path_offset(fdt, "/chosen"); |
| 601 | if (rc < 0) { |
| 602 | qemu_fdt_add_subnode(fdt, "/chosen"); |
| 603 | } |
| 604 | |
Peter A. G. Crosthwaite | 5e87975 | 2012-06-17 15:35:36 +0000 | [diff] [blame] | 605 | if (binfo->kernel_cmdline && *binfo->kernel_cmdline) { |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 606 | rc = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", |
| 607 | binfo->kernel_cmdline); |
Peter A. G. Crosthwaite | 5e87975 | 2012-06-17 15:35:36 +0000 | [diff] [blame] | 608 | if (rc < 0) { |
| 609 | fprintf(stderr, "couldn't set /chosen/bootargs\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 610 | goto fail; |
Peter A. G. Crosthwaite | 5e87975 | 2012-06-17 15:35:36 +0000 | [diff] [blame] | 611 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 612 | } |
| 613 | |
| 614 | if (binfo->initrd_size) { |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 615 | rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", |
| 616 | binfo->initrd_start); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 617 | if (rc < 0) { |
| 618 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 619 | goto fail; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 620 | } |
| 621 | |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 622 | rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", |
| 623 | binfo->initrd_start + binfo->initrd_size); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 624 | if (rc < 0) { |
| 625 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 626 | goto fail; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 627 | } |
| 628 | } |
Peter Maydell | 3b1cceb | 2013-07-16 13:25:10 +0100 | [diff] [blame] | 629 | |
Andrey Smirnov | 4cbca7d | 2018-02-09 10:40:30 +0000 | [diff] [blame] | 630 | fdt_add_psci_node(fdt); |
| 631 | |
Peter Maydell | 3b1cceb | 2013-07-16 13:25:10 +0100 | [diff] [blame] | 632 | if (binfo->modify_dtb) { |
| 633 | binfo->modify_dtb(binfo, fdt); |
| 634 | } |
| 635 | |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 636 | qemu_fdt_dumpdtb(fdt, size); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 637 | |
Ard Biesheuvel | 4c4bf65 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 638 | /* Put the DTB into the memory map as a ROM image: this will ensure |
| 639 | * the DTB is copied again upon reset, even if addr points into RAM. |
| 640 | */ |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 641 | rom_add_blob_fixed_as("dtb", fdt, size, addr, as); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 642 | |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 643 | g_free(fdt); |
| 644 | |
Ard Biesheuvel | fee8ea1 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 645 | return size; |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 646 | |
| 647 | fail: |
| 648 | g_free(fdt); |
| 649 | return -1; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 650 | } |
| 651 | |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 652 | static void do_cpu_reset(void *opaque) |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 653 | { |
Andreas Färber | 351d566 | 2012-05-05 12:40:39 +0200 | [diff] [blame] | 654 | ARMCPU *cpu = opaque; |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 655 | CPUState *cs = CPU(cpu); |
Andreas Färber | 351d566 | 2012-05-05 12:40:39 +0200 | [diff] [blame] | 656 | CPUARMState *env = &cpu->env; |
Stefan Weil | 462a8bc | 2011-06-23 17:53:48 +0200 | [diff] [blame] | 657 | const struct arm_boot_info *info = env->boot_info; |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 658 | |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 659 | cpu_reset(cs); |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 660 | if (info) { |
| 661 | if (!info->is_linux) { |
Peter Crosthwaite | 9776f63 | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 662 | int i; |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 663 | /* Jump to the entry point. */ |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 664 | uint64_t entry = info->entry; |
| 665 | |
Peter Crosthwaite | 9776f63 | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 666 | switch (info->endianness) { |
| 667 | case ARM_ENDIANNESS_LE: |
| 668 | env->cp15.sctlr_el[1] &= ~SCTLR_E0E; |
| 669 | for (i = 1; i < 4; ++i) { |
| 670 | env->cp15.sctlr_el[i] &= ~SCTLR_EE; |
| 671 | } |
| 672 | env->uncached_cpsr &= ~CPSR_E; |
| 673 | break; |
| 674 | case ARM_ENDIANNESS_BE8: |
| 675 | env->cp15.sctlr_el[1] |= SCTLR_E0E; |
| 676 | for (i = 1; i < 4; ++i) { |
| 677 | env->cp15.sctlr_el[i] |= SCTLR_EE; |
| 678 | } |
| 679 | env->uncached_cpsr |= CPSR_E; |
| 680 | break; |
| 681 | case ARM_ENDIANNESS_BE32: |
| 682 | env->cp15.sctlr_el[1] |= SCTLR_B; |
| 683 | break; |
| 684 | case ARM_ENDIANNESS_UNKNOWN: |
| 685 | break; /* Board's decision */ |
| 686 | default: |
| 687 | g_assert_not_reached(); |
| 688 | } |
| 689 | |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 690 | if (!env->aarch64) { |
Peter Maydell | a9047ec | 2014-08-04 14:41:53 +0100 | [diff] [blame] | 691 | env->thumb = info->entry & 1; |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 692 | entry &= 0xfffffffe; |
Peter Maydell | a9047ec | 2014-08-04 14:41:53 +0100 | [diff] [blame] | 693 | } |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 694 | cpu_set_pc(cs, entry); |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 695 | } else { |
Greg Bellows | c8e829b | 2014-12-15 17:09:47 -0600 | [diff] [blame] | 696 | /* If we are booting Linux then we need to check whether we are |
| 697 | * booting into secure or non-secure state and adjust the state |
| 698 | * accordingly. Out of reset, ARM is defined to be in secure state |
| 699 | * (SCR.NS = 0), we change that here if non-secure boot has been |
| 700 | * requested. |
| 701 | */ |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 702 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
| 703 | /* AArch64 is defined to come out of reset into EL3 if enabled. |
| 704 | * If we are booting Linux then we need to adjust our EL as |
| 705 | * Linux expects us to be in EL2 or EL1. AArch32 resets into |
| 706 | * SVC, which Linux expects, so no privilege/exception level to |
| 707 | * adjust. |
| 708 | */ |
| 709 | if (env->aarch64) { |
Edgar E. Iglesias | 48d21a5 | 2016-02-03 13:46:33 +0000 | [diff] [blame] | 710 | env->cp15.scr_el3 |= SCR_RW; |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 711 | if (arm_feature(env, ARM_FEATURE_EL2)) { |
Edgar E. Iglesias | 48d21a5 | 2016-02-03 13:46:33 +0000 | [diff] [blame] | 712 | env->cp15.hcr_el2 |= HCR_RW; |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 713 | env->pstate = PSTATE_MODE_EL2h; |
| 714 | } else { |
| 715 | env->pstate = PSTATE_MODE_EL1h; |
| 716 | } |
Peter Maydell | 43118f4 | 2018-03-13 15:34:51 +0000 | [diff] [blame] | 717 | /* AArch64 kernels never boot in secure mode */ |
| 718 | assert(!info->secure_boot); |
| 719 | /* This hook is only supported for AArch32 currently: |
| 720 | * bootloader_aarch64[] will not call the hook, and |
| 721 | * the code above has already dropped us into EL2 or EL1. |
| 722 | */ |
| 723 | assert(!info->secure_board_setup); |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 724 | } |
| 725 | |
Peter Maydell | bda816f | 2018-03-13 15:34:52 +0000 | [diff] [blame] | 726 | if (arm_feature(env, ARM_FEATURE_EL2)) { |
| 727 | /* If we have EL2 then Linux expects the HVC insn to work */ |
| 728 | env->cp15.scr_el3 |= SCR_HCE; |
| 729 | } |
| 730 | |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 731 | /* Set to non-secure if not a secure boot */ |
Peter Crosthwaite | baf6b68 | 2015-11-10 13:37:33 +0000 | [diff] [blame] | 732 | if (!info->secure_boot && |
| 733 | (cs != first_cpu || !info->secure_board_setup)) { |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 734 | /* Linux expects non-secure state */ |
| 735 | env->cp15.scr_el3 |= SCR_NS; |
| 736 | } |
Greg Bellows | c8e829b | 2014-12-15 17:09:47 -0600 | [diff] [blame] | 737 | } |
| 738 | |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 739 | if (cs == first_cpu) { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 740 | AddressSpace *as = arm_boot_address_space(cpu, info); |
| 741 | |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 742 | cpu_set_pc(cs, info->loader_start); |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 743 | |
Peter Maydell | 83bfffe | 2014-01-31 14:47:32 +0000 | [diff] [blame] | 744 | if (!have_dtb(info)) { |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 745 | if (old_param) { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 746 | set_kernel_args_old(info, as); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 747 | } else { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 748 | set_kernel_args(info, as); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 749 | } |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 750 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 751 | } else { |
Andreas Färber | 5d30932 | 2012-05-14 01:05:40 +0200 | [diff] [blame] | 752 | info->secondary_cpu_reset_hook(cpu, info); |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 753 | } |
| 754 | } |
| 755 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 756 | } |
| 757 | |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 758 | /** |
| 759 | * load_image_to_fw_cfg() - Load an image file into an fw_cfg entry identified |
| 760 | * by key. |
| 761 | * @fw_cfg: The firmware config instance to store the data in. |
| 762 | * @size_key: The firmware config key to store the size of the loaded |
| 763 | * data under, with fw_cfg_add_i32(). |
| 764 | * @data_key: The firmware config key to store the loaded data under, |
| 765 | * with fw_cfg_add_bytes(). |
| 766 | * @image_name: The name of the image file to load. If it is NULL, the |
| 767 | * function returns without doing anything. |
| 768 | * @try_decompress: Whether the image should be decompressed (gunzipped) before |
| 769 | * adding it to fw_cfg. If decompression fails, the image is |
| 770 | * loaded as-is. |
| 771 | * |
| 772 | * In case of failure, the function prints an error message to stderr and the |
| 773 | * process exits with status 1. |
| 774 | */ |
| 775 | static void load_image_to_fw_cfg(FWCfgState *fw_cfg, uint16_t size_key, |
| 776 | uint16_t data_key, const char *image_name, |
| 777 | bool try_decompress) |
| 778 | { |
| 779 | size_t size = -1; |
| 780 | uint8_t *data; |
| 781 | |
| 782 | if (image_name == NULL) { |
| 783 | return; |
| 784 | } |
| 785 | |
| 786 | if (try_decompress) { |
| 787 | size = load_image_gzipped_buffer(image_name, |
| 788 | LOAD_IMAGE_MAX_GUNZIP_BYTES, &data); |
| 789 | } |
| 790 | |
| 791 | if (size == (size_t)-1) { |
| 792 | gchar *contents; |
| 793 | gsize length; |
| 794 | |
| 795 | if (!g_file_get_contents(image_name, &contents, &length, NULL)) { |
Alistair Francis | c0dbca3 | 2018-02-03 09:43:03 +0100 | [diff] [blame] | 796 | error_report("failed to load \"%s\"", image_name); |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 797 | exit(1); |
| 798 | } |
| 799 | size = length; |
| 800 | data = (uint8_t *)contents; |
| 801 | } |
| 802 | |
| 803 | fw_cfg_add_i32(fw_cfg, size_key, size); |
| 804 | fw_cfg_add_bytes(fw_cfg, data_key, data, size); |
| 805 | } |
| 806 | |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 807 | static int do_arm_linux_init(Object *obj, void *opaque) |
| 808 | { |
| 809 | if (object_dynamic_cast(obj, TYPE_ARM_LINUX_BOOT_IF)) { |
| 810 | ARMLinuxBootIf *albif = ARM_LINUX_BOOT_IF(obj); |
| 811 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_GET_CLASS(obj); |
| 812 | struct arm_boot_info *info = opaque; |
| 813 | |
| 814 | if (albifc->arm_linux_init) { |
| 815 | albifc->arm_linux_init(albif, info->secure_boot); |
| 816 | } |
| 817 | } |
| 818 | return 0; |
| 819 | } |
| 820 | |
Peter Crosthwaite | 9776f63 | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 821 | static uint64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, |
| 822 | uint64_t *lowaddr, uint64_t *highaddr, |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 823 | int elf_machine, AddressSpace *as) |
Peter Crosthwaite | 9776f63 | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 824 | { |
| 825 | bool elf_is64; |
| 826 | union { |
| 827 | Elf32_Ehdr h32; |
| 828 | Elf64_Ehdr h64; |
| 829 | } elf_header; |
| 830 | int data_swab = 0; |
| 831 | bool big_endian; |
| 832 | uint64_t ret = -1; |
| 833 | Error *err = NULL; |
| 834 | |
| 835 | |
| 836 | load_elf_hdr(info->kernel_filename, &elf_header, &elf_is64, &err); |
| 837 | if (err) { |
Marc-André Lureau | 36f876c | 2018-03-09 17:09:44 +0000 | [diff] [blame] | 838 | error_free(err); |
Peter Crosthwaite | 9776f63 | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 839 | return ret; |
| 840 | } |
| 841 | |
| 842 | if (elf_is64) { |
| 843 | big_endian = elf_header.h64.e_ident[EI_DATA] == ELFDATA2MSB; |
| 844 | info->endianness = big_endian ? ARM_ENDIANNESS_BE8 |
| 845 | : ARM_ENDIANNESS_LE; |
| 846 | } else { |
| 847 | big_endian = elf_header.h32.e_ident[EI_DATA] == ELFDATA2MSB; |
| 848 | if (big_endian) { |
| 849 | if (bswap32(elf_header.h32.e_flags) & EF_ARM_BE8) { |
| 850 | info->endianness = ARM_ENDIANNESS_BE8; |
| 851 | } else { |
| 852 | info->endianness = ARM_ENDIANNESS_BE32; |
| 853 | /* In BE32, the CPU has a different view of the per-byte |
| 854 | * address map than the rest of the system. BE32 ELF files |
| 855 | * are organised such that they can be programmed through |
| 856 | * the CPU's per-word byte-reversed view of the world. QEMU |
| 857 | * however loads ELF files independently of the CPU. So |
| 858 | * tell the ELF loader to byte reverse the data for us. |
| 859 | */ |
| 860 | data_swab = 2; |
| 861 | } |
| 862 | } else { |
| 863 | info->endianness = ARM_ENDIANNESS_LE; |
| 864 | } |
| 865 | } |
| 866 | |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 867 | ret = load_elf_as(info->kernel_filename, NULL, NULL, |
| 868 | pentry, lowaddr, highaddr, big_endian, elf_machine, |
| 869 | 1, data_swab, as); |
Peter Crosthwaite | 9776f63 | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 870 | if (ret <= 0) { |
| 871 | /* The header loaded but the image didn't */ |
| 872 | exit(1); |
| 873 | } |
| 874 | |
| 875 | return ret; |
| 876 | } |
| 877 | |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 878 | static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 879 | hwaddr *entry, AddressSpace *as) |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 880 | { |
| 881 | hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR; |
| 882 | uint8_t *buffer; |
| 883 | int size; |
| 884 | |
| 885 | /* On aarch64, it's the bootloader's job to uncompress the kernel. */ |
| 886 | size = load_image_gzipped_buffer(filename, LOAD_IMAGE_MAX_GUNZIP_BYTES, |
| 887 | &buffer); |
| 888 | |
| 889 | if (size < 0) { |
| 890 | gsize len; |
| 891 | |
| 892 | /* Load as raw file otherwise */ |
| 893 | if (!g_file_get_contents(filename, (char **)&buffer, &len, NULL)) { |
| 894 | return -1; |
| 895 | } |
| 896 | size = len; |
| 897 | } |
| 898 | |
| 899 | /* check the arm64 magic header value -- very old kernels may not have it */ |
Marc-André Lureau | 2764040 | 2018-03-09 17:09:44 +0000 | [diff] [blame] | 900 | if (size > ARM64_MAGIC_OFFSET + 4 && |
| 901 | memcmp(buffer + ARM64_MAGIC_OFFSET, "ARM\x64", 4) == 0) { |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 902 | uint64_t hdrvals[2]; |
| 903 | |
| 904 | /* The arm64 Image header has text_offset and image_size fields at 8 and |
| 905 | * 16 bytes into the Image header, respectively. The text_offset field |
| 906 | * is only valid if the image_size is non-zero. |
| 907 | */ |
| 908 | memcpy(&hdrvals, buffer + ARM64_TEXT_OFFSET_OFFSET, sizeof(hdrvals)); |
| 909 | if (hdrvals[1] != 0) { |
| 910 | kernel_load_offset = le64_to_cpu(hdrvals[0]); |
| 911 | } |
| 912 | } |
| 913 | |
| 914 | *entry = mem_base + kernel_load_offset; |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 915 | rom_add_blob_fixed_as(filename, buffer, size, *entry, as); |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 916 | |
| 917 | g_free(buffer); |
| 918 | |
| 919 | return size; |
| 920 | } |
| 921 | |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 922 | void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 923 | { |
Ard Biesheuvel | c6faa75 | 2014-10-24 12:19:11 +0100 | [diff] [blame] | 924 | CPUState *cs; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 925 | int kernel_size; |
| 926 | int initrd_size; |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 927 | int is_linux = 0; |
Ard Biesheuvel | 92df845 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 928 | uint64_t elf_entry, elf_low_addr, elf_high_addr; |
Peter Maydell | da0af40 | 2014-03-21 18:44:36 +0000 | [diff] [blame] | 929 | int elf_machine; |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 930 | hwaddr entry; |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 931 | static const ARMInsnFixup *primary_loader; |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 932 | AddressSpace *as = arm_boot_address_space(cpu, info); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 933 | |
Igor Mammedov | 60b8fe4 | 2018-05-31 14:50:51 +0100 | [diff] [blame] | 934 | /* CPU objects (unlike devices) are not automatically reset on system |
| 935 | * reset, so we must always register a handler to do so. If we're |
| 936 | * actually loading a kernel, the handler is also responsible for |
| 937 | * arranging that we start it correctly. |
| 938 | */ |
| 939 | for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
| 940 | qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); |
| 941 | } |
| 942 | |
Peter Crosthwaite | baf6b68 | 2015-11-10 13:37:33 +0000 | [diff] [blame] | 943 | /* The board code is not supposed to set secure_board_setup unless |
| 944 | * running its code in secure mode is actually possible, and KVM |
| 945 | * doesn't support secure. |
| 946 | */ |
| 947 | assert(!(info->secure_board_setup && kvm_enabled())); |
| 948 | |
Michael Olbrich | 4c8afda | 2016-10-17 19:22:17 +0100 | [diff] [blame] | 949 | info->dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb"); |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 950 | info->dtb_limit = 0; |
Michael Olbrich | 4c8afda | 2016-10-17 19:22:17 +0100 | [diff] [blame] | 951 | |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 952 | /* Load the kernel. */ |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 953 | if (!info->kernel_filename || info->firmware_loaded) { |
Ard Biesheuvel | 69e7f76 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 954 | |
| 955 | if (have_dtb(info)) { |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 956 | /* If we have a device tree blob, but no kernel to supply it to (or |
| 957 | * the kernel is supposed to be loaded by the bootloader), copy the |
| 958 | * DTB to the base of RAM for the bootloader to pick up. |
Ard Biesheuvel | 69e7f76 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 959 | */ |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 960 | info->dtb_start = info->loader_start; |
Ard Biesheuvel | 69e7f76 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 961 | } |
| 962 | |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 963 | if (info->kernel_filename) { |
| 964 | FWCfgState *fw_cfg; |
| 965 | bool try_decompressing_kernel; |
| 966 | |
| 967 | fw_cfg = fw_cfg_find(); |
| 968 | try_decompressing_kernel = arm_feature(&cpu->env, |
| 969 | ARM_FEATURE_AARCH64); |
| 970 | |
| 971 | /* Expose the kernel, the command line, and the initrd in fw_cfg. |
| 972 | * We don't process them here at all, it's all left to the |
| 973 | * firmware. |
| 974 | */ |
| 975 | load_image_to_fw_cfg(fw_cfg, |
| 976 | FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA, |
| 977 | info->kernel_filename, |
| 978 | try_decompressing_kernel); |
| 979 | load_image_to_fw_cfg(fw_cfg, |
| 980 | FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA, |
| 981 | info->initrd_filename, false); |
| 982 | |
| 983 | if (info->kernel_cmdline) { |
| 984 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, |
| 985 | strlen(info->kernel_cmdline) + 1); |
| 986 | fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, |
| 987 | info->kernel_cmdline); |
| 988 | } |
| 989 | } |
| 990 | |
| 991 | /* We will start from address 0 (typically a boot ROM image) in the |
| 992 | * same way as hardware. |
Peter Maydell | 9546dba | 2013-10-25 15:44:38 +0100 | [diff] [blame] | 993 | */ |
| 994 | return; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 995 | } |
pbrook | daf9062 | 2007-01-16 18:54:31 +0000 | [diff] [blame] | 996 | |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 997 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
| 998 | primary_loader = bootloader_aarch64; |
Peter Maydell | da0af40 | 2014-03-21 18:44:36 +0000 | [diff] [blame] | 999 | elf_machine = EM_AARCH64; |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 1000 | } else { |
| 1001 | primary_loader = bootloader; |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 1002 | if (!info->write_board_setup) { |
| 1003 | primary_loader += BOOTLOADER_NO_BOARD_SETUP_OFFSET; |
| 1004 | } |
Peter Maydell | da0af40 | 2014-03-21 18:44:36 +0000 | [diff] [blame] | 1005 | elf_machine = EM_ARM; |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 1008 | if (!info->secondary_cpu_reset_hook) { |
| 1009 | info->secondary_cpu_reset_hook = default_reset_secondary; |
| 1010 | } |
| 1011 | if (!info->write_secondary_boot) { |
| 1012 | info->write_secondary_boot = default_write_secondary; |
| 1013 | } |
| 1014 | |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 1015 | if (info->nb_cpus == 0) |
| 1016 | info->nb_cpus = 1; |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 1017 | |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 1018 | /* We want to put the initrd far enough into RAM that when the |
| 1019 | * kernel is uncompressed it will not clobber the initrd. However |
| 1020 | * on boards without much RAM we must ensure that we still leave |
| 1021 | * enough room for a decent sized initrd, and on boards with large |
| 1022 | * amounts of RAM we must avoid the initrd being so far up in RAM |
| 1023 | * that it is outside lowmem and inaccessible to the kernel. |
| 1024 | * So for boards with less than 256MB of RAM we put the initrd |
| 1025 | * halfway into RAM, and for boards with 256MB of RAM or more we put |
| 1026 | * the initrd at 128MB. |
| 1027 | */ |
| 1028 | info->initrd_start = info->loader_start + |
| 1029 | MIN(info->ram_size / 2, 128 * 1024 * 1024); |
| 1030 | |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 1031 | /* Assume that raw images are linux kernels, and ELF images are not. */ |
Peter Crosthwaite | 9776f63 | 2016-03-04 11:30:21 +0000 | [diff] [blame] | 1032 | kernel_size = arm_load_elf(info, &elf_entry, &elf_low_addr, |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 1033 | &elf_high_addr, elf_machine, as); |
Ard Biesheuvel | 92df845 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 1034 | if (kernel_size > 0 && have_dtb(info)) { |
| 1035 | /* If there is still some room left at the base of RAM, try and put |
| 1036 | * the DTB there like we do for images loaded with -bios or -pflash. |
| 1037 | */ |
| 1038 | if (elf_low_addr > info->loader_start |
| 1039 | || elf_high_addr < info->loader_start) { |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 1040 | /* Set elf_low_addr as address limit for arm_load_dtb if it may be |
Ard Biesheuvel | 92df845 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 1041 | * pointing into RAM, otherwise pass '0' (no limit) |
| 1042 | */ |
| 1043 | if (elf_low_addr < info->loader_start) { |
| 1044 | elf_low_addr = 0; |
| 1045 | } |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 1046 | info->dtb_start = info->loader_start; |
| 1047 | info->dtb_limit = elf_low_addr; |
Ard Biesheuvel | 92df845 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 1048 | } |
| 1049 | } |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 1050 | entry = elf_entry; |
| 1051 | if (kernel_size < 0) { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 1052 | kernel_size = load_uimage_as(info->kernel_filename, &entry, NULL, |
| 1053 | &is_linux, NULL, NULL, as); |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 1054 | } |
Richard W.M. Jones | 6f5d3cb | 2014-08-19 18:56:28 +0100 | [diff] [blame] | 1055 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 1056 | kernel_size = load_aarch64_image(info->kernel_filename, |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 1057 | info->loader_start, &entry, as); |
Richard W.M. Jones | 6f5d3cb | 2014-08-19 18:56:28 +0100 | [diff] [blame] | 1058 | is_linux = 1; |
Ard Biesheuvel | 68115ed | 2017-04-20 17:32:28 +0100 | [diff] [blame] | 1059 | } else if (kernel_size < 0) { |
| 1060 | /* 32-bit ARM */ |
| 1061 | entry = info->loader_start + KERNEL_LOAD_ADDR; |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 1062 | kernel_size = load_image_targphys_as(info->kernel_filename, entry, |
| 1063 | info->ram_size - KERNEL_LOAD_ADDR, |
| 1064 | as); |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 1065 | is_linux = 1; |
| 1066 | } |
| 1067 | if (kernel_size < 0) { |
Alistair Francis | c0dbca3 | 2018-02-03 09:43:03 +0100 | [diff] [blame] | 1068 | error_report("could not load kernel '%s'", info->kernel_filename); |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 1069 | exit(1); |
| 1070 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 1071 | info->entry = entry; |
| 1072 | if (is_linux) { |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 1073 | uint32_t fixupcontext[FIXUP_MAX]; |
| 1074 | |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 1075 | if (info->initrd_filename) { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 1076 | initrd_size = load_ramdisk_as(info->initrd_filename, |
| 1077 | info->initrd_start, |
| 1078 | info->ram_size - info->initrd_start, |
| 1079 | as); |
Soren Brinkmann | fd76663 | 2013-07-08 15:40:02 -0700 | [diff] [blame] | 1080 | if (initrd_size < 0) { |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 1081 | initrd_size = load_image_targphys_as(info->initrd_filename, |
| 1082 | info->initrd_start, |
| 1083 | info->ram_size - |
| 1084 | info->initrd_start, |
| 1085 | as); |
Soren Brinkmann | fd76663 | 2013-07-08 15:40:02 -0700 | [diff] [blame] | 1086 | } |
pbrook | daf9062 | 2007-01-16 18:54:31 +0000 | [diff] [blame] | 1087 | if (initrd_size < 0) { |
Alistair Francis | c0dbca3 | 2018-02-03 09:43:03 +0100 | [diff] [blame] | 1088 | error_report("could not load initrd '%s'", |
| 1089 | info->initrd_filename); |
pbrook | daf9062 | 2007-01-16 18:54:31 +0000 | [diff] [blame] | 1090 | exit(1); |
| 1091 | } |
| 1092 | } else { |
| 1093 | initrd_size = 0; |
| 1094 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 1095 | info->initrd_size = initrd_size; |
| 1096 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 1097 | fixupcontext[FIXUP_BOARDID] = info->board_id; |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 1098 | fixupcontext[FIXUP_BOARD_SETUP] = info->board_setup_addr; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 1099 | |
| 1100 | /* for device tree boot, we pass the DTB directly in r2. Otherwise |
| 1101 | * we point to the kernel args. |
| 1102 | */ |
Peter Maydell | 83bfffe | 2014-01-31 14:47:32 +0000 | [diff] [blame] | 1103 | if (have_dtb(info)) { |
Alexander Graf | 76e2aef | 2015-07-15 17:16:26 +0100 | [diff] [blame] | 1104 | hwaddr align; |
Alexander Graf | 76e2aef | 2015-07-15 17:16:26 +0100 | [diff] [blame] | 1105 | |
| 1106 | if (elf_machine == EM_AARCH64) { |
| 1107 | /* |
| 1108 | * Some AArch64 kernels on early bootup map the fdt region as |
| 1109 | * |
| 1110 | * [ ALIGN_DOWN(fdt, 2MB) ... ALIGN_DOWN(fdt, 2MB) + 2MB ] |
| 1111 | * |
| 1112 | * Let's play safe and prealign it to 2MB to give us some space. |
| 1113 | */ |
| 1114 | align = 2 * 1024 * 1024; |
| 1115 | } else { |
| 1116 | /* |
| 1117 | * Some 32bit kernels will trash anything in the 4K page the |
| 1118 | * initrd ends in, so make sure the DTB isn't caught up in that. |
| 1119 | */ |
| 1120 | align = 4096; |
| 1121 | } |
| 1122 | |
| 1123 | /* Place the DTB after the initrd in memory with alignment. */ |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 1124 | info->dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, |
| 1125 | align); |
| 1126 | fixupcontext[FIXUP_ARGPTR] = info->dtb_start; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 1127 | } else { |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 1128 | fixupcontext[FIXUP_ARGPTR] = info->loader_start + KERNEL_ARGS_ADDR; |
Peter Maydell | 3871481 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 1129 | if (info->ram_size >= (1ULL << 32)) { |
Alistair Francis | c0dbca3 | 2018-02-03 09:43:03 +0100 | [diff] [blame] | 1130 | error_report("RAM size must be less than 4GB to boot" |
| 1131 | " Linux kernel using ATAGS (try passing a device tree" |
| 1132 | " using -dtb)"); |
Peter Maydell | 3871481 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 1133 | exit(1); |
| 1134 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 1135 | } |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 1136 | fixupcontext[FIXUP_ENTRYPOINT] = entry; |
| 1137 | |
| 1138 | write_bootloader("bootloader", info->loader_start, |
Peter Maydell | 9f43d4c | 2018-03-02 10:45:36 +0000 | [diff] [blame] | 1139 | primary_loader, fixupcontext, as); |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 1140 | |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 1141 | if (info->nb_cpus > 1) { |
Andreas Färber | 9543b0c | 2012-05-14 00:08:10 +0200 | [diff] [blame] | 1142 | info->write_secondary_boot(cpu, info); |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 1143 | } |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 1144 | if (info->write_board_setup) { |
| 1145 | info->write_board_setup(cpu, info); |
| 1146 | } |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 1147 | |
| 1148 | /* Notify devices which need to fake up firmware initialization |
| 1149 | * that we're doing a direct kernel boot. |
| 1150 | */ |
| 1151 | object_child_foreach_recursive(object_get_root(), |
| 1152 | do_arm_linux_init, info); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 1153 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 1154 | info->is_linux = is_linux; |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 1155 | |
Igor Mammedov | 0c94927 | 2018-05-04 18:05:51 +0100 | [diff] [blame] | 1156 | for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
Ard Biesheuvel | c6faa75 | 2014-10-24 12:19:11 +0100 | [diff] [blame] | 1157 | ARM_CPU(cs)->env.boot_info = info; |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 1158 | } |
Eric Auger | 63a183e | 2015-06-15 18:06:11 +0100 | [diff] [blame] | 1159 | |
Igor Mammedov | 3b77f6c | 2018-05-10 18:10:56 +0100 | [diff] [blame] | 1160 | if (!info->skip_dtb_autoload && have_dtb(info)) { |
| 1161 | if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) { |
| 1162 | exit(1); |
| 1163 | } |
| 1164 | } |
Eric Auger | ac9d32e | 2015-06-02 12:29:12 +0100 | [diff] [blame] | 1165 | } |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 1166 | |
| 1167 | static const TypeInfo arm_linux_boot_if_info = { |
| 1168 | .name = TYPE_ARM_LINUX_BOOT_IF, |
| 1169 | .parent = TYPE_INTERFACE, |
| 1170 | .class_size = sizeof(ARMLinuxBootIfClass), |
| 1171 | }; |
| 1172 | |
| 1173 | static void arm_linux_boot_register_types(void) |
| 1174 | { |
| 1175 | type_register_static(&arm_linux_boot_if_info); |
| 1176 | } |
| 1177 | |
| 1178 | type_init(arm_linux_boot_register_types) |