Markus Armbruster | 2a6a407 | 2016-06-29 13:47:03 +0200 | [diff] [blame] | 1 | #ifndef HW_SPAPR_H |
| 2 | #define HW_SPAPR_H |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 3 | |
Philippe Mathieu-Daudé | ab3dd74 | 2018-06-25 09:42:24 -0300 | [diff] [blame] | 4 | #include "qemu/units.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 5 | #include "sysemu/dma.h" |
David Gibson | 28e0204 | 2015-07-02 16:23:04 +1000 | [diff] [blame] | 6 | #include "hw/boards.h" |
Nathan Fontenot | 31fe14d | 2015-05-07 15:33:49 +1000 | [diff] [blame] | 7 | #include "hw/ppc/spapr_drc.h" |
Bharata B Rao | 4a1c9cf | 2015-06-29 14:14:27 +0530 | [diff] [blame] | 8 | #include "hw/mem/pc-dimm.h" |
Michael Roth | facdb8b | 2016-10-24 23:47:28 -0500 | [diff] [blame] | 9 | #include "hw/ppc/spapr_ovec.h" |
Cédric Le Goater | 82cffa2 | 2018-07-30 16:11:32 +0200 | [diff] [blame] | 10 | #include "hw/ppc/spapr_irq.h" |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 11 | #include "hw/ppc/spapr_xive.h" /* For SpaprXive */ |
Thomas Huth | 0d8d6a2 | 2019-01-10 08:09:13 +0100 | [diff] [blame] | 12 | #include "hw/ppc/xics.h" /* For ICSState */ |
Michael Roth | 0fb6bd0 | 2019-07-17 15:58:42 -0500 | [diff] [blame] | 13 | #include "hw/ppc/spapr_tpm_proxy.h" |
Paolo Bonzini | 277f9ac | 2011-05-26 11:52:44 +0200 | [diff] [blame] | 14 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 15 | struct SpaprVioBus; |
| 16 | struct SpaprPhbState; |
| 17 | struct SpaprNvram; |
Thomas Huth | 0d8d6a2 | 2019-01-10 08:09:13 +0100 | [diff] [blame] | 18 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 19 | typedef struct SpaprEventLogEntry SpaprEventLogEntry; |
| 20 | typedef struct SpaprEventSource SpaprEventSource; |
| 21 | typedef struct SpaprPendingHpt SpaprPendingHpt; |
David Gibson | 4040ab7 | 2011-04-01 15:15:21 +1100 | [diff] [blame] | 22 | |
David Gibson | 4be21d5 | 2013-07-18 14:33:01 -0500 | [diff] [blame] | 23 | #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL |
David Gibson | 1b71890 | 2015-07-02 16:23:06 +1000 | [diff] [blame] | 24 | #define SPAPR_ENTRY_POINT 0x100 |
David Gibson | 4be21d5 | 2013-07-18 14:33:01 -0500 | [diff] [blame] | 25 | |
Bharata B Rao | afd10a0 | 2016-06-10 06:29:02 +0530 | [diff] [blame] | 26 | #define SPAPR_TIMEBASE_FREQ 512000000ULL |
| 27 | |
Cédric Le Goater | 147ff80 | 2017-03-07 10:23:40 +0100 | [diff] [blame] | 28 | #define TYPE_SPAPR_RTC "spapr-rtc" |
| 29 | |
| 30 | #define SPAPR_RTC(obj) \ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 31 | OBJECT_CHECK(SpaprRtcState, (obj), TYPE_SPAPR_RTC) |
Cédric Le Goater | 147ff80 | 2017-03-07 10:23:40 +0100 | [diff] [blame] | 32 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 33 | typedef struct SpaprRtcState SpaprRtcState; |
| 34 | struct SpaprRtcState { |
Cédric Le Goater | 147ff80 | 2017-03-07 10:23:40 +0100 | [diff] [blame] | 35 | /*< private >*/ |
| 36 | DeviceState parent_obj; |
| 37 | int64_t ns_offset; |
| 38 | }; |
| 39 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 40 | typedef struct SpaprDimmState SpaprDimmState; |
| 41 | typedef struct SpaprMachineClass SpaprMachineClass; |
David Gibson | 28e0204 | 2015-07-02 16:23:04 +1000 | [diff] [blame] | 42 | |
| 43 | #define TYPE_SPAPR_MACHINE "spapr-machine" |
| 44 | #define SPAPR_MACHINE(obj) \ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 45 | OBJECT_CHECK(SpaprMachineState, (obj), TYPE_SPAPR_MACHINE) |
David Gibson | 183930c | 2015-07-02 16:23:07 +1000 | [diff] [blame] | 46 | #define SPAPR_MACHINE_GET_CLASS(obj) \ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 47 | OBJECT_GET_CLASS(SpaprMachineClass, obj, TYPE_SPAPR_MACHINE) |
David Gibson | 183930c | 2015-07-02 16:23:07 +1000 | [diff] [blame] | 48 | #define SPAPR_MACHINE_CLASS(klass) \ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 49 | OBJECT_CLASS_CHECK(SpaprMachineClass, klass, TYPE_SPAPR_MACHINE) |
David Gibson | 183930c | 2015-07-02 16:23:07 +1000 | [diff] [blame] | 50 | |
David Gibson | 30f4b05 | 2017-05-12 15:46:11 +1000 | [diff] [blame] | 51 | typedef enum { |
| 52 | SPAPR_RESIZE_HPT_DEFAULT = 0, |
| 53 | SPAPR_RESIZE_HPT_DISABLED, |
| 54 | SPAPR_RESIZE_HPT_ENABLED, |
| 55 | SPAPR_RESIZE_HPT_REQUIRED, |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 56 | } SpaprResizeHpt; |
David Gibson | 30f4b05 | 2017-05-12 15:46:11 +1000 | [diff] [blame] | 57 | |
David Gibson | 183930c | 2015-07-02 16:23:07 +1000 | [diff] [blame] | 58 | /** |
David Gibson | 33face6 | 2017-12-08 10:35:35 +1100 | [diff] [blame] | 59 | * Capabilities |
| 60 | */ |
| 61 | |
David Gibson | ee76a09 | 2017-12-11 13:10:44 +1100 | [diff] [blame] | 62 | /* Hardware Transactional Memory */ |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 63 | #define SPAPR_CAP_HTM 0x00 |
David Gibson | 2938664 | 2017-12-07 17:08:47 +1100 | [diff] [blame] | 64 | /* Vector Scalar Extensions */ |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 65 | #define SPAPR_CAP_VSX 0x01 |
David Gibson | 2d1fb9b | 2017-12-11 17:34:30 +1100 | [diff] [blame] | 66 | /* Decimal Floating Point */ |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 67 | #define SPAPR_CAP_DFP 0x02 |
Suraj Jitindar Singh | 8f38eaf | 2018-01-19 16:00:02 +1100 | [diff] [blame] | 68 | /* Cache Flush on Privilege Change */ |
| 69 | #define SPAPR_CAP_CFPC 0x03 |
Suraj Jitindar Singh | 09114fd | 2018-01-19 16:00:03 +1100 | [diff] [blame] | 70 | /* Speculation Barrier Bounds Checking */ |
| 71 | #define SPAPR_CAP_SBBC 0x04 |
Suraj Jitindar Singh | 4be8d4e | 2018-01-19 16:00:04 +1100 | [diff] [blame] | 72 | /* Indirect Branch Serialisation */ |
| 73 | #define SPAPR_CAP_IBS 0x05 |
David Gibson | 2309832 | 2018-03-16 19:19:13 +1100 | [diff] [blame] | 74 | /* HPT Maximum Page Size (encoded as a shift) */ |
| 75 | #define SPAPR_CAP_HPT_MAXPAGESIZE 0x06 |
Suraj Jitindar Singh | b9a477b | 2018-10-08 14:25:39 +1100 | [diff] [blame] | 76 | /* Nested KVM-HV */ |
| 77 | #define SPAPR_CAP_NESTED_KVM_HV 0x07 |
Suraj Jitindar Singh | c982f5c | 2019-03-01 13:43:14 +1100 | [diff] [blame] | 78 | /* Large Decrementer */ |
| 79 | #define SPAPR_CAP_LARGE_DECREMENTER 0x08 |
Suraj Jitindar Singh | 8ff43ee | 2019-03-01 14:19:12 +1100 | [diff] [blame] | 80 | /* Count Cache Flush Assist HW Instruction */ |
| 81 | #define SPAPR_CAP_CCF_ASSIST 0x09 |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 82 | /* Num Caps */ |
Suraj Jitindar Singh | 8ff43ee | 2019-03-01 14:19:12 +1100 | [diff] [blame] | 83 | #define SPAPR_CAP_NUM (SPAPR_CAP_CCF_ASSIST + 1) |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 84 | |
| 85 | /* |
| 86 | * Capability Values |
| 87 | */ |
| 88 | /* Bool Caps */ |
| 89 | #define SPAPR_CAP_OFF 0x00 |
| 90 | #define SPAPR_CAP_ON 0x01 |
Suraj Jitindar Singh | 399b289 | 2019-03-01 14:19:11 +1100 | [diff] [blame] | 91 | |
Suraj Jitindar Singh | c76c0d3 | 2018-03-01 17:38:02 +1100 | [diff] [blame] | 92 | /* Custom Caps */ |
Suraj Jitindar Singh | 399b289 | 2019-03-01 14:19:11 +1100 | [diff] [blame] | 93 | |
| 94 | /* Generic */ |
Suraj Jitindar Singh | 6898aed | 2018-01-19 16:00:01 +1100 | [diff] [blame] | 95 | #define SPAPR_CAP_BROKEN 0x00 |
| 96 | #define SPAPR_CAP_WORKAROUND 0x01 |
| 97 | #define SPAPR_CAP_FIXED 0x02 |
Suraj Jitindar Singh | 399b289 | 2019-03-01 14:19:11 +1100 | [diff] [blame] | 98 | /* SPAPR_CAP_IBS (cap-ibs) */ |
Suraj Jitindar Singh | c76c0d3 | 2018-03-01 17:38:02 +1100 | [diff] [blame] | 99 | #define SPAPR_CAP_FIXED_IBS 0x02 |
| 100 | #define SPAPR_CAP_FIXED_CCD 0x03 |
Suraj Jitindar Singh | 399b289 | 2019-03-01 14:19:11 +1100 | [diff] [blame] | 101 | #define SPAPR_CAP_FIXED_NA 0x10 /* Lets leave a bit of a gap... */ |
David Gibson | 2d1fb9b | 2017-12-11 17:34:30 +1100 | [diff] [blame] | 102 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 103 | typedef struct SpaprCapabilities SpaprCapabilities; |
| 104 | struct SpaprCapabilities { |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 105 | uint8_t caps[SPAPR_CAP_NUM]; |
David Gibson | 33face6 | 2017-12-08 10:35:35 +1100 | [diff] [blame] | 106 | }; |
| 107 | |
| 108 | /** |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 109 | * SpaprMachineClass: |
David Gibson | 183930c | 2015-07-02 16:23:07 +1000 | [diff] [blame] | 110 | */ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 111 | struct SpaprMachineClass { |
David Gibson | 183930c | 2015-07-02 16:23:07 +1000 | [diff] [blame] | 112 | /*< private >*/ |
| 113 | MachineClass parent_class; |
| 114 | |
| 115 | /*< public >*/ |
Thomas Huth | 57040d4 | 2015-12-09 13:34:13 +0100 | [diff] [blame] | 116 | bool dr_lmb_enabled; /* enable dynamic-reconfig/hotplug of LMBs */ |
Michael Roth | 962b6c3 | 2019-02-19 18:18:23 +0100 | [diff] [blame] | 117 | bool dr_phb_enabled; /* enable dynamic-reconfig/hotplug of PHBs */ |
Alexey Kardashevskiy | fea35ca | 2018-12-21 01:34:48 +0100 | [diff] [blame] | 118 | bool update_dt_enabled; /* enable KVMPPC_H_UPDATE_DT */ |
Thomas Huth | 57040d4 | 2015-12-09 13:34:13 +0100 | [diff] [blame] | 119 | bool use_ohci_by_default; /* use USB-OHCI instead of XHCI */ |
Greg Kurz | 46f7afa | 2017-06-14 15:29:19 +0200 | [diff] [blame] | 120 | bool pre_2_10_has_unused_icps; |
Cédric Le Goater | 82cffa2 | 2018-07-30 16:11:32 +0200 | [diff] [blame] | 121 | bool legacy_irq_allocation; |
David Gibson | 0a79452 | 2019-03-27 13:54:11 +1100 | [diff] [blame] | 122 | bool broken_host_serial_model; /* present real host info to the guest */ |
Greg Kurz | 3725ef1 | 2019-05-22 15:43:46 +0200 | [diff] [blame] | 123 | bool pre_4_1_migration; /* don't migrate hpt-max-page-size */ |
Cédric Le Goater | 82cffa2 | 2018-07-30 16:11:32 +0200 | [diff] [blame] | 124 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 125 | void (*phb_placement)(SpaprMachineState *spapr, uint32_t index, |
David Gibson | daa2369 | 2016-10-11 14:23:33 +1100 | [diff] [blame] | 126 | uint64_t *buid, hwaddr *pio, |
| 127 | hwaddr *mmio32, hwaddr *mmio64, |
Alexey Kardashevskiy | ec132ef | 2019-03-12 19:21:03 +1100 | [diff] [blame] | 128 | unsigned n_dma, uint32_t *liobns, hwaddr *nv2gpa, |
| 129 | hwaddr *nv2atsd, Error **errp); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 130 | SpaprResizeHpt resize_hpt_default; |
| 131 | SpaprCapabilities default_caps; |
| 132 | SpaprIrq *irq; |
David Gibson | 183930c | 2015-07-02 16:23:07 +1000 | [diff] [blame] | 133 | }; |
David Gibson | 28e0204 | 2015-07-02 16:23:04 +1000 | [diff] [blame] | 134 | |
| 135 | /** |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 136 | * SpaprMachineState: |
David Gibson | 28e0204 | 2015-07-02 16:23:04 +1000 | [diff] [blame] | 137 | */ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 138 | struct SpaprMachineState { |
David Gibson | 28e0204 | 2015-07-02 16:23:04 +1000 | [diff] [blame] | 139 | /*< private >*/ |
| 140 | MachineState parent_obj; |
| 141 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 142 | struct SpaprVioBus *vio_bus; |
| 143 | QLIST_HEAD(, SpaprPhbState) phbs; |
| 144 | struct SpaprNvram *nvram; |
Cédric Le Goater | 681bfad | 2017-02-27 15:29:12 +0100 | [diff] [blame] | 145 | ICSState *ics; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 146 | SpaprRtcState rtc; |
David Gibson | a3467ba | 2011-04-05 15:12:10 +1000 | [diff] [blame] | 147 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 148 | SpaprResizeHpt resize_hpt; |
David Gibson | a3467ba | 2011-04-05 15:12:10 +1000 | [diff] [blame] | 149 | void *htab; |
David Gibson | 4be21d5 | 2013-07-18 14:33:01 -0500 | [diff] [blame] | 150 | uint32_t htab_shift; |
Suraj Jitindar Singh | 9861bb3 | 2017-03-01 17:54:36 +1100 | [diff] [blame] | 151 | uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROCESS_TABLE */ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 152 | SpaprPendingHpt *pending_hpt; /* in-progress resize */ |
David Gibson | 0b0b831 | 2017-05-12 15:46:49 +1000 | [diff] [blame] | 153 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 154 | hwaddr rma_size; |
David Gibson | 7f763a5 | 2012-09-12 16:57:12 +0000 | [diff] [blame] | 155 | int vrma_adjust; |
Benjamin Herrenschmidt | b7d1f77 | 2014-07-21 13:02:04 +1000 | [diff] [blame] | 156 | ssize_t rtas_size; |
| 157 | void *rtas_blob; |
Alexey Kardashevskiy | fea35ca | 2018-12-21 01:34:48 +0100 | [diff] [blame] | 158 | uint32_t fdt_size; |
| 159 | uint32_t fdt_initial_size; |
| 160 | void *fdt_blob; |
David Gibson | a19f7fb | 2016-10-20 15:31:45 +1100 | [diff] [blame] | 161 | long kernel_size; |
| 162 | bool kernel_le; |
| 163 | uint32_t initrd_base; |
| 164 | long initrd_size; |
David Gibson | 880ae7d | 2015-02-06 14:55:52 +1100 | [diff] [blame] | 165 | uint64_t rtc_offset; /* Now used only during incoming migration */ |
Alexey Kardashevskiy | 98a8b52 | 2014-05-01 20:37:09 +1000 | [diff] [blame] | 166 | struct PPCTimebase tb; |
Alexander Graf | 3fc5acd | 2012-08-14 13:22:13 +0200 | [diff] [blame] | 167 | bool has_graphics; |
Sam Bobroff | fa98fbf | 2017-08-18 15:50:22 +1000 | [diff] [blame] | 168 | uint32_t vsmt; /* Virtual SMT mode (KVM's "core stride") */ |
David Gibson | 74d042e | 2012-10-08 18:17:39 +0000 | [diff] [blame] | 169 | |
David Gibson | 74d042e | 2012-10-08 18:17:39 +0000 | [diff] [blame] | 170 | Notifier epow_notifier; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 171 | QTAILQ_HEAD(, SpaprEventLogEntry) pending_events; |
Michael Roth | ffbb170 | 2016-10-26 21:20:26 -0500 | [diff] [blame] | 172 | bool use_hotplug_event_source; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 173 | SpaprEventSource *event_sources; |
David Gibson | 4be21d5 | 2013-07-18 14:33:01 -0500 | [diff] [blame] | 174 | |
David Gibson | 7843c0d | 2017-06-11 20:33:59 +0800 | [diff] [blame] | 175 | /* ibm,client-architecture-support option negotiation */ |
| 176 | bool cas_reboot; |
| 177 | bool cas_legacy_guest_workaround; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 178 | SpaprOptionVector *ov5; /* QEMU-supported option vectors */ |
| 179 | SpaprOptionVector *ov5_cas; /* negotiated (via CAS) option vectors */ |
David Gibson | 7843c0d | 2017-06-11 20:33:59 +0800 | [diff] [blame] | 180 | uint32_t max_compat_pvr; |
| 181 | |
David Gibson | 4be21d5 | 2013-07-18 14:33:01 -0500 | [diff] [blame] | 182 | /* Migration state */ |
| 183 | int htab_save_index; |
| 184 | bool htab_first_pass; |
Alexey Kardashevskiy | e68cb8b | 2013-07-18 14:33:03 -0500 | [diff] [blame] | 185 | int htab_fd; |
Michael Roth | 46503c2 | 2015-05-07 15:33:48 +1000 | [diff] [blame] | 186 | |
David Gibson | 0cffce5 | 2017-05-24 17:01:48 +1000 | [diff] [blame] | 187 | /* Pending DIMM unplug cache. It is populated when a LMB |
| 188 | * unplug starts. It can be regenerated if a migration |
| 189 | * occurs during the unplug process. */ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 190 | QTAILQ_HEAD(, SpaprDimmState) pending_dimm_unplugs; |
David Gibson | 0cffce5 | 2017-05-24 17:01:48 +1000 | [diff] [blame] | 191 | |
David Gibson | 28e0204 | 2015-07-02 16:23:04 +1000 | [diff] [blame] | 192 | /*< public >*/ |
| 193 | char *kvm_type; |
Prasad J Pandit | 27461d6 | 2019-02-18 23:43:49 +0530 | [diff] [blame] | 194 | char *host_model; |
| 195 | char *host_serial; |
Cédric Le Goater | 852ad27 | 2017-02-27 15:29:28 +0100 | [diff] [blame] | 196 | |
Cédric Le Goater | 82cffa2 | 2018-07-30 16:11:32 +0200 | [diff] [blame] | 197 | int32_t irq_map_nr; |
| 198 | unsigned long *irq_map; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 199 | SpaprXive *xive; |
| 200 | SpaprIrq *irq; |
Cédric Le Goater | 872ff3d | 2019-01-02 06:57:40 +0100 | [diff] [blame] | 201 | qemu_irq *qirqs; |
David Gibson | 33face6 | 2017-12-08 10:35:35 +1100 | [diff] [blame] | 202 | |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 203 | bool cmd_line_caps[SPAPR_CAP_NUM]; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 204 | SpaprCapabilities def, eff, mig; |
Alexey Kardashevskiy | ec132ef | 2019-03-12 19:21:03 +1100 | [diff] [blame] | 205 | |
| 206 | unsigned gpu_numa_id; |
Michael Roth | 0fb6bd0 | 2019-07-17 15:58:42 -0500 | [diff] [blame] | 207 | SpaprTpmProxy *tpm_proxy; |
David Gibson | 28e0204 | 2015-07-02 16:23:04 +1000 | [diff] [blame] | 208 | }; |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 209 | |
| 210 | #define H_SUCCESS 0 |
| 211 | #define H_BUSY 1 /* Hardware busy -- retry later */ |
| 212 | #define H_CLOSED 2 /* Resource closed */ |
| 213 | #define H_NOT_AVAILABLE 3 |
| 214 | #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */ |
| 215 | #define H_PARTIAL 5 |
| 216 | #define H_IN_PROGRESS 14 /* Kind of like busy */ |
| 217 | #define H_PAGE_REGISTERED 15 |
| 218 | #define H_PARTIAL_STORE 16 |
| 219 | #define H_PENDING 17 /* returned from H_POLL_PENDING */ |
| 220 | #define H_CONTINUE 18 /* Returned from H_Join on success */ |
| 221 | #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */ |
| 222 | #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \ |
| 223 | is a good time to retry */ |
| 224 | #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \ |
| 225 | is a good time to retry */ |
| 226 | #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \ |
| 227 | is a good time to retry */ |
| 228 | #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \ |
| 229 | is a good time to retry */ |
| 230 | #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \ |
| 231 | is a good time to retry */ |
| 232 | #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \ |
| 233 | is a good time to retry */ |
| 234 | #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */ |
| 235 | #define H_HARDWARE -1 /* Hardware error */ |
| 236 | #define H_FUNCTION -2 /* Function not supported */ |
| 237 | #define H_PRIVILEGE -3 /* Caller not privileged */ |
| 238 | #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */ |
| 239 | #define H_BAD_MODE -5 /* Illegal msr value */ |
| 240 | #define H_PTEG_FULL -6 /* PTEG is full */ |
| 241 | #define H_NOT_FOUND -7 /* PTE was not found" */ |
| 242 | #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */ |
| 243 | #define H_NO_MEM -9 |
| 244 | #define H_AUTHORITY -10 |
| 245 | #define H_PERMISSION -11 |
| 246 | #define H_DROPPED -12 |
| 247 | #define H_SOURCE_PARM -13 |
| 248 | #define H_DEST_PARM -14 |
| 249 | #define H_REMOTE_PARM -15 |
| 250 | #define H_RESOURCE -16 |
| 251 | #define H_ADAPTER_PARM -17 |
| 252 | #define H_RH_PARM -18 |
| 253 | #define H_RCQ_PARM -19 |
| 254 | #define H_SCQ_PARM -20 |
| 255 | #define H_EQ_PARM -21 |
| 256 | #define H_RT_PARM -22 |
| 257 | #define H_ST_PARM -23 |
| 258 | #define H_SIGT_PARM -24 |
| 259 | #define H_TOKEN_PARM -25 |
| 260 | #define H_MLENGTH_PARM -27 |
| 261 | #define H_MEM_PARM -28 |
| 262 | #define H_MEM_ACCESS_PARM -29 |
| 263 | #define H_ATTR_PARM -30 |
| 264 | #define H_PORT_PARM -31 |
| 265 | #define H_MCG_PARM -32 |
| 266 | #define H_VL_PARM -33 |
| 267 | #define H_TSIZE_PARM -34 |
| 268 | #define H_TRACE_PARM -35 |
| 269 | |
| 270 | #define H_MASK_PARM -37 |
| 271 | #define H_MCG_FULL -38 |
| 272 | #define H_ALIAS_EXIST -39 |
| 273 | #define H_P_COUNTER -40 |
| 274 | #define H_TABLE_FULL -41 |
| 275 | #define H_ALT_TABLE -42 |
| 276 | #define H_MR_CONDITION -43 |
| 277 | #define H_NOT_ENOUGH_RESOURCES -44 |
| 278 | #define H_R_STATE -45 |
| 279 | #define H_RESCINDEND -46 |
Anton Blanchard | 42561bf | 2013-08-19 21:04:20 +1000 | [diff] [blame] | 280 | #define H_P2 -55 |
| 281 | #define H_P3 -56 |
| 282 | #define H_P4 -57 |
| 283 | #define H_P5 -58 |
| 284 | #define H_P6 -59 |
| 285 | #define H_P7 -60 |
| 286 | #define H_P8 -61 |
| 287 | #define H_P9 -62 |
| 288 | #define H_UNSUPPORTED_FLAG -256 |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 289 | #define H_MULTI_THREADS_ACTIVE -9005 |
| 290 | |
| 291 | |
| 292 | /* Long Busy is a condition that can be returned by the firmware |
| 293 | * when a call cannot be completed now, but the identical call |
| 294 | * should be retried later. This prevents calls blocking in the |
| 295 | * firmware for long periods of time. Annoyingly the firmware can return |
| 296 | * a range of return codes, hinting at how long we should wait before |
| 297 | * retrying. If you don't care for the hint, the macro below is a good |
| 298 | * way to check for the long_busy return codes |
| 299 | */ |
| 300 | #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \ |
| 301 | && (x <= H_LONG_BUSY_END_RANGE)) |
| 302 | |
| 303 | /* Flags */ |
| 304 | #define H_LARGE_PAGE (1ULL<<(63-16)) |
| 305 | #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */ |
| 306 | #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */ |
| 307 | #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */ |
| 308 | #define H_PAGE_STATE_CHANGE (1ULL<<(63-28)) |
| 309 | #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30))) |
| 310 | #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED) |
| 311 | #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31))) |
| 312 | #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE |
| 313 | #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */ |
| 314 | #define H_ANDCOND (1ULL<<(63-33)) |
| 315 | #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */ |
| 316 | #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */ |
| 317 | #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */ |
| 318 | #define H_COPY_PAGE (1ULL<<(63-49)) |
| 319 | #define H_N (1ULL<<(63-61)) |
| 320 | #define H_PP1 (1ULL<<(63-62)) |
| 321 | #define H_PP2 (1ULL<<(63-63)) |
| 322 | |
Alexey Kardashevskiy | a46622f | 2014-03-07 15:37:40 +1100 | [diff] [blame] | 323 | /* Values for 2nd argument to H_SET_MODE */ |
| 324 | #define H_SET_MODE_RESOURCE_SET_CIABR 1 |
| 325 | #define H_SET_MODE_RESOURCE_SET_DAWR 2 |
| 326 | #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE 3 |
| 327 | #define H_SET_MODE_RESOURCE_LE 4 |
| 328 | |
| 329 | /* Flags for H_SET_MODE_RESOURCE_LE */ |
Anton Blanchard | 42561bf | 2013-08-19 21:04:20 +1000 | [diff] [blame] | 330 | #define H_SET_MODE_ENDIAN_BIG 0 |
| 331 | #define H_SET_MODE_ENDIAN_LITTLE 1 |
| 332 | |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 333 | /* VASI States */ |
| 334 | #define H_VASI_INVALID 0 |
| 335 | #define H_VASI_ENABLED 1 |
| 336 | #define H_VASI_ABORTED 2 |
| 337 | #define H_VASI_SUSPENDING 3 |
| 338 | #define H_VASI_SUSPENDED 4 |
| 339 | #define H_VASI_RESUMED 5 |
| 340 | #define H_VASI_COMPLETED 6 |
| 341 | |
| 342 | /* DABRX flags */ |
| 343 | #define H_DABRX_HYPERVISOR (1ULL<<(63-61)) |
| 344 | #define H_DABRX_KERNEL (1ULL<<(63-62)) |
| 345 | #define H_DABRX_USER (1ULL<<(63-63)) |
| 346 | |
Suraj Jitindar Singh | 8acc2ae | 2018-01-19 15:59:59 +1100 | [diff] [blame] | 347 | /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */ |
| 348 | #define H_CPU_CHAR_SPEC_BAR_ORI31 PPC_BIT(0) |
| 349 | #define H_CPU_CHAR_BCCTRL_SERIALISED PPC_BIT(1) |
| 350 | #define H_CPU_CHAR_L1D_FLUSH_ORI30 PPC_BIT(2) |
| 351 | #define H_CPU_CHAR_L1D_FLUSH_TRIG2 PPC_BIT(3) |
| 352 | #define H_CPU_CHAR_L1D_THREAD_PRIV PPC_BIT(4) |
| 353 | #define H_CPU_CHAR_HON_BRANCH_HINTS PPC_BIT(5) |
| 354 | #define H_CPU_CHAR_THR_RECONF_TRIG PPC_BIT(6) |
Suraj Jitindar Singh | c76c0d3 | 2018-03-01 17:38:02 +1100 | [diff] [blame] | 355 | #define H_CPU_CHAR_CACHE_COUNT_DIS PPC_BIT(7) |
Suraj Jitindar Singh | 399b289 | 2019-03-01 14:19:11 +1100 | [diff] [blame] | 356 | #define H_CPU_CHAR_BCCTR_FLUSH_ASSIST PPC_BIT(9) |
Suraj Jitindar Singh | 8acc2ae | 2018-01-19 15:59:59 +1100 | [diff] [blame] | 357 | #define H_CPU_BEHAV_FAVOUR_SECURITY PPC_BIT(0) |
| 358 | #define H_CPU_BEHAV_L1D_FLUSH_PR PPC_BIT(1) |
| 359 | #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR PPC_BIT(2) |
Suraj Jitindar Singh | 399b289 | 2019-03-01 14:19:11 +1100 | [diff] [blame] | 360 | #define H_CPU_BEHAV_FLUSH_COUNT_CACHE PPC_BIT(5) |
Suraj Jitindar Singh | 8acc2ae | 2018-01-19 15:59:59 +1100 | [diff] [blame] | 361 | |
Dong Xu Wang | 66a0a2c | 2011-11-29 16:52:39 +0800 | [diff] [blame] | 362 | /* Each control block has to be on a 4K boundary */ |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 363 | #define H_CB_ALIGNMENT 4096 |
| 364 | |
| 365 | /* pSeries hypervisor opcodes */ |
| 366 | #define H_REMOVE 0x04 |
| 367 | #define H_ENTER 0x08 |
| 368 | #define H_READ 0x0c |
| 369 | #define H_CLEAR_MOD 0x10 |
| 370 | #define H_CLEAR_REF 0x14 |
| 371 | #define H_PROTECT 0x18 |
| 372 | #define H_GET_TCE 0x1c |
| 373 | #define H_PUT_TCE 0x20 |
| 374 | #define H_SET_SPRG0 0x24 |
| 375 | #define H_SET_DABR 0x28 |
| 376 | #define H_PAGE_INIT 0x2c |
| 377 | #define H_SET_ASR 0x30 |
| 378 | #define H_ASR_ON 0x34 |
| 379 | #define H_ASR_OFF 0x38 |
| 380 | #define H_LOGICAL_CI_LOAD 0x3c |
| 381 | #define H_LOGICAL_CI_STORE 0x40 |
| 382 | #define H_LOGICAL_CACHE_LOAD 0x44 |
| 383 | #define H_LOGICAL_CACHE_STORE 0x48 |
| 384 | #define H_LOGICAL_ICBI 0x4c |
| 385 | #define H_LOGICAL_DCBF 0x50 |
| 386 | #define H_GET_TERM_CHAR 0x54 |
| 387 | #define H_PUT_TERM_CHAR 0x58 |
| 388 | #define H_REAL_TO_LOGICAL 0x5c |
| 389 | #define H_HYPERVISOR_DATA 0x60 |
| 390 | #define H_EOI 0x64 |
| 391 | #define H_CPPR 0x68 |
| 392 | #define H_IPI 0x6c |
| 393 | #define H_IPOLL 0x70 |
| 394 | #define H_XIRR 0x74 |
| 395 | #define H_PERFMON 0x7c |
| 396 | #define H_MIGRATE_DMA 0x78 |
| 397 | #define H_REGISTER_VPA 0xDC |
| 398 | #define H_CEDE 0xE0 |
| 399 | #define H_CONFER 0xE4 |
| 400 | #define H_PROD 0xE8 |
| 401 | #define H_GET_PPP 0xEC |
| 402 | #define H_SET_PPP 0xF0 |
| 403 | #define H_PURR 0xF4 |
| 404 | #define H_PIC 0xF8 |
| 405 | #define H_REG_CRQ 0xFC |
| 406 | #define H_FREE_CRQ 0x100 |
| 407 | #define H_VIO_SIGNAL 0x104 |
| 408 | #define H_SEND_CRQ 0x108 |
| 409 | #define H_COPY_RDMA 0x110 |
| 410 | #define H_REGISTER_LOGICAL_LAN 0x114 |
| 411 | #define H_FREE_LOGICAL_LAN 0x118 |
| 412 | #define H_ADD_LOGICAL_LAN_BUFFER 0x11C |
| 413 | #define H_SEND_LOGICAL_LAN 0x120 |
| 414 | #define H_BULK_REMOVE 0x124 |
| 415 | #define H_MULTICAST_CTRL 0x130 |
| 416 | #define H_SET_XDABR 0x134 |
| 417 | #define H_STUFF_TCE 0x138 |
| 418 | #define H_PUT_TCE_INDIRECT 0x13C |
| 419 | #define H_CHANGE_LOGICAL_LAN_MAC 0x14C |
| 420 | #define H_VTERM_PARTNER_INFO 0x150 |
| 421 | #define H_REGISTER_VTERM 0x154 |
| 422 | #define H_FREE_VTERM 0x158 |
| 423 | #define H_RESET_EVENTS 0x15C |
| 424 | #define H_ALLOC_RESOURCE 0x160 |
| 425 | #define H_FREE_RESOURCE 0x164 |
| 426 | #define H_MODIFY_QP 0x168 |
| 427 | #define H_QUERY_QP 0x16C |
| 428 | #define H_REREGISTER_PMR 0x170 |
| 429 | #define H_REGISTER_SMR 0x174 |
| 430 | #define H_QUERY_MR 0x178 |
| 431 | #define H_QUERY_MW 0x17C |
| 432 | #define H_QUERY_HCA 0x180 |
| 433 | #define H_QUERY_PORT 0x184 |
| 434 | #define H_MODIFY_PORT 0x188 |
| 435 | #define H_DEFINE_AQP1 0x18C |
| 436 | #define H_GET_TRACE_BUFFER 0x190 |
| 437 | #define H_DEFINE_AQP0 0x194 |
| 438 | #define H_RESIZE_MR 0x198 |
| 439 | #define H_ATTACH_MCQP 0x19C |
| 440 | #define H_DETACH_MCQP 0x1A0 |
| 441 | #define H_CREATE_RPT 0x1A4 |
| 442 | #define H_REMOVE_RPT 0x1A8 |
| 443 | #define H_REGISTER_RPAGES 0x1AC |
| 444 | #define H_DISABLE_AND_GETC 0x1B0 |
| 445 | #define H_ERROR_DATA 0x1B4 |
| 446 | #define H_GET_HCA_INFO 0x1B8 |
| 447 | #define H_GET_PERF_COUNT 0x1BC |
| 448 | #define H_MANAGE_TRACE 0x1C0 |
Suraj Jitindar Singh | c59704b | 2018-01-19 16:00:05 +1100 | [diff] [blame] | 449 | #define H_GET_CPU_CHARACTERISTICS 0x1C8 |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 450 | #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4 |
| 451 | #define H_QUERY_INT_STATE 0x1E4 |
| 452 | #define H_POLL_PENDING 0x1D8 |
| 453 | #define H_ILLAN_ATTRIBUTES 0x244 |
| 454 | #define H_MODIFY_HEA_QP 0x250 |
| 455 | #define H_QUERY_HEA_QP 0x254 |
| 456 | #define H_QUERY_HEA 0x258 |
| 457 | #define H_QUERY_HEA_PORT 0x25C |
| 458 | #define H_MODIFY_HEA_PORT 0x260 |
| 459 | #define H_REG_BCMC 0x264 |
| 460 | #define H_DEREG_BCMC 0x268 |
| 461 | #define H_REGISTER_HEA_RPAGES 0x26C |
| 462 | #define H_DISABLE_AND_GET_HEA 0x270 |
| 463 | #define H_GET_HEA_INFO 0x274 |
| 464 | #define H_ALLOC_HEA_RESOURCE 0x278 |
| 465 | #define H_ADD_CONN 0x284 |
| 466 | #define H_DEL_CONN 0x288 |
| 467 | #define H_JOIN 0x298 |
| 468 | #define H_VASI_STATE 0x2A4 |
| 469 | #define H_ENABLE_CRQ 0x2B0 |
| 470 | #define H_GET_EM_PARMS 0x2B8 |
| 471 | #define H_SET_MPP 0x2D0 |
| 472 | #define H_GET_MPP 0x2D4 |
Laurent Vivier | c24ba3d | 2018-12-19 17:35:41 +0100 | [diff] [blame] | 473 | #define H_HOME_NODE_ASSOCIATIVITY 0x2EC |
Benjamin Herrenschmidt | 5d87e4b | 2013-09-26 16:18:46 +1000 | [diff] [blame] | 474 | #define H_XIRR_X 0x2FC |
Thomas Huth | 4d9392b | 2015-09-17 10:49:41 +0200 | [diff] [blame] | 475 | #define H_RANDOM 0x300 |
Anton Blanchard | 42561bf | 2013-08-19 21:04:20 +1000 | [diff] [blame] | 476 | #define H_SET_MODE 0x31C |
David Gibson | 30f4b05 | 2017-05-12 15:46:11 +1000 | [diff] [blame] | 477 | #define H_RESIZE_HPT_PREPARE 0x36C |
| 478 | #define H_RESIZE_HPT_COMMIT 0x370 |
Suraj Jitindar Singh | d77a98b | 2017-03-20 10:46:45 +1100 | [diff] [blame] | 479 | #define H_CLEAN_SLB 0x374 |
| 480 | #define H_INVALIDATE_PID 0x378 |
| 481 | #define H_REGISTER_PROC_TBL 0x37C |
Nicholas Piggin | 1c7ad77 | 2016-12-05 16:50:21 +1100 | [diff] [blame] | 482 | #define H_SIGNAL_SYS_RESET 0x380 |
Cédric Le Goater | 23bcd5e | 2018-12-11 23:38:13 +0100 | [diff] [blame] | 483 | |
| 484 | #define H_INT_GET_SOURCE_INFO 0x3A8 |
| 485 | #define H_INT_SET_SOURCE_CONFIG 0x3AC |
| 486 | #define H_INT_GET_SOURCE_CONFIG 0x3B0 |
| 487 | #define H_INT_GET_QUEUE_INFO 0x3B4 |
| 488 | #define H_INT_SET_QUEUE_CONFIG 0x3B8 |
| 489 | #define H_INT_GET_QUEUE_CONFIG 0x3BC |
| 490 | #define H_INT_SET_OS_REPORTING_LINE 0x3C0 |
| 491 | #define H_INT_GET_OS_REPORTING_LINE 0x3C4 |
| 492 | #define H_INT_ESB 0x3C8 |
| 493 | #define H_INT_SYNC 0x3CC |
| 494 | #define H_INT_RESET 0x3D0 |
| 495 | |
| 496 | #define MAX_HCALL_OPCODE H_INT_RESET |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 497 | |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 498 | /* The hcalls above are standardized in PAPR and implemented by pHyp |
| 499 | * as well. |
| 500 | * |
| 501 | * We also need some hcalls which are specific to qemu / KVM-on-POWER. |
Greg Kurz | 498cd99 | 2017-06-30 12:05:32 +0200 | [diff] [blame] | 502 | * We put those into the 0xf000-0xfffc range which is reserved by PAPR |
| 503 | * for "platform-specific" hcalls. |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 504 | */ |
| 505 | #define KVMPPC_HCALL_BASE 0xf000 |
| 506 | #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0) |
Benjamin Herrenschmidt | c73e377 | 2012-06-18 20:21:37 +0000 | [diff] [blame] | 507 | #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1) |
Alexey Kardashevskiy | 2a6593c | 2014-05-23 12:26:54 +1000 | [diff] [blame] | 508 | /* Client Architecture support */ |
| 509 | #define KVMPPC_H_CAS (KVMPPC_HCALL_BASE + 0x2) |
Alexey Kardashevskiy | fea35ca | 2018-12-21 01:34:48 +0100 | [diff] [blame] | 510 | #define KVMPPC_H_UPDATE_DT (KVMPPC_HCALL_BASE + 0x3) |
| 511 | #define KVMPPC_HCALL_MAX KVMPPC_H_UPDATE_DT |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 512 | |
Michael Roth | 0fb6bd0 | 2019-07-17 15:58:42 -0500 | [diff] [blame] | 513 | /* |
| 514 | * The hcall range 0xEF00 to 0xEF80 is reserved for use in facilitating |
| 515 | * Secure VM mode via an Ultravisor / Protected Execution Facility |
| 516 | */ |
| 517 | #define SVM_HCALL_BASE 0xEF00 |
| 518 | #define SVM_H_TPM_COMM 0xEF10 |
| 519 | #define SVM_HCALL_MAX SVM_H_TPM_COMM |
| 520 | |
| 521 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 522 | typedef struct SpaprDeviceTreeUpdateHeader { |
Alexey Kardashevskiy | 2a6593c | 2014-05-23 12:26:54 +1000 | [diff] [blame] | 523 | uint32_t version_id; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 524 | } SpaprDeviceTreeUpdateHeader; |
Alexey Kardashevskiy | 2a6593c | 2014-05-23 12:26:54 +1000 | [diff] [blame] | 525 | |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 526 | #define hcall_dprintf(fmt, ...) \ |
Thomas Huth | aaf87c6 | 2015-09-01 11:29:02 +1000 | [diff] [blame] | 527 | do { \ |
| 528 | qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \ |
| 529 | } while (0) |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 530 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 531 | typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 532 | target_ulong opcode, |
| 533 | target_ulong *args); |
| 534 | |
| 535 | void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn); |
Andreas Färber | aa100fa | 2012-05-03 06:13:14 +0200 | [diff] [blame] | 536 | target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, |
David Gibson | 9fdf0c2 | 2011-04-01 15:15:20 +1100 | [diff] [blame] | 537 | target_ulong *args); |
| 538 | |
Nicholas Piggin | 03ef074 | 2019-07-18 13:42:11 +1000 | [diff] [blame] | 539 | /* Virtual Processor Area structure constants */ |
| 540 | #define VPA_MIN_SIZE 640 |
| 541 | #define VPA_SIZE_OFFSET 0x4 |
| 542 | #define VPA_SHARED_PROC_OFFSET 0x9 |
| 543 | #define VPA_SHARED_PROC_VAL 0x2 |
| 544 | #define VPA_DISPATCH_COUNTER 0x100 |
| 545 | |
Gavin Shan | ee95428 | 2015-02-20 15:58:52 +1100 | [diff] [blame] | 546 | /* ibm,set-eeh-option */ |
| 547 | #define RTAS_EEH_DISABLE 0 |
| 548 | #define RTAS_EEH_ENABLE 1 |
| 549 | #define RTAS_EEH_THAW_IO 2 |
| 550 | #define RTAS_EEH_THAW_DMA 3 |
| 551 | |
| 552 | /* ibm,get-config-addr-info2 */ |
| 553 | #define RTAS_GET_PE_ADDR 0 |
| 554 | #define RTAS_GET_PE_MODE 1 |
| 555 | #define RTAS_PE_MODE_NONE 0 |
| 556 | #define RTAS_PE_MODE_NOT_SHARED 1 |
| 557 | #define RTAS_PE_MODE_SHARED 2 |
| 558 | |
| 559 | /* ibm,read-slot-reset-state2 */ |
| 560 | #define RTAS_EEH_PE_STATE_NORMAL 0 |
| 561 | #define RTAS_EEH_PE_STATE_RESET 1 |
| 562 | #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2 |
| 563 | #define RTAS_EEH_PE_STATE_STOPPED_DMA 4 |
| 564 | #define RTAS_EEH_PE_STATE_UNAVAIL 5 |
| 565 | #define RTAS_EEH_NOT_SUPPORT 0 |
| 566 | #define RTAS_EEH_SUPPORT 1 |
| 567 | #define RTAS_EEH_PE_UNAVAIL_INFO 1000 |
| 568 | #define RTAS_EEH_PE_RECOVER_INFO 0 |
| 569 | |
| 570 | /* ibm,set-slot-reset */ |
| 571 | #define RTAS_SLOT_RESET_DEACTIVATE 0 |
| 572 | #define RTAS_SLOT_RESET_HOT 1 |
| 573 | #define RTAS_SLOT_RESET_FUNDAMENTAL 3 |
| 574 | |
| 575 | /* ibm,slot-error-detail */ |
| 576 | #define RTAS_SLOT_TEMP_ERR_LOG 1 |
| 577 | #define RTAS_SLOT_PERM_ERR_LOG 2 |
| 578 | |
Alexey Kardashevskiy | a64d325 | 2013-11-19 15:28:54 +1100 | [diff] [blame] | 579 | /* RTAS return codes */ |
David Gibson | c920f7b | 2016-01-19 15:57:42 +1100 | [diff] [blame] | 580 | #define RTAS_OUT_SUCCESS 0 |
| 581 | #define RTAS_OUT_NO_ERRORS_FOUND 1 |
| 582 | #define RTAS_OUT_HW_ERROR -1 |
| 583 | #define RTAS_OUT_BUSY -2 |
| 584 | #define RTAS_OUT_PARAM_ERROR -3 |
| 585 | #define RTAS_OUT_NOT_SUPPORTED -3 |
| 586 | #define RTAS_OUT_NO_SUCH_INDICATOR -3 |
| 587 | #define RTAS_OUT_NOT_AUTHORIZED -9002 |
| 588 | #define RTAS_OUT_SYSPARM_PARAM_ERROR -9999 |
Alexey Kardashevskiy | a64d325 | 2013-11-19 15:28:54 +1100 | [diff] [blame] | 589 | |
Alexey Kardashevskiy | ae4de14 | 2016-07-04 13:33:07 +1000 | [diff] [blame] | 590 | /* DDW pagesize mask values from ibm,query-pe-dma-window */ |
| 591 | #define RTAS_DDW_PGSIZE_4K 0x01 |
| 592 | #define RTAS_DDW_PGSIZE_64K 0x02 |
| 593 | #define RTAS_DDW_PGSIZE_16M 0x04 |
| 594 | #define RTAS_DDW_PGSIZE_32M 0x08 |
| 595 | #define RTAS_DDW_PGSIZE_64M 0x10 |
| 596 | #define RTAS_DDW_PGSIZE_128M 0x20 |
| 597 | #define RTAS_DDW_PGSIZE_256M 0x40 |
| 598 | #define RTAS_DDW_PGSIZE_16G 0x80 |
| 599 | |
Alexey Kardashevskiy | 3a3b850 | 2014-06-23 23:26:32 +1000 | [diff] [blame] | 600 | /* RTAS tokens */ |
| 601 | #define RTAS_TOKEN_BASE 0x2000 |
| 602 | |
| 603 | #define RTAS_DISPLAY_CHARACTER (RTAS_TOKEN_BASE + 0x00) |
| 604 | #define RTAS_GET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x01) |
| 605 | #define RTAS_SET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x02) |
| 606 | #define RTAS_POWER_OFF (RTAS_TOKEN_BASE + 0x03) |
| 607 | #define RTAS_SYSTEM_REBOOT (RTAS_TOKEN_BASE + 0x04) |
| 608 | #define RTAS_QUERY_CPU_STOPPED_STATE (RTAS_TOKEN_BASE + 0x05) |
| 609 | #define RTAS_START_CPU (RTAS_TOKEN_BASE + 0x06) |
| 610 | #define RTAS_STOP_SELF (RTAS_TOKEN_BASE + 0x07) |
| 611 | #define RTAS_IBM_GET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x08) |
| 612 | #define RTAS_IBM_SET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x09) |
| 613 | #define RTAS_IBM_SET_XIVE (RTAS_TOKEN_BASE + 0x0A) |
| 614 | #define RTAS_IBM_GET_XIVE (RTAS_TOKEN_BASE + 0x0B) |
| 615 | #define RTAS_IBM_INT_OFF (RTAS_TOKEN_BASE + 0x0C) |
| 616 | #define RTAS_IBM_INT_ON (RTAS_TOKEN_BASE + 0x0D) |
| 617 | #define RTAS_CHECK_EXCEPTION (RTAS_TOKEN_BASE + 0x0E) |
| 618 | #define RTAS_EVENT_SCAN (RTAS_TOKEN_BASE + 0x0F) |
| 619 | #define RTAS_IBM_SET_TCE_BYPASS (RTAS_TOKEN_BASE + 0x10) |
| 620 | #define RTAS_QUIESCE (RTAS_TOKEN_BASE + 0x11) |
| 621 | #define RTAS_NVRAM_FETCH (RTAS_TOKEN_BASE + 0x12) |
| 622 | #define RTAS_NVRAM_STORE (RTAS_TOKEN_BASE + 0x13) |
| 623 | #define RTAS_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x14) |
| 624 | #define RTAS_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x15) |
| 625 | #define RTAS_IBM_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x16) |
| 626 | #define RTAS_IBM_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x17) |
| 627 | #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER (RTAS_TOKEN_BASE + 0x18) |
| 628 | #define RTAS_IBM_CHANGE_MSI (RTAS_TOKEN_BASE + 0x19) |
| 629 | #define RTAS_SET_INDICATOR (RTAS_TOKEN_BASE + 0x1A) |
| 630 | #define RTAS_SET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1B) |
| 631 | #define RTAS_GET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1C) |
| 632 | #define RTAS_GET_SENSOR_STATE (RTAS_TOKEN_BASE + 0x1D) |
| 633 | #define RTAS_IBM_CONFIGURE_CONNECTOR (RTAS_TOKEN_BASE + 0x1E) |
| 634 | #define RTAS_IBM_OS_TERM (RTAS_TOKEN_BASE + 0x1F) |
Gavin Shan | ee95428 | 2015-02-20 15:58:52 +1100 | [diff] [blame] | 635 | #define RTAS_IBM_SET_EEH_OPTION (RTAS_TOKEN_BASE + 0x20) |
| 636 | #define RTAS_IBM_GET_CONFIG_ADDR_INFO2 (RTAS_TOKEN_BASE + 0x21) |
| 637 | #define RTAS_IBM_READ_SLOT_RESET_STATE2 (RTAS_TOKEN_BASE + 0x22) |
| 638 | #define RTAS_IBM_SET_SLOT_RESET (RTAS_TOKEN_BASE + 0x23) |
| 639 | #define RTAS_IBM_CONFIGURE_PE (RTAS_TOKEN_BASE + 0x24) |
| 640 | #define RTAS_IBM_SLOT_ERROR_DETAIL (RTAS_TOKEN_BASE + 0x25) |
Alexey Kardashevskiy | ae4de14 | 2016-07-04 13:33:07 +1000 | [diff] [blame] | 641 | #define RTAS_IBM_QUERY_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x26) |
| 642 | #define RTAS_IBM_CREATE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x27) |
| 643 | #define RTAS_IBM_REMOVE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x28) |
| 644 | #define RTAS_IBM_RESET_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x29) |
Nicholas Piggin | 93eac7b | 2019-07-22 16:17:52 +1000 | [diff] [blame] | 645 | #define RTAS_IBM_SUSPEND_ME (RTAS_TOKEN_BASE + 0x2A) |
Alexey Kardashevskiy | 3a3b850 | 2014-06-23 23:26:32 +1000 | [diff] [blame] | 646 | |
Nicholas Piggin | 93eac7b | 2019-07-22 16:17:52 +1000 | [diff] [blame] | 647 | #define RTAS_TOKEN_MAX (RTAS_TOKEN_BASE + 0x2B) |
Alexey Kardashevskiy | 3a3b850 | 2014-06-23 23:26:32 +1000 | [diff] [blame] | 648 | |
Sam bobroff | 3052d95 | 2014-06-25 13:54:30 +1000 | [diff] [blame] | 649 | /* RTAS ibm,get-system-parameter token values */ |
Sam bobroff | 3b50d89 | 2014-06-25 13:54:32 +1000 | [diff] [blame] | 650 | #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS 20 |
Sam bobroff | 3052d95 | 2014-06-25 13:54:30 +1000 | [diff] [blame] | 651 | #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE 42 |
Sam bobroff | b907d7b | 2014-06-25 13:54:31 +1000 | [diff] [blame] | 652 | #define RTAS_SYSPARM_UUID 48 |
Sam bobroff | 3052d95 | 2014-06-25 13:54:30 +1000 | [diff] [blame] | 653 | |
Mike Day | 8c8639d | 2015-05-07 15:33:45 +1000 | [diff] [blame] | 654 | /* RTAS indicator/sensor types |
| 655 | * |
| 656 | * as defined by PAPR+ 2.7 7.3.5.4, Table 41 |
| 657 | * |
| 658 | * NOTE: currently only DR-related sensors are implemented here |
| 659 | */ |
| 660 | #define RTAS_SENSOR_TYPE_ISOLATION_STATE 9001 |
| 661 | #define RTAS_SENSOR_TYPE_DR 9002 |
| 662 | #define RTAS_SENSOR_TYPE_ALLOCATION_STATE 9003 |
| 663 | #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE |
| 664 | |
Sam bobroff | 3052d95 | 2014-06-25 13:54:30 +1000 | [diff] [blame] | 665 | /* Possible values for the platform-processor-diagnostics-run-mode parameter |
| 666 | * of the RTAS ibm,get-system-parameter call. |
| 667 | */ |
| 668 | #define DIAGNOSTICS_RUN_MODE_DISABLED 0 |
| 669 | #define DIAGNOSTICS_RUN_MODE_STAGGERED 1 |
| 670 | #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2 |
| 671 | #define DIAGNOSTICS_RUN_MODE_PERIODIC 3 |
| 672 | |
Alexey Kardashevskiy | 4fe822e | 2013-09-27 18:10:18 +1000 | [diff] [blame] | 673 | static inline uint64_t ppc64_phys_to_real(uint64_t addr) |
| 674 | { |
| 675 | return addr & ~0xF000000000000000ULL; |
| 676 | } |
| 677 | |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 678 | static inline uint32_t rtas_ld(target_ulong phys, int n) |
| 679 | { |
Edgar E. Iglesias | fdfba1a | 2013-11-15 14:46:38 +0100 | [diff] [blame] | 680 | return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n)); |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 681 | } |
| 682 | |
Gavin Shan | a14aa92 | 2015-09-01 11:05:12 +1000 | [diff] [blame] | 683 | static inline uint64_t rtas_ldq(target_ulong phys, int n) |
| 684 | { |
| 685 | return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1); |
| 686 | } |
| 687 | |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 688 | static inline void rtas_st(target_ulong phys, int n, uint32_t val) |
| 689 | { |
Edgar E. Iglesias | ab1da85 | 2013-12-17 15:07:29 +1000 | [diff] [blame] | 690 | stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val); |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 691 | } |
| 692 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 693 | typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, |
Anthony Liguori | 210b580 | 2013-06-19 15:40:30 -0500 | [diff] [blame] | 694 | uint32_t token, |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 695 | uint32_t nargs, target_ulong args, |
| 696 | uint32_t nret, target_ulong rets); |
Alexey Kardashevskiy | 3a3b850 | 2014-06-23 23:26:32 +1000 | [diff] [blame] | 697 | void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 698 | target_ulong spapr_rtas_call(PowerPCCPU *cpu, SpaprMachineState *sm, |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 699 | uint32_t token, uint32_t nargs, target_ulong args, |
| 700 | uint32_t nret, target_ulong rets); |
David Gibson | 3f5dabc | 2016-10-20 15:55:36 +1100 | [diff] [blame] | 701 | void spapr_dt_rtas_tokens(void *fdt, int rtas); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 702 | void spapr_load_rtas(SpaprMachineState *spapr, void *fdt, hwaddr addr); |
David Gibson | 39ac845 | 2011-04-01 15:15:23 +1100 | [diff] [blame] | 703 | |
David Gibson | ad0ebb9 | 2012-06-27 14:50:44 +1000 | [diff] [blame] | 704 | #define SPAPR_TCE_PAGE_SHIFT 12 |
| 705 | #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT) |
| 706 | #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1) |
| 707 | |
David Gibson | ad0ebb9 | 2012-06-27 14:50:44 +1000 | [diff] [blame] | 708 | #define SPAPR_VIO_BASE_LIOBN 0x00000000 |
Alexey Kardashevskiy | 4290ca4 | 2015-05-07 15:33:31 +1000 | [diff] [blame] | 709 | #define SPAPR_VIO_LIOBN(reg) (0x00000000 | (reg)) |
Alexey Kardashevskiy | c854581 | 2015-05-07 15:33:30 +1000 | [diff] [blame] | 710 | #define SPAPR_PCI_LIOBN(phb_index, window_num) \ |
| 711 | (0x80000000 | ((phb_index) << 8) | (window_num)) |
Alexey Kardashevskiy | d9d96a3 | 2015-05-07 15:33:33 +1000 | [diff] [blame] | 712 | #define SPAPR_IS_PCI_LIOBN(liobn) (!!((liobn) & 0x80000000)) |
Alexey Kardashevskiy | c854581 | 2015-05-07 15:33:30 +1000 | [diff] [blame] | 713 | #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff) |
David Gibson | ad0ebb9 | 2012-06-27 14:50:44 +1000 | [diff] [blame] | 714 | |
David Gibson | 74d042e | 2012-10-08 18:17:39 +0000 | [diff] [blame] | 715 | #define RTAS_ERROR_LOG_MAX 2048 |
| 716 | |
Tyrel Datwyler | 79853e1 | 2015-05-07 15:33:50 +1000 | [diff] [blame] | 717 | #define RTAS_EVENT_SCAN_RATE 1 |
| 718 | |
Greg Kurz | bb2d8ab | 2017-12-06 09:13:16 +0100 | [diff] [blame] | 719 | /* This helper should be used to encode interrupt specifiers when the related |
| 720 | * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie, |
| 721 | * VIO devices, RTAS event sources and PHBs). |
| 722 | */ |
Greg Kurz | 5c7adcf | 2019-01-17 18:14:39 +0100 | [diff] [blame] | 723 | static inline void spapr_dt_irq(uint32_t *intspec, int irq, bool is_lsi) |
Greg Kurz | bb2d8ab | 2017-12-06 09:13:16 +0100 | [diff] [blame] | 724 | { |
| 725 | intspec[0] = cpu_to_be32(irq); |
| 726 | intspec[1] = is_lsi ? cpu_to_be32(1) : 0; |
| 727 | } |
| 728 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 729 | typedef struct SpaprTceTable SpaprTceTable; |
David Gibson | 74d042e | 2012-10-08 18:17:39 +0000 | [diff] [blame] | 730 | |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 731 | #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table" |
| 732 | #define SPAPR_TCE_TABLE(obj) \ |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 733 | OBJECT_CHECK(SpaprTceTable, (obj), TYPE_SPAPR_TCE_TABLE) |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 734 | |
Alexey Kardashevskiy | 1221a47 | 2017-07-11 13:56:20 +1000 | [diff] [blame] | 735 | #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region" |
| 736 | #define SPAPR_IOMMU_MEMORY_REGION(obj) \ |
| 737 | OBJECT_CHECK(IOMMUMemoryRegion, (obj), TYPE_SPAPR_IOMMU_MEMORY_REGION) |
| 738 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 739 | struct SpaprTceTable { |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 740 | DeviceState parent; |
| 741 | uint32_t liobn; |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 742 | uint32_t nb_table; |
Alexey Kardashevskiy | 1b8ecee | 2014-05-27 15:36:37 +1000 | [diff] [blame] | 743 | uint64_t bus_offset; |
Alexey Kardashevskiy | 650f33a | 2014-05-27 15:36:36 +1000 | [diff] [blame] | 744 | uint32_t page_shift; |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 745 | uint64_t *table; |
Alexey Kardashevskiy | a26fdf3 | 2016-06-01 18:57:34 +1000 | [diff] [blame] | 746 | uint32_t mig_nb_table; |
| 747 | uint64_t *mig_table; |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 748 | bool bypass; |
David Gibson | 6a81dd1 | 2015-09-30 13:42:55 +1000 | [diff] [blame] | 749 | bool need_vfio; |
Alexey Kardashevskiy | 5f36666 | 2019-03-07 16:05:16 +1100 | [diff] [blame] | 750 | bool skipping_replay; |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 751 | int fd; |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 752 | MemoryRegion root; |
| 753 | IOMMUMemoryRegion iommu; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 754 | struct SpaprVioDevice *vdev; /* for @bypass migration compatibility only */ |
| 755 | QLIST_ENTRY(SpaprTceTable) list; |
Anthony Liguori | a83000f | 2013-07-18 14:32:58 -0500 | [diff] [blame] | 756 | }; |
| 757 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 758 | SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn); |
Nathan Fontenot | 31fe14d | 2015-05-07 15:33:49 +1000 | [diff] [blame] | 759 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 760 | struct SpaprEventLogEntry { |
Daniel Henrique Barboza | fd38804 | 2017-07-11 15:07:55 -0300 | [diff] [blame] | 761 | uint32_t summary; |
| 762 | uint32_t extended_length; |
Daniel Henrique Barboza | fd38804 | 2017-07-11 15:07:55 -0300 | [diff] [blame] | 763 | void *extended_log; |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 764 | QTAILQ_ENTRY(SpaprEventLogEntry) next; |
Nathan Fontenot | 31fe14d | 2015-05-07 15:33:49 +1000 | [diff] [blame] | 765 | }; |
| 766 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 767 | void spapr_events_init(SpaprMachineState *sm); |
| 768 | void spapr_dt_events(SpaprMachineState *sm, void *fdt); |
| 769 | int spapr_h_cas_compose_response(SpaprMachineState *sm, |
Bharata B Rao | 03d196b | 2015-07-13 10:34:00 +1000 | [diff] [blame] | 770 | target_ulong addr, target_ulong size, |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 771 | SpaprOptionVector *ov5_updates); |
| 772 | void close_htab_fd(SpaprMachineState *spapr); |
| 773 | void spapr_setup_hpt_and_vrma(SpaprMachineState *spapr); |
| 774 | void spapr_free_hpt(SpaprMachineState *spapr); |
| 775 | SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn); |
| 776 | void spapr_tce_table_enable(SpaprTceTable *tcet, |
Alexey Kardashevskiy | df7625d | 2016-06-01 18:57:33 +1000 | [diff] [blame] | 777 | uint32_t page_shift, uint64_t bus_offset, |
| 778 | uint32_t nb_table); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 779 | void spapr_tce_table_disable(SpaprTceTable *tcet); |
| 780 | void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio); |
David Gibson | c10325d | 2015-10-01 10:46:10 +1000 | [diff] [blame] | 781 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 782 | MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet); |
David Gibson | ad0ebb9 | 2012-06-27 14:50:44 +1000 | [diff] [blame] | 783 | int spapr_dma_dt(void *fdt, int node_off, const char *propname, |
Alexey Kardashevskiy | 5c4cbcf | 2012-08-07 16:10:38 +0000 | [diff] [blame] | 784 | uint32_t liobn, uint64_t window, uint32_t size); |
| 785 | int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname, |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 786 | SpaprTceTable *tcet); |
David Gibson | eefaccc | 2015-02-10 15:36:16 +1100 | [diff] [blame] | 787 | void spapr_pci_switch_vga(bool big_endian); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 788 | void spapr_hotplug_req_add_by_index(SpaprDrc *drc); |
| 789 | void spapr_hotplug_req_remove_by_index(SpaprDrc *drc); |
| 790 | void spapr_hotplug_req_add_by_count(SpaprDrcType drc_type, |
Bharata B Rao | 7a36ae7 | 2015-08-03 11:05:42 +0530 | [diff] [blame] | 791 | uint32_t count); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 792 | void spapr_hotplug_req_remove_by_count(SpaprDrcType drc_type, |
Bharata B Rao | 7a36ae7 | 2015-08-03 11:05:42 +0530 | [diff] [blame] | 793 | uint32_t count); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 794 | void spapr_hotplug_req_add_by_count_indexed(SpaprDrcType drc_type, |
Bharata B Rao | afdbd40 | 2016-10-26 21:20:28 -0500 | [diff] [blame] | 795 | uint32_t count, uint32_t index); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 796 | void spapr_hotplug_req_remove_by_count_indexed(SpaprDrcType drc_type, |
Bharata B Rao | afdbd40 | 2016-10-26 21:20:28 -0500 | [diff] [blame] | 797 | uint32_t count, uint32_t index); |
David Gibson | 0b0b831 | 2017-05-12 15:46:49 +1000 | [diff] [blame] | 798 | int spapr_hpt_shift_for_ramsize(uint64_t ramsize); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 799 | void spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, |
David Gibson | 2772cf6 | 2017-07-12 17:56:06 +1000 | [diff] [blame] | 800 | Error **errp); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 801 | void spapr_clear_pending_events(SpaprMachineState *spapr); |
| 802 | int spapr_max_server_number(SpaprMachineState *spapr); |
Benjamin Herrenschmidt | a2dd4e8 | 2019-04-11 10:00:01 +0200 | [diff] [blame] | 803 | void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex, |
| 804 | uint64_t pte0, uint64_t pte1); |
David Gibson | 28df36a | 2015-02-06 14:55:51 +1100 | [diff] [blame] | 805 | |
Greg Kurz | 62d38c9 | 2019-02-19 18:17:43 +0100 | [diff] [blame] | 806 | /* DRC callbacks. */ |
Daniel Henrique Barboza | 3183472 | 2017-05-22 16:35:48 -0300 | [diff] [blame] | 807 | void spapr_core_release(DeviceState *dev); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 808 | int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
Greg Kurz | 345b12b | 2019-02-19 18:17:48 +0100 | [diff] [blame] | 809 | void *fdt, int *fdt_start_offset, Error **errp); |
Daniel Henrique Barboza | 3183472 | 2017-05-22 16:35:48 -0300 | [diff] [blame] | 810 | void spapr_lmb_release(DeviceState *dev); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 811 | int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
Greg Kurz | 62d38c9 | 2019-02-19 18:17:43 +0100 | [diff] [blame] | 812 | void *fdt, int *fdt_start_offset, Error **errp); |
Greg Kurz | bb2bdd8 | 2019-02-19 18:18:49 +0100 | [diff] [blame] | 813 | void spapr_phb_release(DeviceState *dev); |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 814 | int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
Greg Kurz | bb2bdd8 | 2019-02-19 18:18:49 +0100 | [diff] [blame] | 815 | void *fdt, int *fdt_start_offset, Error **errp); |
Daniel Henrique Barboza | 3183472 | 2017-05-22 16:35:48 -0300 | [diff] [blame] | 816 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 817 | void spapr_rtc_read(SpaprRtcState *rtc, struct tm *tm, uint32_t *ns); |
| 818 | int spapr_rtc_import_offset(SpaprRtcState *rtc, int64_t legacy_offset); |
David Gibson | 28df36a | 2015-02-06 14:55:51 +1100 | [diff] [blame] | 819 | |
Cédric Le Goater | 147ff80 | 2017-03-07 10:23:40 +0100 | [diff] [blame] | 820 | #define TYPE_SPAPR_RNG "spapr-rng" |
David Gibson | ad0ebb9 | 2012-06-27 14:50:44 +1000 | [diff] [blame] | 821 | |
David Gibson | e075623 | 2019-03-06 14:15:26 +1100 | [diff] [blame] | 822 | #define SPAPR_MEMORY_BLOCK_SIZE ((hwaddr)1 << 28) /* 256MB */ |
Bharata B Rao | db4ef28 | 2015-07-02 16:23:15 +1000 | [diff] [blame] | 823 | |
Bharata B Rao | 4a1c9cf | 2015-06-29 14:14:27 +0530 | [diff] [blame] | 824 | /* |
| 825 | * This defines the maximum number of DIMM slots we can have for sPAPR |
| 826 | * guest. This is not defined by sPAPR but we are defining it to 32 slots |
| 827 | * based on default number of slots provided by PowerPC kernel. |
| 828 | */ |
| 829 | #define SPAPR_MAX_RAM_SLOTS 32 |
| 830 | |
Philippe Mathieu-Daudé | ab3dd74 | 2018-06-25 09:42:24 -0300 | [diff] [blame] | 831 | /* 1GB alignment for hotplug memory region */ |
| 832 | #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB) |
Bharata B Rao | 4a1c9cf | 2015-06-29 14:14:27 +0530 | [diff] [blame] | 833 | |
Bharata B Rao | 03d196b | 2015-07-13 10:34:00 +1000 | [diff] [blame] | 834 | /* |
| 835 | * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory |
| 836 | * property under ibm,dynamic-reconfiguration-memory node. |
| 837 | */ |
| 838 | #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6 |
| 839 | |
| 840 | /* |
Bharata B Rao | d0e5a8f | 2016-06-10 10:44:48 +0530 | [diff] [blame] | 841 | * Defines for flag value in ibm,dynamic-memory property under |
| 842 | * ibm,dynamic-reconfiguration-memory node. |
Bharata B Rao | 03d196b | 2015-07-13 10:34:00 +1000 | [diff] [blame] | 843 | */ |
| 844 | #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008 |
Bharata B Rao | d0e5a8f | 2016-06-10 10:44:48 +0530 | [diff] [blame] | 845 | #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020 |
| 846 | #define SPAPR_LMB_FLAGS_RESERVED 0x00000080 |
Bharata B Rao | 03d196b | 2015-07-13 10:34:00 +1000 | [diff] [blame] | 847 | |
Nicholas Piggin | 1c7ad77 | 2016-12-05 16:50:21 +1100 | [diff] [blame] | 848 | void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg); |
| 849 | |
David Gibson | 0b0b831 | 2017-05-12 15:46:49 +1000 | [diff] [blame] | 850 | #define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift)) |
| 851 | |
Greg Kurz | 14bb448 | 2018-02-14 20:40:44 +0100 | [diff] [blame] | 852 | int spapr_get_vcpu_id(PowerPCCPU *cpu); |
Greg Kurz | 648edb6 | 2018-02-14 20:40:35 +0100 | [diff] [blame] | 853 | void spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp); |
Sam Bobroff | 2e886fb | 2017-08-09 15:38:56 +1000 | [diff] [blame] | 854 | PowerPCCPU *spapr_find_cpu(int vcpu_id); |
| 855 | |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 856 | int spapr_caps_pre_load(void *opaque); |
| 857 | int spapr_caps_pre_save(void *opaque); |
| 858 | |
David Gibson | 33face6 | 2017-12-08 10:35:35 +1100 | [diff] [blame] | 859 | /* |
| 860 | * Handling of optional capabilities |
| 861 | */ |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 862 | extern const VMStateDescription vmstate_spapr_cap_htm; |
| 863 | extern const VMStateDescription vmstate_spapr_cap_vsx; |
| 864 | extern const VMStateDescription vmstate_spapr_cap_dfp; |
Suraj Jitindar Singh | 8f38eaf | 2018-01-19 16:00:02 +1100 | [diff] [blame] | 865 | extern const VMStateDescription vmstate_spapr_cap_cfpc; |
Suraj Jitindar Singh | 09114fd | 2018-01-19 16:00:03 +1100 | [diff] [blame] | 866 | extern const VMStateDescription vmstate_spapr_cap_sbbc; |
Suraj Jitindar Singh | 4be8d4e | 2018-01-19 16:00:04 +1100 | [diff] [blame] | 867 | extern const VMStateDescription vmstate_spapr_cap_ibs; |
David Gibson | 64d4a53 | 2019-05-17 14:10:44 +1000 | [diff] [blame] | 868 | extern const VMStateDescription vmstate_spapr_cap_hpt_maxpagesize; |
Suraj Jitindar Singh | b9a477b | 2018-10-08 14:25:39 +1100 | [diff] [blame] | 869 | extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv; |
Suraj Jitindar Singh | c982f5c | 2019-03-01 13:43:14 +1100 | [diff] [blame] | 870 | extern const VMStateDescription vmstate_spapr_cap_large_decr; |
Suraj Jitindar Singh | 8ff43ee | 2019-03-01 14:19:12 +1100 | [diff] [blame] | 871 | extern const VMStateDescription vmstate_spapr_cap_ccf_assist; |
David Gibson | be85537 | 2017-12-11 15:09:37 +1100 | [diff] [blame] | 872 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 873 | static inline uint8_t spapr_get_cap(SpaprMachineState *spapr, int cap) |
David Gibson | 33face6 | 2017-12-08 10:35:35 +1100 | [diff] [blame] | 874 | { |
Suraj Jitindar Singh | 4e5fe36 | 2018-01-12 16:33:43 +1100 | [diff] [blame] | 875 | return spapr->eff.caps[cap]; |
David Gibson | 33face6 | 2017-12-08 10:35:35 +1100 | [diff] [blame] | 876 | } |
| 877 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 878 | void spapr_caps_init(SpaprMachineState *spapr); |
| 879 | void spapr_caps_apply(SpaprMachineState *spapr); |
| 880 | void spapr_caps_cpu_apply(SpaprMachineState *spapr, PowerPCCPU *cpu); |
| 881 | void spapr_caps_add_properties(SpaprMachineClass *smc, Error **errp); |
| 882 | int spapr_caps_post_migration(SpaprMachineState *spapr); |
David Gibson | 33face6 | 2017-12-08 10:35:35 +1100 | [diff] [blame] | 883 | |
David Gibson | ce2918c | 2019-03-06 15:35:37 +1100 | [diff] [blame] | 884 | void spapr_check_pagesize(SpaprMachineState *spapr, hwaddr pagesize, |
David Gibson | 123eec6 | 2018-04-18 14:21:45 +1000 | [diff] [blame] | 885 | Error **errp); |
Cédric Le Goater | db592b5 | 2018-12-17 23:34:42 +0100 | [diff] [blame] | 886 | /* |
| 887 | * XIVE definitions |
| 888 | */ |
| 889 | #define SPAPR_OV5_XIVE_LEGACY 0x0 |
| 890 | #define SPAPR_OV5_XIVE_EXPLOIT 0x40 |
| 891 | #define SPAPR_OV5_XIVE_BOTH 0x80 /* Only to advertise on the platform */ |
David Gibson | 123eec6 | 2018-04-18 14:21:45 +1000 | [diff] [blame] | 892 | |
Benjamin Herrenschmidt | 00fd075 | 2019-02-15 18:00:18 +0100 | [diff] [blame] | 893 | void spapr_set_all_lpcrs(target_ulong value, target_ulong mask); |
Markus Armbruster | 2a6a407 | 2016-06-29 13:47:03 +0200 | [diff] [blame] | 894 | #endif /* HW_SPAPR_H */ |