blob: fa5469a4ef5f5b6053ea377b379f48ac0770d02d [file] [log] [blame]
Andreas Färber25d8ac02013-07-07 12:57:38 +02001/*
2 * Xtensa gdb server stub
3 *
4 * Copyright (c) 2003-2005 Fabrice Bellard
5 * Copyright (c) 2013 SUSE LINUX Products GmbH
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
Peter Maydell09aae232016-01-26 18:17:21 +000020#include "qemu/osdep.h"
Andreas Färber5b50e792013-06-29 04:18:45 +020021#include "qemu-common.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010022#include "cpu.h"
Andreas Färber5b50e792013-06-29 04:18:45 +020023#include "exec/gdbstub.h"
Paolo Bonzini63c91552016-03-15 13:18:37 +010024#include "qemu/log.h"
Andreas Färber25d8ac02013-07-07 12:57:38 +020025
Andreas Färber5b50e792013-06-29 04:18:45 +020026int xtensa_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n)
Andreas Färber25d8ac02013-07-07 12:57:38 +020027{
Andreas Färber5b50e792013-06-29 04:18:45 +020028 XtensaCPU *cpu = XTENSA_CPU(cs);
29 CPUXtensaState *env = &cpu->env;
Andreas Färber25d8ac02013-07-07 12:57:38 +020030 const XtensaGdbReg *reg = env->config->gdb_regmap.reg + n;
Max Filippovddd44272015-06-29 10:50:03 +030031 unsigned i;
Andreas Färber25d8ac02013-07-07 12:57:38 +020032
33 if (n < 0 || n >= env->config->gdb_regmap.num_regs) {
34 return 0;
35 }
36
37 switch (reg->type) {
38 case 9: /*pc*/
Andreas Färber986a2992013-07-07 13:05:05 +020039 return gdb_get_reg32(mem_buf, env->pc);
Andreas Färber25d8ac02013-07-07 12:57:38 +020040
41 case 1: /*ar*/
42 xtensa_sync_phys_from_window(env);
Andreas Färber986a2992013-07-07 13:05:05 +020043 return gdb_get_reg32(mem_buf, env->phys_regs[(reg->targno & 0xff)
44 % env->config->nareg]);
Andreas Färber25d8ac02013-07-07 12:57:38 +020045
46 case 2: /*SR*/
Andreas Färber986a2992013-07-07 13:05:05 +020047 return gdb_get_reg32(mem_buf, env->sregs[reg->targno & 0xff]);
Andreas Färber25d8ac02013-07-07 12:57:38 +020048
49 case 3: /*UR*/
Andreas Färber986a2992013-07-07 13:05:05 +020050 return gdb_get_reg32(mem_buf, env->uregs[reg->targno & 0xff]);
Andreas Färber25d8ac02013-07-07 12:57:38 +020051
52 case 4: /*f*/
Max Filippovddd44272015-06-29 10:50:03 +030053 i = reg->targno & 0x0f;
54 switch (reg->size) {
55 case 4:
56 return gdb_get_reg32(mem_buf,
57 float32_val(env->fregs[i].f32[FP_F32_LOW]));
58 case 8:
59 return gdb_get_reg64(mem_buf, float64_val(env->fregs[i].f64));
60 default:
61 return 0;
62 }
Andreas Färber25d8ac02013-07-07 12:57:38 +020063
64 case 8: /*a*/
Andreas Färber986a2992013-07-07 13:05:05 +020065 return gdb_get_reg32(mem_buf, env->regs[reg->targno & 0x0f]);
Andreas Färber25d8ac02013-07-07 12:57:38 +020066
67 default:
Paolo Bonzinic30f0d12015-11-13 13:43:35 +010068 qemu_log_mask(LOG_UNIMP, "%s from reg %d of unsupported type %d\n",
69 __func__, n, reg->type);
Andreas Färber25d8ac02013-07-07 12:57:38 +020070 return 0;
71 }
72}
73
Andreas Färber5b50e792013-06-29 04:18:45 +020074int xtensa_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
Andreas Färber25d8ac02013-07-07 12:57:38 +020075{
Andreas Färber5b50e792013-06-29 04:18:45 +020076 XtensaCPU *cpu = XTENSA_CPU(cs);
77 CPUXtensaState *env = &cpu->env;
Andreas Färber25d8ac02013-07-07 12:57:38 +020078 uint32_t tmp;
79 const XtensaGdbReg *reg = env->config->gdb_regmap.reg + n;
80
81 if (n < 0 || n >= env->config->gdb_regmap.num_regs) {
82 return 0;
83 }
84
85 tmp = ldl_p(mem_buf);
86
87 switch (reg->type) {
88 case 9: /*pc*/
89 env->pc = tmp;
90 break;
91
92 case 1: /*ar*/
93 env->phys_regs[(reg->targno & 0xff) % env->config->nareg] = tmp;
94 xtensa_sync_window_from_phys(env);
95 break;
96
97 case 2: /*SR*/
98 env->sregs[reg->targno & 0xff] = tmp;
99 break;
100
101 case 3: /*UR*/
102 env->uregs[reg->targno & 0xff] = tmp;
103 break;
104
105 case 4: /*f*/
Max Filippovddd44272015-06-29 10:50:03 +0300106 switch (reg->size) {
107 case 4:
108 env->fregs[reg->targno & 0x0f].f32[FP_F32_LOW] = make_float32(tmp);
109 return 4;
110 case 8:
111 env->fregs[reg->targno & 0x0f].f64 = make_float64(tmp);
112 return 8;
113 default:
114 return 0;
115 }
Andreas Färber25d8ac02013-07-07 12:57:38 +0200116
117 case 8: /*a*/
118 env->regs[reg->targno & 0x0f] = tmp;
119 break;
120
121 default:
Paolo Bonzinic30f0d12015-11-13 13:43:35 +0100122 qemu_log_mask(LOG_UNIMP, "%s to reg %d of unsupported type %d\n",
123 __func__, n, reg->type);
Andreas Färber25d8ac02013-07-07 12:57:38 +0200124 return 0;
125 }
126
127 return 4;
128}