Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1 | /* |
| 2 | * QEMU VMWARE VMXNET3 paravirtual NIC |
| 3 | * |
| 4 | * Copyright (c) 2012 Ravello Systems LTD (http://ravellosystems.com) |
| 5 | * |
| 6 | * Developed by Daynix Computing LTD (http://www.daynix.com) |
| 7 | * |
| 8 | * Authors: |
| 9 | * Dmitry Fleytman <dmitry@daynix.com> |
| 10 | * Tamir Shomer <tamirs@daynix.com> |
| 11 | * Yan Vugenfirer <yan@daynix.com> |
| 12 | * |
| 13 | * This work is licensed under the terms of the GNU GPL, version 2. |
| 14 | * See the COPYING file in the top-level directory. |
| 15 | * |
| 16 | */ |
| 17 | |
Peter Maydell | e8d4046 | 2016-01-26 18:17:11 +0000 | [diff] [blame] | 18 | #include "qemu/osdep.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 19 | #include "hw/hw.h" |
| 20 | #include "hw/pci/pci.h" |
Markus Armbruster | a27bd6c | 2019-08-12 07:23:51 +0200 | [diff] [blame] | 21 | #include "hw/qdev-properties.h" |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 22 | #include "net/tap.h" |
| 23 | #include "net/checksum.h" |
| 24 | #include "sysemu/sysemu.h" |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 25 | #include "qemu/bswap.h" |
Thomas Huth | 6a932c4 | 2021-07-15 12:37:55 +0200 | [diff] [blame] | 26 | #include "qemu/log.h" |
Markus Armbruster | 0b8fa32 | 2019-05-23 16:35:07 +0200 | [diff] [blame] | 27 | #include "qemu/module.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 28 | #include "hw/pci/msix.h" |
| 29 | #include "hw/pci/msi.h" |
Juan Quintela | f2a8f0a | 2017-04-24 13:42:55 +0200 | [diff] [blame] | 30 | #include "migration/register.h" |
Markus Armbruster | d645427 | 2019-08-12 07:23:45 +0200 | [diff] [blame] | 31 | #include "migration/vmstate.h" |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 32 | |
| 33 | #include "vmxnet3.h" |
Yuval Shaia | 317639a | 2018-12-21 16:40:26 +0200 | [diff] [blame] | 34 | #include "vmxnet3_defs.h" |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 35 | #include "vmxnet_debug.h" |
| 36 | #include "vmware_utils.h" |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 37 | #include "net_tx_pkt.h" |
| 38 | #include "net_rx_pkt.h" |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 39 | #include "qom/object.h" |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 40 | |
| 41 | #define PCI_DEVICE_ID_VMWARE_VMXNET3_REVISION 0x1 |
| 42 | #define VMXNET3_MSIX_BAR_SIZE 0x2000 |
Ben Draper | 40a87c6 | 2014-08-20 13:27:14 +0100 | [diff] [blame] | 43 | #define MIN_BUF_SIZE 60 |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 44 | |
Stefan Weil | cb8d4c8 | 2016-03-23 15:59:57 +0100 | [diff] [blame] | 45 | /* Compatibility flags for migration */ |
Shmulik Ladkani | f9262da | 2015-12-24 09:17:35 +0200 | [diff] [blame] | 46 | #define VMXNET3_COMPAT_FLAG_OLD_MSI_OFFSETS_BIT 0 |
| 47 | #define VMXNET3_COMPAT_FLAG_OLD_MSI_OFFSETS \ |
| 48 | (1 << VMXNET3_COMPAT_FLAG_OLD_MSI_OFFSETS_BIT) |
Shmulik Ladkani | f713d4d | 2015-12-24 09:17:39 +0200 | [diff] [blame] | 49 | #define VMXNET3_COMPAT_FLAG_DISABLE_PCIE_BIT 1 |
| 50 | #define VMXNET3_COMPAT_FLAG_DISABLE_PCIE \ |
| 51 | (1 << VMXNET3_COMPAT_FLAG_DISABLE_PCIE_BIT) |
Shmulik Ladkani | f9262da | 2015-12-24 09:17:35 +0200 | [diff] [blame] | 52 | |
Shmulik Ladkani | f713d4d | 2015-12-24 09:17:39 +0200 | [diff] [blame] | 53 | #define VMXNET3_EXP_EP_OFFSET (0x48) |
Shmulik Ladkani | f9262da | 2015-12-24 09:17:35 +0200 | [diff] [blame] | 54 | #define VMXNET3_MSI_OFFSET(s) \ |
| 55 | ((s)->compat_flags & VMXNET3_COMPAT_FLAG_OLD_MSI_OFFSETS ? 0x50 : 0x84) |
| 56 | #define VMXNET3_MSIX_OFFSET(s) \ |
| 57 | ((s)->compat_flags & VMXNET3_COMPAT_FLAG_OLD_MSI_OFFSETS ? 0 : 0x9c) |
Shmulik Ladkani | 3509866 | 2015-12-24 09:17:41 +0200 | [diff] [blame] | 58 | #define VMXNET3_DSN_OFFSET (0x100) |
Shmulik Ladkani | f9262da | 2015-12-24 09:17:35 +0200 | [diff] [blame] | 59 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 60 | #define VMXNET3_BAR0_IDX (0) |
| 61 | #define VMXNET3_BAR1_IDX (1) |
| 62 | #define VMXNET3_MSIX_BAR_IDX (2) |
| 63 | |
| 64 | #define VMXNET3_OFF_MSIX_TABLE (0x000) |
Shmulik Ladkani | 9c087a0 | 2015-12-24 09:17:36 +0200 | [diff] [blame] | 65 | #define VMXNET3_OFF_MSIX_PBA(s) \ |
| 66 | ((s)->compat_flags & VMXNET3_COMPAT_FLAG_OLD_MSI_OFFSETS ? 0x800 : 0x1000) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 67 | |
| 68 | /* Link speed in Mbps should be shifted by 16 */ |
| 69 | #define VMXNET3_LINK_SPEED (1000 << 16) |
| 70 | |
| 71 | /* Link status: 1 - up, 0 - down. */ |
| 72 | #define VMXNET3_LINK_STATUS_UP 0x1 |
| 73 | |
| 74 | /* Least significant bit should be set for revision and version */ |
Miao Yan | c12d82e | 2015-12-22 22:06:11 -0800 | [diff] [blame] | 75 | #define VMXNET3_UPT_REVISION 0x1 |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 76 | #define VMXNET3_DEVICE_REVISION 0x1 |
| 77 | |
Dmitry Fleytman | 8c6c047 | 2014-04-04 12:45:19 +0300 | [diff] [blame] | 78 | /* Number of interrupt vectors for non-MSIx modes */ |
| 79 | #define VMXNET3_MAX_NMSIX_INTRS (1) |
| 80 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 81 | /* Macros for rings descriptors access */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 82 | #define VMXNET3_READ_TX_QUEUE_DESCR8(_d, dpa, field) \ |
| 83 | (vmw_shmem_ld8(_d, dpa + offsetof(struct Vmxnet3_TxQueueDesc, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 84 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 85 | #define VMXNET3_WRITE_TX_QUEUE_DESCR8(_d, dpa, field, value) \ |
| 86 | (vmw_shmem_st8(_d, dpa + offsetof(struct Vmxnet3_TxQueueDesc, field, value))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 87 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 88 | #define VMXNET3_READ_TX_QUEUE_DESCR32(_d, dpa, field) \ |
| 89 | (vmw_shmem_ld32(_d, dpa + offsetof(struct Vmxnet3_TxQueueDesc, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 90 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 91 | #define VMXNET3_WRITE_TX_QUEUE_DESCR32(_d, dpa, field, value) \ |
| 92 | (vmw_shmem_st32(_d, dpa + offsetof(struct Vmxnet3_TxQueueDesc, field), value)) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 93 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 94 | #define VMXNET3_READ_TX_QUEUE_DESCR64(_d, dpa, field) \ |
| 95 | (vmw_shmem_ld64(_d, dpa + offsetof(struct Vmxnet3_TxQueueDesc, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 96 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 97 | #define VMXNET3_WRITE_TX_QUEUE_DESCR64(_d, dpa, field, value) \ |
| 98 | (vmw_shmem_st64(_d, dpa + offsetof(struct Vmxnet3_TxQueueDesc, field), value)) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 99 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 100 | #define VMXNET3_READ_RX_QUEUE_DESCR64(_d, dpa, field) \ |
| 101 | (vmw_shmem_ld64(_d, dpa + offsetof(struct Vmxnet3_RxQueueDesc, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 102 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 103 | #define VMXNET3_READ_RX_QUEUE_DESCR32(_d, dpa, field) \ |
| 104 | (vmw_shmem_ld32(_d, dpa + offsetof(struct Vmxnet3_RxQueueDesc, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 105 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 106 | #define VMXNET3_WRITE_RX_QUEUE_DESCR64(_d, dpa, field, value) \ |
| 107 | (vmw_shmem_st64(_d, dpa + offsetof(struct Vmxnet3_RxQueueDesc, field), value)) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 108 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 109 | #define VMXNET3_WRITE_RX_QUEUE_DESCR8(_d, dpa, field, value) \ |
| 110 | (vmw_shmem_st8(_d, dpa + offsetof(struct Vmxnet3_RxQueueDesc, field), value)) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 111 | |
| 112 | /* Macros for guest driver shared area access */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 113 | #define VMXNET3_READ_DRV_SHARED64(_d, shpa, field) \ |
| 114 | (vmw_shmem_ld64(_d, shpa + offsetof(struct Vmxnet3_DriverShared, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 115 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 116 | #define VMXNET3_READ_DRV_SHARED32(_d, shpa, field) \ |
| 117 | (vmw_shmem_ld32(_d, shpa + offsetof(struct Vmxnet3_DriverShared, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 118 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 119 | #define VMXNET3_WRITE_DRV_SHARED32(_d, shpa, field, val) \ |
| 120 | (vmw_shmem_st32(_d, shpa + offsetof(struct Vmxnet3_DriverShared, field), val)) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 121 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 122 | #define VMXNET3_READ_DRV_SHARED16(_d, shpa, field) \ |
| 123 | (vmw_shmem_ld16(_d, shpa + offsetof(struct Vmxnet3_DriverShared, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 124 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 125 | #define VMXNET3_READ_DRV_SHARED8(_d, shpa, field) \ |
| 126 | (vmw_shmem_ld8(_d, shpa + offsetof(struct Vmxnet3_DriverShared, field))) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 127 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 128 | #define VMXNET3_READ_DRV_SHARED(_d, shpa, field, b, l) \ |
| 129 | (vmw_shmem_read(_d, shpa + offsetof(struct Vmxnet3_DriverShared, field), b, l)) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 130 | |
| 131 | #define VMXNET_FLAG_IS_SET(field, flag) (((field) & (flag)) == (flag)) |
| 132 | |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 133 | struct VMXNET3Class { |
Shmulik Ladkani | b79f17a | 2015-12-24 09:17:38 +0200 | [diff] [blame] | 134 | PCIDeviceClass parent_class; |
Shmulik Ladkani | f713d4d | 2015-12-24 09:17:39 +0200 | [diff] [blame] | 135 | DeviceRealize parent_dc_realize; |
Eduardo Habkost | db1015e | 2020-09-03 16:43:22 -0400 | [diff] [blame] | 136 | }; |
| 137 | typedef struct VMXNET3Class VMXNET3Class; |
Shmulik Ladkani | b79f17a | 2015-12-24 09:17:38 +0200 | [diff] [blame] | 138 | |
Eduardo Habkost | 8110fa1 | 2020-08-31 17:07:33 -0400 | [diff] [blame] | 139 | DECLARE_CLASS_CHECKERS(VMXNET3Class, VMXNET3_DEVICE, |
| 140 | TYPE_VMXNET3) |
Shmulik Ladkani | b79f17a | 2015-12-24 09:17:38 +0200 | [diff] [blame] | 141 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 142 | static inline void vmxnet3_ring_init(PCIDevice *d, |
Paolo Bonzini | 7d37435 | 2018-12-13 23:37:37 +0100 | [diff] [blame] | 143 | Vmxnet3Ring *ring, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 144 | hwaddr pa, |
Dr. David Alan Gilbert | 5504bba | 2016-12-15 20:05:08 +0000 | [diff] [blame] | 145 | uint32_t size, |
| 146 | uint32_t cell_size, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 147 | bool zero_region) |
| 148 | { |
| 149 | ring->pa = pa; |
| 150 | ring->size = size; |
| 151 | ring->cell_size = cell_size; |
| 152 | ring->gen = VMXNET3_INIT_GEN; |
| 153 | ring->next = 0; |
| 154 | |
| 155 | if (zero_region) { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 156 | vmw_shmem_set(d, pa, 0, size * cell_size); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 157 | } |
| 158 | } |
| 159 | |
| 160 | #define VMXNET3_RING_DUMP(macro, ring_name, ridx, r) \ |
Dr. David Alan Gilbert | 5504bba | 2016-12-15 20:05:08 +0000 | [diff] [blame] | 161 | macro("%s#%d: base %" PRIx64 " size %u cell_size %u gen %d next %u", \ |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 162 | (ring_name), (ridx), \ |
| 163 | (r)->pa, (r)->size, (r)->cell_size, (r)->gen, (r)->next) |
| 164 | |
| 165 | static inline void vmxnet3_ring_inc(Vmxnet3Ring *ring) |
| 166 | { |
| 167 | if (++ring->next >= ring->size) { |
| 168 | ring->next = 0; |
| 169 | ring->gen ^= 1; |
| 170 | } |
| 171 | } |
| 172 | |
| 173 | static inline void vmxnet3_ring_dec(Vmxnet3Ring *ring) |
| 174 | { |
| 175 | if (ring->next-- == 0) { |
| 176 | ring->next = ring->size - 1; |
| 177 | ring->gen ^= 1; |
| 178 | } |
| 179 | } |
| 180 | |
| 181 | static inline hwaddr vmxnet3_ring_curr_cell_pa(Vmxnet3Ring *ring) |
| 182 | { |
| 183 | return ring->pa + ring->next * ring->cell_size; |
| 184 | } |
| 185 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 186 | static inline void vmxnet3_ring_read_curr_cell(PCIDevice *d, Vmxnet3Ring *ring, |
Paolo Bonzini | 7d37435 | 2018-12-13 23:37:37 +0100 | [diff] [blame] | 187 | void *buff) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 188 | { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 189 | vmw_shmem_read(d, vmxnet3_ring_curr_cell_pa(ring), buff, ring->cell_size); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 190 | } |
| 191 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 192 | static inline void vmxnet3_ring_write_curr_cell(PCIDevice *d, Vmxnet3Ring *ring, |
Paolo Bonzini | 7d37435 | 2018-12-13 23:37:37 +0100 | [diff] [blame] | 193 | void *buff) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 194 | { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 195 | vmw_shmem_write(d, vmxnet3_ring_curr_cell_pa(ring), buff, ring->cell_size); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | static inline size_t vmxnet3_ring_curr_cell_idx(Vmxnet3Ring *ring) |
| 199 | { |
| 200 | return ring->next; |
| 201 | } |
| 202 | |
| 203 | static inline uint8_t vmxnet3_ring_curr_gen(Vmxnet3Ring *ring) |
| 204 | { |
| 205 | return ring->gen; |
| 206 | } |
| 207 | |
| 208 | /* Debug trace-related functions */ |
| 209 | static inline void |
| 210 | vmxnet3_dump_tx_descr(struct Vmxnet3_TxDesc *descr) |
| 211 | { |
| 212 | VMW_PKPRN("TX DESCR: " |
| 213 | "addr %" PRIx64 ", len: %d, gen: %d, rsvd: %d, " |
| 214 | "dtype: %d, ext1: %d, msscof: %d, hlen: %d, om: %d, " |
| 215 | "eop: %d, cq: %d, ext2: %d, ti: %d, tci: %d", |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 216 | descr->addr, descr->len, descr->gen, descr->rsvd, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 217 | descr->dtype, descr->ext1, descr->msscof, descr->hlen, descr->om, |
| 218 | descr->eop, descr->cq, descr->ext2, descr->ti, descr->tci); |
| 219 | } |
| 220 | |
| 221 | static inline void |
| 222 | vmxnet3_dump_virt_hdr(struct virtio_net_hdr *vhdr) |
| 223 | { |
| 224 | VMW_PKPRN("VHDR: flags 0x%x, gso_type: 0x%x, hdr_len: %d, gso_size: %d, " |
| 225 | "csum_start: %d, csum_offset: %d", |
| 226 | vhdr->flags, vhdr->gso_type, vhdr->hdr_len, vhdr->gso_size, |
| 227 | vhdr->csum_start, vhdr->csum_offset); |
| 228 | } |
| 229 | |
| 230 | static inline void |
| 231 | vmxnet3_dump_rx_descr(struct Vmxnet3_RxDesc *descr) |
| 232 | { |
| 233 | VMW_PKPRN("RX DESCR: addr %" PRIx64 ", len: %d, gen: %d, rsvd: %d, " |
| 234 | "dtype: %d, ext1: %d, btype: %d", |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 235 | descr->addr, descr->len, descr->gen, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 236 | descr->rsvd, descr->dtype, descr->ext1, descr->btype); |
| 237 | } |
| 238 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 239 | /* Interrupt management */ |
| 240 | |
| 241 | /* |
Cao jin | 52ea63d | 2016-06-10 17:54:23 +0800 | [diff] [blame] | 242 | * This function returns sign whether interrupt line is in asserted state |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 243 | * This depends on the type of interrupt used. For INTX interrupt line will |
| 244 | * be asserted until explicit deassertion, for MSI(X) interrupt line will |
| 245 | * be deasserted automatically due to notification semantics of the MSI(X) |
| 246 | * interrupts |
| 247 | */ |
| 248 | static bool _vmxnet3_assert_interrupt_line(VMXNET3State *s, uint32_t int_idx) |
| 249 | { |
| 250 | PCIDevice *d = PCI_DEVICE(s); |
| 251 | |
| 252 | if (s->msix_used && msix_enabled(d)) { |
| 253 | VMW_IRPRN("Sending MSI-X notification for vector %u", int_idx); |
| 254 | msix_notify(d, int_idx); |
| 255 | return false; |
| 256 | } |
Cao jin | 1070048 | 2016-06-20 14:13:42 +0800 | [diff] [blame] | 257 | if (msi_enabled(d)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 258 | VMW_IRPRN("Sending MSI notification for vector %u", int_idx); |
| 259 | msi_notify(d, int_idx); |
| 260 | return false; |
| 261 | } |
| 262 | |
| 263 | VMW_IRPRN("Asserting line for interrupt %u", int_idx); |
Marcel Apfelbaum | 4c89e3e | 2013-10-07 10:36:37 +0300 | [diff] [blame] | 264 | pci_irq_assert(d); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 265 | return true; |
| 266 | } |
| 267 | |
| 268 | static void _vmxnet3_deassert_interrupt_line(VMXNET3State *s, int lidx) |
| 269 | { |
| 270 | PCIDevice *d = PCI_DEVICE(s); |
| 271 | |
| 272 | /* |
| 273 | * This function should never be called for MSI(X) interrupts |
| 274 | * because deassertion never required for message interrupts |
| 275 | */ |
| 276 | assert(!s->msix_used || !msix_enabled(d)); |
| 277 | /* |
| 278 | * This function should never be called for MSI(X) interrupts |
| 279 | * because deassertion never required for message interrupts |
| 280 | */ |
Cao jin | 1070048 | 2016-06-20 14:13:42 +0800 | [diff] [blame] | 281 | assert(!msi_enabled(d)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 282 | |
| 283 | VMW_IRPRN("Deasserting line for interrupt %u", lidx); |
Marcel Apfelbaum | 4c89e3e | 2013-10-07 10:36:37 +0300 | [diff] [blame] | 284 | pci_irq_deassert(d); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | static void vmxnet3_update_interrupt_line_state(VMXNET3State *s, int lidx) |
| 288 | { |
| 289 | if (!s->interrupt_states[lidx].is_pending && |
| 290 | s->interrupt_states[lidx].is_asserted) { |
| 291 | VMW_IRPRN("New interrupt line state for index %d is DOWN", lidx); |
| 292 | _vmxnet3_deassert_interrupt_line(s, lidx); |
| 293 | s->interrupt_states[lidx].is_asserted = false; |
| 294 | return; |
| 295 | } |
| 296 | |
| 297 | if (s->interrupt_states[lidx].is_pending && |
| 298 | !s->interrupt_states[lidx].is_masked && |
| 299 | !s->interrupt_states[lidx].is_asserted) { |
| 300 | VMW_IRPRN("New interrupt line state for index %d is UP", lidx); |
| 301 | s->interrupt_states[lidx].is_asserted = |
| 302 | _vmxnet3_assert_interrupt_line(s, lidx); |
| 303 | s->interrupt_states[lidx].is_pending = false; |
| 304 | return; |
| 305 | } |
| 306 | } |
| 307 | |
| 308 | static void vmxnet3_trigger_interrupt(VMXNET3State *s, int lidx) |
| 309 | { |
| 310 | PCIDevice *d = PCI_DEVICE(s); |
| 311 | s->interrupt_states[lidx].is_pending = true; |
| 312 | vmxnet3_update_interrupt_line_state(s, lidx); |
| 313 | |
| 314 | if (s->msix_used && msix_enabled(d) && s->auto_int_masking) { |
| 315 | goto do_automask; |
| 316 | } |
| 317 | |
Cao jin | 1070048 | 2016-06-20 14:13:42 +0800 | [diff] [blame] | 318 | if (msi_enabled(d) && s->auto_int_masking) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 319 | goto do_automask; |
| 320 | } |
| 321 | |
| 322 | return; |
| 323 | |
| 324 | do_automask: |
| 325 | s->interrupt_states[lidx].is_masked = true; |
| 326 | vmxnet3_update_interrupt_line_state(s, lidx); |
| 327 | } |
| 328 | |
| 329 | static bool vmxnet3_interrupt_asserted(VMXNET3State *s, int lidx) |
| 330 | { |
| 331 | return s->interrupt_states[lidx].is_asserted; |
| 332 | } |
| 333 | |
| 334 | static void vmxnet3_clear_interrupt(VMXNET3State *s, int int_idx) |
| 335 | { |
| 336 | s->interrupt_states[int_idx].is_pending = false; |
| 337 | if (s->auto_int_masking) { |
| 338 | s->interrupt_states[int_idx].is_masked = true; |
| 339 | } |
| 340 | vmxnet3_update_interrupt_line_state(s, int_idx); |
| 341 | } |
| 342 | |
| 343 | static void |
| 344 | vmxnet3_on_interrupt_mask_changed(VMXNET3State *s, int lidx, bool is_masked) |
| 345 | { |
| 346 | s->interrupt_states[lidx].is_masked = is_masked; |
| 347 | vmxnet3_update_interrupt_line_state(s, lidx); |
| 348 | } |
| 349 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 350 | static bool vmxnet3_verify_driver_magic(PCIDevice *d, hwaddr dshmem) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 351 | { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 352 | return (VMXNET3_READ_DRV_SHARED32(d, dshmem, magic) == VMXNET3_REV1_MAGIC); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 353 | } |
| 354 | |
| 355 | #define VMXNET3_GET_BYTE(x, byte_num) (((x) >> (byte_num)*8) & 0xFF) |
| 356 | #define VMXNET3_MAKE_BYTE(byte_num, val) \ |
| 357 | (((uint32_t)((val) & 0xFF)) << (byte_num)*8) |
| 358 | |
| 359 | static void vmxnet3_set_variable_mac(VMXNET3State *s, uint32_t h, uint32_t l) |
| 360 | { |
| 361 | s->conf.macaddr.a[0] = VMXNET3_GET_BYTE(l, 0); |
| 362 | s->conf.macaddr.a[1] = VMXNET3_GET_BYTE(l, 1); |
| 363 | s->conf.macaddr.a[2] = VMXNET3_GET_BYTE(l, 2); |
| 364 | s->conf.macaddr.a[3] = VMXNET3_GET_BYTE(l, 3); |
| 365 | s->conf.macaddr.a[4] = VMXNET3_GET_BYTE(h, 0); |
| 366 | s->conf.macaddr.a[5] = VMXNET3_GET_BYTE(h, 1); |
| 367 | |
Dmitry Fleytman | ab64787 | 2016-06-01 11:23:38 +0300 | [diff] [blame] | 368 | VMW_CFPRN("Variable MAC: " MAC_FMT, MAC_ARG(s->conf.macaddr.a)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 369 | |
| 370 | qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); |
| 371 | } |
| 372 | |
| 373 | static uint64_t vmxnet3_get_mac_low(MACAddr *addr) |
| 374 | { |
| 375 | return VMXNET3_MAKE_BYTE(0, addr->a[0]) | |
| 376 | VMXNET3_MAKE_BYTE(1, addr->a[1]) | |
| 377 | VMXNET3_MAKE_BYTE(2, addr->a[2]) | |
| 378 | VMXNET3_MAKE_BYTE(3, addr->a[3]); |
| 379 | } |
| 380 | |
| 381 | static uint64_t vmxnet3_get_mac_high(MACAddr *addr) |
| 382 | { |
| 383 | return VMXNET3_MAKE_BYTE(0, addr->a[4]) | |
| 384 | VMXNET3_MAKE_BYTE(1, addr->a[5]); |
| 385 | } |
| 386 | |
| 387 | static void |
| 388 | vmxnet3_inc_tx_consumption_counter(VMXNET3State *s, int qidx) |
| 389 | { |
| 390 | vmxnet3_ring_inc(&s->txq_descr[qidx].tx_ring); |
| 391 | } |
| 392 | |
| 393 | static inline void |
| 394 | vmxnet3_inc_rx_consumption_counter(VMXNET3State *s, int qidx, int ridx) |
| 395 | { |
| 396 | vmxnet3_ring_inc(&s->rxq_descr[qidx].rx_ring[ridx]); |
| 397 | } |
| 398 | |
| 399 | static inline void |
| 400 | vmxnet3_inc_tx_completion_counter(VMXNET3State *s, int qidx) |
| 401 | { |
| 402 | vmxnet3_ring_inc(&s->txq_descr[qidx].comp_ring); |
| 403 | } |
| 404 | |
| 405 | static void |
| 406 | vmxnet3_inc_rx_completion_counter(VMXNET3State *s, int qidx) |
| 407 | { |
| 408 | vmxnet3_ring_inc(&s->rxq_descr[qidx].comp_ring); |
| 409 | } |
| 410 | |
| 411 | static void |
| 412 | vmxnet3_dec_rx_completion_counter(VMXNET3State *s, int qidx) |
| 413 | { |
| 414 | vmxnet3_ring_dec(&s->rxq_descr[qidx].comp_ring); |
| 415 | } |
| 416 | |
Peter Maydell | 3a87d00 | 2016-01-22 15:09:21 +0000 | [diff] [blame] | 417 | static void vmxnet3_complete_packet(VMXNET3State *s, int qidx, uint32_t tx_ridx) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 418 | { |
| 419 | struct Vmxnet3_TxCompDesc txcq_descr; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 420 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 421 | |
| 422 | VMXNET3_RING_DUMP(VMW_RIPRN, "TXC", qidx, &s->txq_descr[qidx].comp_ring); |
| 423 | |
Li Qiang | fdda170 | 2016-08-11 00:42:20 +0530 | [diff] [blame] | 424 | memset(&txcq_descr, 0, sizeof(txcq_descr)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 425 | txcq_descr.txdIdx = tx_ridx; |
| 426 | txcq_descr.gen = vmxnet3_ring_curr_gen(&s->txq_descr[qidx].comp_ring); |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 427 | txcq_descr.val1 = cpu_to_le32(txcq_descr.val1); |
| 428 | txcq_descr.val2 = cpu_to_le32(txcq_descr.val2); |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 429 | vmxnet3_ring_write_curr_cell(d, &s->txq_descr[qidx].comp_ring, &txcq_descr); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 430 | |
| 431 | /* Flush changes in TX descriptor before changing the counter value */ |
| 432 | smp_wmb(); |
| 433 | |
| 434 | vmxnet3_inc_tx_completion_counter(s, qidx); |
| 435 | vmxnet3_trigger_interrupt(s, s->txq_descr[qidx].intr_idx); |
| 436 | } |
| 437 | |
| 438 | static bool |
| 439 | vmxnet3_setup_tx_offloads(VMXNET3State *s) |
| 440 | { |
| 441 | switch (s->offload_mode) { |
| 442 | case VMXNET3_OM_NONE: |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 443 | net_tx_pkt_build_vheader(s->tx_pkt, false, false, 0); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 444 | break; |
| 445 | |
| 446 | case VMXNET3_OM_CSUM: |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 447 | net_tx_pkt_build_vheader(s->tx_pkt, false, true, 0); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 448 | VMW_PKPRN("L4 CSO requested\n"); |
| 449 | break; |
| 450 | |
| 451 | case VMXNET3_OM_TSO: |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 452 | net_tx_pkt_build_vheader(s->tx_pkt, true, true, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 453 | s->cso_or_gso_size); |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 454 | net_tx_pkt_update_ip_checksums(s->tx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 455 | VMW_PKPRN("GSO offload requested."); |
| 456 | break; |
| 457 | |
| 458 | default: |
Stefan Weil | dfc6f86 | 2013-07-25 18:21:28 +0200 | [diff] [blame] | 459 | g_assert_not_reached(); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 460 | return false; |
| 461 | } |
| 462 | |
| 463 | return true; |
| 464 | } |
| 465 | |
| 466 | static void |
| 467 | vmxnet3_tx_retrieve_metadata(VMXNET3State *s, |
| 468 | const struct Vmxnet3_TxDesc *txd) |
| 469 | { |
| 470 | s->offload_mode = txd->om; |
| 471 | s->cso_or_gso_size = txd->msscof; |
| 472 | s->tci = txd->tci; |
| 473 | s->needs_vlan = txd->ti; |
| 474 | } |
| 475 | |
| 476 | typedef enum { |
| 477 | VMXNET3_PKT_STATUS_OK, |
| 478 | VMXNET3_PKT_STATUS_ERROR, |
| 479 | VMXNET3_PKT_STATUS_DISCARD,/* only for tx */ |
| 480 | VMXNET3_PKT_STATUS_OUT_OF_BUF /* only for rx */ |
| 481 | } Vmxnet3PktStatus; |
| 482 | |
| 483 | static void |
| 484 | vmxnet3_on_tx_done_update_stats(VMXNET3State *s, int qidx, |
| 485 | Vmxnet3PktStatus status) |
| 486 | { |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 487 | size_t tot_len = net_tx_pkt_get_total_len(s->tx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 488 | struct UPT1_TxStats *stats = &s->txq_descr[qidx].txq_stats; |
| 489 | |
| 490 | switch (status) { |
| 491 | case VMXNET3_PKT_STATUS_OK: |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 492 | switch (net_tx_pkt_get_packet_type(s->tx_pkt)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 493 | case ETH_PKT_BCAST: |
| 494 | stats->bcastPktsTxOK++; |
| 495 | stats->bcastBytesTxOK += tot_len; |
| 496 | break; |
| 497 | case ETH_PKT_MCAST: |
| 498 | stats->mcastPktsTxOK++; |
| 499 | stats->mcastBytesTxOK += tot_len; |
| 500 | break; |
| 501 | case ETH_PKT_UCAST: |
| 502 | stats->ucastPktsTxOK++; |
| 503 | stats->ucastBytesTxOK += tot_len; |
| 504 | break; |
| 505 | default: |
Stefan Weil | dfc6f86 | 2013-07-25 18:21:28 +0200 | [diff] [blame] | 506 | g_assert_not_reached(); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 507 | } |
| 508 | |
| 509 | if (s->offload_mode == VMXNET3_OM_TSO) { |
| 510 | /* |
| 511 | * According to VMWARE headers this statistic is a number |
| 512 | * of packets after segmentation but since we don't have |
| 513 | * this information in QEMU model, the best we can do is to |
| 514 | * provide number of non-segmented packets |
| 515 | */ |
| 516 | stats->TSOPktsTxOK++; |
| 517 | stats->TSOBytesTxOK += tot_len; |
| 518 | } |
| 519 | break; |
| 520 | |
| 521 | case VMXNET3_PKT_STATUS_DISCARD: |
| 522 | stats->pktsTxDiscard++; |
| 523 | break; |
| 524 | |
| 525 | case VMXNET3_PKT_STATUS_ERROR: |
| 526 | stats->pktsTxError++; |
| 527 | break; |
| 528 | |
| 529 | default: |
Stefan Weil | dfc6f86 | 2013-07-25 18:21:28 +0200 | [diff] [blame] | 530 | g_assert_not_reached(); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 531 | } |
| 532 | } |
| 533 | |
| 534 | static void |
| 535 | vmxnet3_on_rx_done_update_stats(VMXNET3State *s, |
| 536 | int qidx, |
| 537 | Vmxnet3PktStatus status) |
| 538 | { |
| 539 | struct UPT1_RxStats *stats = &s->rxq_descr[qidx].rxq_stats; |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 540 | size_t tot_len = net_rx_pkt_get_total_len(s->rx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 541 | |
| 542 | switch (status) { |
| 543 | case VMXNET3_PKT_STATUS_OUT_OF_BUF: |
| 544 | stats->pktsRxOutOfBuf++; |
| 545 | break; |
| 546 | |
| 547 | case VMXNET3_PKT_STATUS_ERROR: |
| 548 | stats->pktsRxError++; |
| 549 | break; |
| 550 | case VMXNET3_PKT_STATUS_OK: |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 551 | switch (net_rx_pkt_get_packet_type(s->rx_pkt)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 552 | case ETH_PKT_BCAST: |
| 553 | stats->bcastPktsRxOK++; |
| 554 | stats->bcastBytesRxOK += tot_len; |
| 555 | break; |
| 556 | case ETH_PKT_MCAST: |
| 557 | stats->mcastPktsRxOK++; |
| 558 | stats->mcastBytesRxOK += tot_len; |
| 559 | break; |
| 560 | case ETH_PKT_UCAST: |
| 561 | stats->ucastPktsRxOK++; |
| 562 | stats->ucastBytesRxOK += tot_len; |
| 563 | break; |
| 564 | default: |
Stefan Weil | dfc6f86 | 2013-07-25 18:21:28 +0200 | [diff] [blame] | 565 | g_assert_not_reached(); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 566 | } |
| 567 | |
| 568 | if (tot_len > s->mtu) { |
| 569 | stats->LROPktsRxOK++; |
| 570 | stats->LROBytesRxOK += tot_len; |
| 571 | } |
| 572 | break; |
| 573 | default: |
Stefan Weil | dfc6f86 | 2013-07-25 18:21:28 +0200 | [diff] [blame] | 574 | g_assert_not_reached(); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 575 | } |
| 576 | } |
| 577 | |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 578 | static inline void |
| 579 | vmxnet3_ring_read_curr_txdesc(PCIDevice *pcidev, Vmxnet3Ring *ring, |
| 580 | struct Vmxnet3_TxDesc *txd) |
| 581 | { |
| 582 | vmxnet3_ring_read_curr_cell(pcidev, ring, txd); |
| 583 | txd->addr = le64_to_cpu(txd->addr); |
| 584 | txd->val1 = le32_to_cpu(txd->val1); |
| 585 | txd->val2 = le32_to_cpu(txd->val2); |
| 586 | } |
| 587 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 588 | static inline bool |
| 589 | vmxnet3_pop_next_tx_descr(VMXNET3State *s, |
| 590 | int qidx, |
| 591 | struct Vmxnet3_TxDesc *txd, |
| 592 | uint32_t *descr_idx) |
| 593 | { |
| 594 | Vmxnet3Ring *ring = &s->txq_descr[qidx].tx_ring; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 595 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 596 | |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 597 | vmxnet3_ring_read_curr_txdesc(d, ring, txd); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 598 | if (txd->gen == vmxnet3_ring_curr_gen(ring)) { |
| 599 | /* Only read after generation field verification */ |
| 600 | smp_rmb(); |
| 601 | /* Re-read to be sure we got the latest version */ |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 602 | vmxnet3_ring_read_curr_txdesc(d, ring, txd); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 603 | VMXNET3_RING_DUMP(VMW_RIPRN, "TX", qidx, ring); |
| 604 | *descr_idx = vmxnet3_ring_curr_cell_idx(ring); |
| 605 | vmxnet3_inc_tx_consumption_counter(s, qidx); |
| 606 | return true; |
| 607 | } |
| 608 | |
| 609 | return false; |
| 610 | } |
| 611 | |
| 612 | static bool |
| 613 | vmxnet3_send_packet(VMXNET3State *s, uint32_t qidx) |
| 614 | { |
| 615 | Vmxnet3PktStatus status = VMXNET3_PKT_STATUS_OK; |
| 616 | |
| 617 | if (!vmxnet3_setup_tx_offloads(s)) { |
| 618 | status = VMXNET3_PKT_STATUS_ERROR; |
| 619 | goto func_exit; |
| 620 | } |
| 621 | |
| 622 | /* debug prints */ |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 623 | vmxnet3_dump_virt_hdr(net_tx_pkt_get_vhdr(s->tx_pkt)); |
| 624 | net_tx_pkt_dump(s->tx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 625 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 626 | if (!net_tx_pkt_send(s->tx_pkt, qemu_get_queue(s->nic))) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 627 | status = VMXNET3_PKT_STATUS_DISCARD; |
| 628 | goto func_exit; |
| 629 | } |
| 630 | |
| 631 | func_exit: |
| 632 | vmxnet3_on_tx_done_update_stats(s, qidx, status); |
| 633 | return (status == VMXNET3_PKT_STATUS_OK); |
| 634 | } |
| 635 | |
| 636 | static void vmxnet3_process_tx_queue(VMXNET3State *s, int qidx) |
| 637 | { |
| 638 | struct Vmxnet3_TxDesc txd; |
| 639 | uint32_t txd_idx; |
| 640 | uint32_t data_len; |
| 641 | hwaddr data_pa; |
| 642 | |
| 643 | for (;;) { |
| 644 | if (!vmxnet3_pop_next_tx_descr(s, qidx, &txd, &txd_idx)) { |
| 645 | break; |
| 646 | } |
| 647 | |
| 648 | vmxnet3_dump_tx_descr(&txd); |
| 649 | |
| 650 | if (!s->skip_current_tx_pkt) { |
| 651 | data_len = (txd.len > 0) ? txd.len : VMXNET3_MAX_TX_BUF_SIZE; |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 652 | data_pa = txd.addr; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 653 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 654 | if (!net_tx_pkt_add_raw_fragment(s->tx_pkt, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 655 | data_pa, |
| 656 | data_len)) { |
| 657 | s->skip_current_tx_pkt = true; |
| 658 | } |
| 659 | } |
| 660 | |
| 661 | if (s->tx_sop) { |
| 662 | vmxnet3_tx_retrieve_metadata(s, &txd); |
| 663 | s->tx_sop = false; |
| 664 | } |
| 665 | |
| 666 | if (txd.eop) { |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 667 | if (!s->skip_current_tx_pkt && net_tx_pkt_parse(s->tx_pkt)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 668 | if (s->needs_vlan) { |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 669 | net_tx_pkt_setup_vlan_header(s->tx_pkt, s->tci); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 670 | } |
| 671 | |
| 672 | vmxnet3_send_packet(s, qidx); |
| 673 | } else { |
| 674 | vmxnet3_on_tx_done_update_stats(s, qidx, |
| 675 | VMXNET3_PKT_STATUS_ERROR); |
| 676 | } |
| 677 | |
| 678 | vmxnet3_complete_packet(s, qidx, txd_idx); |
| 679 | s->tx_sop = true; |
| 680 | s->skip_current_tx_pkt = false; |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 681 | net_tx_pkt_reset(s->tx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 682 | } |
| 683 | } |
| 684 | } |
| 685 | |
| 686 | static inline void |
| 687 | vmxnet3_read_next_rx_descr(VMXNET3State *s, int qidx, int ridx, |
| 688 | struct Vmxnet3_RxDesc *dbuf, uint32_t *didx) |
| 689 | { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 690 | PCIDevice *d = PCI_DEVICE(s); |
| 691 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 692 | Vmxnet3Ring *ring = &s->rxq_descr[qidx].rx_ring[ridx]; |
| 693 | *didx = vmxnet3_ring_curr_cell_idx(ring); |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 694 | vmxnet3_ring_read_curr_cell(d, ring, dbuf); |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 695 | dbuf->addr = le64_to_cpu(dbuf->addr); |
| 696 | dbuf->val1 = le32_to_cpu(dbuf->val1); |
| 697 | dbuf->ext1 = le32_to_cpu(dbuf->ext1); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 698 | } |
| 699 | |
| 700 | static inline uint8_t |
| 701 | vmxnet3_get_rx_ring_gen(VMXNET3State *s, int qidx, int ridx) |
| 702 | { |
| 703 | return s->rxq_descr[qidx].rx_ring[ridx].gen; |
| 704 | } |
| 705 | |
| 706 | static inline hwaddr |
| 707 | vmxnet3_pop_rxc_descr(VMXNET3State *s, int qidx, uint32_t *descr_gen) |
| 708 | { |
| 709 | uint8_t ring_gen; |
| 710 | struct Vmxnet3_RxCompDesc rxcd; |
| 711 | |
| 712 | hwaddr daddr = |
| 713 | vmxnet3_ring_curr_cell_pa(&s->rxq_descr[qidx].comp_ring); |
| 714 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 715 | pci_dma_read(PCI_DEVICE(s), |
| 716 | daddr, &rxcd, sizeof(struct Vmxnet3_RxCompDesc)); |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 717 | rxcd.val1 = le32_to_cpu(rxcd.val1); |
| 718 | rxcd.val2 = le32_to_cpu(rxcd.val2); |
| 719 | rxcd.val3 = le32_to_cpu(rxcd.val3); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 720 | ring_gen = vmxnet3_ring_curr_gen(&s->rxq_descr[qidx].comp_ring); |
| 721 | |
| 722 | if (rxcd.gen != ring_gen) { |
| 723 | *descr_gen = ring_gen; |
| 724 | vmxnet3_inc_rx_completion_counter(s, qidx); |
| 725 | return daddr; |
| 726 | } |
| 727 | |
| 728 | return 0; |
| 729 | } |
| 730 | |
| 731 | static inline void |
| 732 | vmxnet3_revert_rxc_descr(VMXNET3State *s, int qidx) |
| 733 | { |
| 734 | vmxnet3_dec_rx_completion_counter(s, qidx); |
| 735 | } |
| 736 | |
| 737 | #define RXQ_IDX (0) |
| 738 | #define RX_HEAD_BODY_RING (0) |
| 739 | #define RX_BODY_ONLY_RING (1) |
| 740 | |
| 741 | static bool |
| 742 | vmxnet3_get_next_head_rx_descr(VMXNET3State *s, |
| 743 | struct Vmxnet3_RxDesc *descr_buf, |
| 744 | uint32_t *descr_idx, |
| 745 | uint32_t *ridx) |
| 746 | { |
| 747 | for (;;) { |
| 748 | uint32_t ring_gen; |
| 749 | vmxnet3_read_next_rx_descr(s, RXQ_IDX, RX_HEAD_BODY_RING, |
| 750 | descr_buf, descr_idx); |
| 751 | |
| 752 | /* If no more free descriptors - return */ |
| 753 | ring_gen = vmxnet3_get_rx_ring_gen(s, RXQ_IDX, RX_HEAD_BODY_RING); |
| 754 | if (descr_buf->gen != ring_gen) { |
| 755 | return false; |
| 756 | } |
| 757 | |
| 758 | /* Only read after generation field verification */ |
| 759 | smp_rmb(); |
| 760 | /* Re-read to be sure we got the latest version */ |
| 761 | vmxnet3_read_next_rx_descr(s, RXQ_IDX, RX_HEAD_BODY_RING, |
| 762 | descr_buf, descr_idx); |
| 763 | |
| 764 | /* Mark current descriptor as used/skipped */ |
| 765 | vmxnet3_inc_rx_consumption_counter(s, RXQ_IDX, RX_HEAD_BODY_RING); |
| 766 | |
| 767 | /* If this is what we are looking for - return */ |
| 768 | if (descr_buf->btype == VMXNET3_RXD_BTYPE_HEAD) { |
| 769 | *ridx = RX_HEAD_BODY_RING; |
| 770 | return true; |
| 771 | } |
| 772 | } |
| 773 | } |
| 774 | |
| 775 | static bool |
| 776 | vmxnet3_get_next_body_rx_descr(VMXNET3State *s, |
| 777 | struct Vmxnet3_RxDesc *d, |
| 778 | uint32_t *didx, |
| 779 | uint32_t *ridx) |
| 780 | { |
| 781 | vmxnet3_read_next_rx_descr(s, RXQ_IDX, RX_HEAD_BODY_RING, d, didx); |
| 782 | |
| 783 | /* Try to find corresponding descriptor in head/body ring */ |
| 784 | if (d->gen == vmxnet3_get_rx_ring_gen(s, RXQ_IDX, RX_HEAD_BODY_RING)) { |
| 785 | /* Only read after generation field verification */ |
| 786 | smp_rmb(); |
| 787 | /* Re-read to be sure we got the latest version */ |
| 788 | vmxnet3_read_next_rx_descr(s, RXQ_IDX, RX_HEAD_BODY_RING, d, didx); |
| 789 | if (d->btype == VMXNET3_RXD_BTYPE_BODY) { |
| 790 | vmxnet3_inc_rx_consumption_counter(s, RXQ_IDX, RX_HEAD_BODY_RING); |
| 791 | *ridx = RX_HEAD_BODY_RING; |
| 792 | return true; |
| 793 | } |
| 794 | } |
| 795 | |
| 796 | /* |
| 797 | * If there is no free descriptors on head/body ring or next free |
| 798 | * descriptor is a head descriptor switch to body only ring |
| 799 | */ |
| 800 | vmxnet3_read_next_rx_descr(s, RXQ_IDX, RX_BODY_ONLY_RING, d, didx); |
| 801 | |
| 802 | /* If no more free descriptors - return */ |
| 803 | if (d->gen == vmxnet3_get_rx_ring_gen(s, RXQ_IDX, RX_BODY_ONLY_RING)) { |
| 804 | /* Only read after generation field verification */ |
| 805 | smp_rmb(); |
| 806 | /* Re-read to be sure we got the latest version */ |
| 807 | vmxnet3_read_next_rx_descr(s, RXQ_IDX, RX_BODY_ONLY_RING, d, didx); |
| 808 | assert(d->btype == VMXNET3_RXD_BTYPE_BODY); |
| 809 | *ridx = RX_BODY_ONLY_RING; |
| 810 | vmxnet3_inc_rx_consumption_counter(s, RXQ_IDX, RX_BODY_ONLY_RING); |
| 811 | return true; |
| 812 | } |
| 813 | |
| 814 | return false; |
| 815 | } |
| 816 | |
| 817 | static inline bool |
| 818 | vmxnet3_get_next_rx_descr(VMXNET3State *s, bool is_head, |
| 819 | struct Vmxnet3_RxDesc *descr_buf, |
| 820 | uint32_t *descr_idx, |
| 821 | uint32_t *ridx) |
| 822 | { |
| 823 | if (is_head || !s->rx_packets_compound) { |
| 824 | return vmxnet3_get_next_head_rx_descr(s, descr_buf, descr_idx, ridx); |
| 825 | } else { |
| 826 | return vmxnet3_get_next_body_rx_descr(s, descr_buf, descr_idx, ridx); |
| 827 | } |
| 828 | } |
| 829 | |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 830 | /* In case packet was csum offloaded (either NEEDS_CSUM or DATA_VALID), |
| 831 | * the implementation always passes an RxCompDesc with a "Checksum |
| 832 | * calculated and found correct" to the OS (cnc=0 and tuc=1, see |
| 833 | * vmxnet3_rx_update_descr). This emulates the observed ESXi behavior. |
| 834 | * |
| 835 | * Therefore, if packet has the NEEDS_CSUM set, we must calculate |
| 836 | * and place a fully computed checksum into the tcp/udp header. |
| 837 | * Otherwise, the OS driver will receive a checksum-correct indication |
| 838 | * (CHECKSUM_UNNECESSARY), but with the actual tcp/udp checksum field |
| 839 | * having just the pseudo header csum value. |
| 840 | * |
| 841 | * While this is not a problem if packet is destined for local delivery, |
| 842 | * in the case the host OS performs forwarding, it will forward an |
| 843 | * incorrectly checksummed packet. |
| 844 | */ |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 845 | static void vmxnet3_rx_need_csum_calculate(struct NetRxPkt *pkt, |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 846 | const void *pkt_data, |
| 847 | size_t pkt_len) |
| 848 | { |
| 849 | struct virtio_net_hdr *vhdr; |
| 850 | bool isip4, isip6, istcp, isudp; |
| 851 | uint8_t *data; |
| 852 | int len; |
| 853 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 854 | if (!net_rx_pkt_has_virt_hdr(pkt)) { |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 855 | return; |
| 856 | } |
| 857 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 858 | vhdr = net_rx_pkt_get_vhdr(pkt); |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 859 | if (!VMXNET_FLAG_IS_SET(vhdr->flags, VIRTIO_NET_HDR_F_NEEDS_CSUM)) { |
| 860 | return; |
| 861 | } |
| 862 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 863 | net_rx_pkt_get_protocols(pkt, &isip4, &isip6, &isudp, &istcp); |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 864 | if (!(isip4 || isip6) || !(istcp || isudp)) { |
| 865 | return; |
| 866 | } |
| 867 | |
| 868 | vmxnet3_dump_virt_hdr(vhdr); |
| 869 | |
| 870 | /* Validate packet len: csum_start + scum_offset + length of csum field */ |
| 871 | if (pkt_len < (vhdr->csum_start + vhdr->csum_offset + 2)) { |
Miao Yan | 2e4ca7d | 2015-12-07 21:28:31 -0800 | [diff] [blame] | 872 | VMW_PKPRN("packet len:%zu < csum_start(%d) + csum_offset(%d) + 2, " |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 873 | "cannot calculate checksum", |
Dana Rubin | b9f7c37 | 2015-07-28 21:44:50 +0300 | [diff] [blame] | 874 | pkt_len, vhdr->csum_start, vhdr->csum_offset); |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 875 | return; |
| 876 | } |
| 877 | |
| 878 | data = (uint8_t *)pkt_data + vhdr->csum_start; |
| 879 | len = pkt_len - vhdr->csum_start; |
| 880 | /* Put the checksum obtained into the packet */ |
Ed Swierk | 0dacea9 | 2017-11-16 06:06:06 -0800 | [diff] [blame] | 881 | stw_be_p(data + vhdr->csum_offset, |
| 882 | net_checksum_finish_nozero(net_checksum_add(len, data))); |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 883 | |
| 884 | vhdr->flags &= ~VIRTIO_NET_HDR_F_NEEDS_CSUM; |
| 885 | vhdr->flags |= VIRTIO_NET_HDR_F_DATA_VALID; |
| 886 | } |
| 887 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 888 | static void vmxnet3_rx_update_descr(struct NetRxPkt *pkt, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 889 | struct Vmxnet3_RxCompDesc *rxcd) |
| 890 | { |
| 891 | int csum_ok, is_gso; |
| 892 | bool isip4, isip6, istcp, isudp; |
| 893 | struct virtio_net_hdr *vhdr; |
| 894 | uint8_t offload_type; |
| 895 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 896 | if (net_rx_pkt_is_vlan_stripped(pkt)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 897 | rxcd->ts = 1; |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 898 | rxcd->tci = net_rx_pkt_get_vlan_tag(pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 899 | } |
| 900 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 901 | if (!net_rx_pkt_has_virt_hdr(pkt)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 902 | goto nocsum; |
| 903 | } |
| 904 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 905 | vhdr = net_rx_pkt_get_vhdr(pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 906 | /* |
| 907 | * Checksum is valid when lower level tell so or when lower level |
| 908 | * requires checksum offload telling that packet produced/bridged |
| 909 | * locally and did travel over network after last checksum calculation |
| 910 | * or production |
| 911 | */ |
| 912 | csum_ok = VMXNET_FLAG_IS_SET(vhdr->flags, VIRTIO_NET_HDR_F_DATA_VALID) || |
| 913 | VMXNET_FLAG_IS_SET(vhdr->flags, VIRTIO_NET_HDR_F_NEEDS_CSUM); |
| 914 | |
| 915 | offload_type = vhdr->gso_type & ~VIRTIO_NET_HDR_GSO_ECN; |
| 916 | is_gso = (offload_type != VIRTIO_NET_HDR_GSO_NONE) ? 1 : 0; |
| 917 | |
| 918 | if (!csum_ok && !is_gso) { |
| 919 | goto nocsum; |
| 920 | } |
| 921 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 922 | net_rx_pkt_get_protocols(pkt, &isip4, &isip6, &isudp, &istcp); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 923 | if ((!istcp && !isudp) || (!isip4 && !isip6)) { |
| 924 | goto nocsum; |
| 925 | } |
| 926 | |
| 927 | rxcd->cnc = 0; |
| 928 | rxcd->v4 = isip4 ? 1 : 0; |
| 929 | rxcd->v6 = isip6 ? 1 : 0; |
| 930 | rxcd->tcp = istcp ? 1 : 0; |
| 931 | rxcd->udp = isudp ? 1 : 0; |
| 932 | rxcd->fcs = rxcd->tuc = rxcd->ipc = 1; |
| 933 | return; |
| 934 | |
| 935 | nocsum: |
| 936 | rxcd->cnc = 1; |
| 937 | return; |
| 938 | } |
| 939 | |
| 940 | static void |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 941 | vmxnet3_pci_dma_writev(PCIDevice *pci_dev, |
| 942 | const struct iovec *iov, |
| 943 | size_t start_iov_off, |
| 944 | hwaddr target_addr, |
| 945 | size_t bytes_to_copy) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 946 | { |
| 947 | size_t curr_off = 0; |
| 948 | size_t copied = 0; |
| 949 | |
| 950 | while (bytes_to_copy) { |
| 951 | if (start_iov_off < (curr_off + iov->iov_len)) { |
| 952 | size_t chunk_len = |
| 953 | MIN((curr_off + iov->iov_len) - start_iov_off, bytes_to_copy); |
| 954 | |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 955 | pci_dma_write(pci_dev, target_addr + copied, |
| 956 | iov->iov_base + start_iov_off - curr_off, |
| 957 | chunk_len); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 958 | |
| 959 | copied += chunk_len; |
| 960 | start_iov_off += chunk_len; |
| 961 | curr_off = start_iov_off; |
| 962 | bytes_to_copy -= chunk_len; |
| 963 | } else { |
| 964 | curr_off += iov->iov_len; |
| 965 | } |
| 966 | iov++; |
| 967 | } |
| 968 | } |
| 969 | |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 970 | static void |
| 971 | vmxnet3_pci_dma_write_rxcd(PCIDevice *pcidev, dma_addr_t pa, |
| 972 | struct Vmxnet3_RxCompDesc *rxcd) |
| 973 | { |
| 974 | rxcd->val1 = cpu_to_le32(rxcd->val1); |
| 975 | rxcd->val2 = cpu_to_le32(rxcd->val2); |
| 976 | rxcd->val3 = cpu_to_le32(rxcd->val3); |
| 977 | pci_dma_write(pcidev, pa, rxcd, sizeof(*rxcd)); |
| 978 | } |
| 979 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 980 | static bool |
| 981 | vmxnet3_indicate_packet(VMXNET3State *s) |
| 982 | { |
| 983 | struct Vmxnet3_RxDesc rxd; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 984 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 985 | bool is_head = true; |
| 986 | uint32_t rxd_idx; |
Wenchao Xia | c707582 | 2013-03-26 10:24:06 +0800 | [diff] [blame] | 987 | uint32_t rx_ridx = 0; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 988 | |
| 989 | struct Vmxnet3_RxCompDesc rxcd; |
| 990 | uint32_t new_rxcd_gen = VMXNET3_INIT_GEN; |
| 991 | hwaddr new_rxcd_pa = 0; |
| 992 | hwaddr ready_rxcd_pa = 0; |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 993 | struct iovec *data = net_rx_pkt_get_iovec(s->rx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 994 | size_t bytes_copied = 0; |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 995 | size_t bytes_left = net_rx_pkt_get_total_len(s->rx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 996 | uint16_t num_frags = 0; |
| 997 | size_t chunk_size; |
| 998 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 999 | net_rx_pkt_dump(s->rx_pkt); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1000 | |
| 1001 | while (bytes_left > 0) { |
| 1002 | |
| 1003 | /* cannot add more frags to packet */ |
| 1004 | if (num_frags == s->max_rx_frags) { |
| 1005 | break; |
| 1006 | } |
| 1007 | |
| 1008 | new_rxcd_pa = vmxnet3_pop_rxc_descr(s, RXQ_IDX, &new_rxcd_gen); |
| 1009 | if (!new_rxcd_pa) { |
| 1010 | break; |
| 1011 | } |
| 1012 | |
| 1013 | if (!vmxnet3_get_next_rx_descr(s, is_head, &rxd, &rxd_idx, &rx_ridx)) { |
| 1014 | break; |
| 1015 | } |
| 1016 | |
| 1017 | chunk_size = MIN(bytes_left, rxd.len); |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 1018 | vmxnet3_pci_dma_writev(d, data, bytes_copied, rxd.addr, chunk_size); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1019 | bytes_copied += chunk_size; |
| 1020 | bytes_left -= chunk_size; |
| 1021 | |
| 1022 | vmxnet3_dump_rx_descr(&rxd); |
| 1023 | |
Gonglei | f7472ca | 2014-08-11 21:00:58 +0800 | [diff] [blame] | 1024 | if (ready_rxcd_pa != 0) { |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 1025 | vmxnet3_pci_dma_write_rxcd(d, ready_rxcd_pa, &rxcd); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1026 | } |
| 1027 | |
| 1028 | memset(&rxcd, 0, sizeof(struct Vmxnet3_RxCompDesc)); |
| 1029 | rxcd.rxdIdx = rxd_idx; |
| 1030 | rxcd.len = chunk_size; |
| 1031 | rxcd.sop = is_head; |
| 1032 | rxcd.gen = new_rxcd_gen; |
| 1033 | rxcd.rqID = RXQ_IDX + rx_ridx * s->rxq_num; |
| 1034 | |
Gonglei | f7472ca | 2014-08-11 21:00:58 +0800 | [diff] [blame] | 1035 | if (bytes_left == 0) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1036 | vmxnet3_rx_update_descr(s->rx_pkt, &rxcd); |
| 1037 | } |
| 1038 | |
| 1039 | VMW_RIPRN("RX Completion descriptor: rxRing: %lu rxIdx %lu len %lu " |
| 1040 | "sop %d csum_correct %lu", |
| 1041 | (unsigned long) rx_ridx, |
| 1042 | (unsigned long) rxcd.rxdIdx, |
| 1043 | (unsigned long) rxcd.len, |
| 1044 | (int) rxcd.sop, |
| 1045 | (unsigned long) rxcd.tuc); |
| 1046 | |
| 1047 | is_head = false; |
| 1048 | ready_rxcd_pa = new_rxcd_pa; |
| 1049 | new_rxcd_pa = 0; |
Anthony Liguori | 47b5264 | 2013-04-08 13:12:32 -0500 | [diff] [blame] | 1050 | num_frags++; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1051 | } |
| 1052 | |
Gonglei | f7472ca | 2014-08-11 21:00:58 +0800 | [diff] [blame] | 1053 | if (ready_rxcd_pa != 0) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1054 | rxcd.eop = 1; |
Gonglei | f7472ca | 2014-08-11 21:00:58 +0800 | [diff] [blame] | 1055 | rxcd.err = (bytes_left != 0); |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 1056 | |
Thomas Huth | c527e0a | 2017-11-14 12:20:24 +0100 | [diff] [blame] | 1057 | vmxnet3_pci_dma_write_rxcd(d, ready_rxcd_pa, &rxcd); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1058 | |
| 1059 | /* Flush RX descriptor changes */ |
| 1060 | smp_wmb(); |
| 1061 | } |
| 1062 | |
Gonglei | f7472ca | 2014-08-11 21:00:58 +0800 | [diff] [blame] | 1063 | if (new_rxcd_pa != 0) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1064 | vmxnet3_revert_rxc_descr(s, RXQ_IDX); |
| 1065 | } |
| 1066 | |
| 1067 | vmxnet3_trigger_interrupt(s, s->rxq_descr[RXQ_IDX].intr_idx); |
| 1068 | |
| 1069 | if (bytes_left == 0) { |
| 1070 | vmxnet3_on_rx_done_update_stats(s, RXQ_IDX, VMXNET3_PKT_STATUS_OK); |
| 1071 | return true; |
| 1072 | } else if (num_frags == s->max_rx_frags) { |
| 1073 | vmxnet3_on_rx_done_update_stats(s, RXQ_IDX, VMXNET3_PKT_STATUS_ERROR); |
| 1074 | return false; |
| 1075 | } else { |
| 1076 | vmxnet3_on_rx_done_update_stats(s, RXQ_IDX, |
| 1077 | VMXNET3_PKT_STATUS_OUT_OF_BUF); |
| 1078 | return false; |
| 1079 | } |
| 1080 | } |
| 1081 | |
| 1082 | static void |
| 1083 | vmxnet3_io_bar0_write(void *opaque, hwaddr addr, |
| 1084 | uint64_t val, unsigned size) |
| 1085 | { |
| 1086 | VMXNET3State *s = opaque; |
| 1087 | |
Li Qiang | 6c352ca | 2016-08-08 18:08:31 +0530 | [diff] [blame] | 1088 | if (!s->device_active) { |
| 1089 | return; |
| 1090 | } |
| 1091 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1092 | if (VMW_IS_MULTIREG_ADDR(addr, VMXNET3_REG_TXPROD, |
| 1093 | VMXNET3_DEVICE_MAX_TX_QUEUES, VMXNET3_REG_ALIGN)) { |
| 1094 | int tx_queue_idx = |
| 1095 | VMW_MULTIREG_IDX_BY_ADDR(addr, VMXNET3_REG_TXPROD, |
| 1096 | VMXNET3_REG_ALIGN); |
Thomas Huth | 6a932c4 | 2021-07-15 12:37:55 +0200 | [diff] [blame] | 1097 | if (tx_queue_idx <= s->txq_num) { |
| 1098 | vmxnet3_process_tx_queue(s, tx_queue_idx); |
| 1099 | } else { |
| 1100 | qemu_log_mask(LOG_GUEST_ERROR, "vmxnet3: Illegal TX queue %d/%d\n", |
| 1101 | tx_queue_idx, s->txq_num); |
| 1102 | } |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1103 | return; |
| 1104 | } |
| 1105 | |
| 1106 | if (VMW_IS_MULTIREG_ADDR(addr, VMXNET3_REG_IMR, |
| 1107 | VMXNET3_MAX_INTRS, VMXNET3_REG_ALIGN)) { |
| 1108 | int l = VMW_MULTIREG_IDX_BY_ADDR(addr, VMXNET3_REG_IMR, |
| 1109 | VMXNET3_REG_ALIGN); |
| 1110 | |
| 1111 | VMW_CBPRN("Interrupt mask for line %d written: 0x%" PRIx64, l, val); |
| 1112 | |
| 1113 | vmxnet3_on_interrupt_mask_changed(s, l, val); |
| 1114 | return; |
| 1115 | } |
| 1116 | |
| 1117 | if (VMW_IS_MULTIREG_ADDR(addr, VMXNET3_REG_RXPROD, |
| 1118 | VMXNET3_DEVICE_MAX_RX_QUEUES, VMXNET3_REG_ALIGN) || |
| 1119 | VMW_IS_MULTIREG_ADDR(addr, VMXNET3_REG_RXPROD2, |
| 1120 | VMXNET3_DEVICE_MAX_RX_QUEUES, VMXNET3_REG_ALIGN)) { |
| 1121 | return; |
| 1122 | } |
| 1123 | |
| 1124 | VMW_WRPRN("BAR0 unknown write [%" PRIx64 "] = %" PRIx64 ", size %d", |
| 1125 | (uint64_t) addr, val, size); |
| 1126 | } |
| 1127 | |
| 1128 | static uint64_t |
| 1129 | vmxnet3_io_bar0_read(void *opaque, hwaddr addr, unsigned size) |
| 1130 | { |
Shmulik Ladkani | c6048f8 | 2015-09-21 17:09:02 +0300 | [diff] [blame] | 1131 | VMXNET3State *s = opaque; |
| 1132 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1133 | if (VMW_IS_MULTIREG_ADDR(addr, VMXNET3_REG_IMR, |
| 1134 | VMXNET3_MAX_INTRS, VMXNET3_REG_ALIGN)) { |
Shmulik Ladkani | c6048f8 | 2015-09-21 17:09:02 +0300 | [diff] [blame] | 1135 | int l = VMW_MULTIREG_IDX_BY_ADDR(addr, VMXNET3_REG_IMR, |
| 1136 | VMXNET3_REG_ALIGN); |
| 1137 | return s->interrupt_states[l].is_masked; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1138 | } |
| 1139 | |
| 1140 | VMW_CBPRN("BAR0 unknown read [%" PRIx64 "], size %d", addr, size); |
| 1141 | return 0; |
| 1142 | } |
| 1143 | |
| 1144 | static void vmxnet3_reset_interrupt_states(VMXNET3State *s) |
| 1145 | { |
| 1146 | int i; |
| 1147 | for (i = 0; i < ARRAY_SIZE(s->interrupt_states); i++) { |
| 1148 | s->interrupt_states[i].is_asserted = false; |
| 1149 | s->interrupt_states[i].is_pending = false; |
| 1150 | s->interrupt_states[i].is_masked = true; |
| 1151 | } |
| 1152 | } |
| 1153 | |
| 1154 | static void vmxnet3_reset_mac(VMXNET3State *s) |
| 1155 | { |
| 1156 | memcpy(&s->conf.macaddr.a, &s->perm_mac.a, sizeof(s->perm_mac.a)); |
Dmitry Fleytman | ab64787 | 2016-06-01 11:23:38 +0300 | [diff] [blame] | 1157 | VMW_CFPRN("MAC address set to: " MAC_FMT, MAC_ARG(s->conf.macaddr.a)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1158 | } |
| 1159 | |
| 1160 | static void vmxnet3_deactivate_device(VMXNET3State *s) |
| 1161 | { |
P J P | aa4a3dc | 2015-12-15 12:27:54 +0530 | [diff] [blame] | 1162 | if (s->device_active) { |
| 1163 | VMW_CBPRN("Deactivating vmxnet3..."); |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 1164 | net_tx_pkt_reset(s->tx_pkt); |
| 1165 | net_tx_pkt_uninit(s->tx_pkt); |
| 1166 | net_rx_pkt_uninit(s->rx_pkt); |
P J P | aa4a3dc | 2015-12-15 12:27:54 +0530 | [diff] [blame] | 1167 | s->device_active = false; |
| 1168 | } |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1169 | } |
| 1170 | |
| 1171 | static void vmxnet3_reset(VMXNET3State *s) |
| 1172 | { |
| 1173 | VMW_CBPRN("Resetting vmxnet3..."); |
| 1174 | |
| 1175 | vmxnet3_deactivate_device(s); |
| 1176 | vmxnet3_reset_interrupt_states(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1177 | s->drv_shmem = 0; |
| 1178 | s->tx_sop = true; |
| 1179 | s->skip_current_tx_pkt = false; |
| 1180 | } |
| 1181 | |
| 1182 | static void vmxnet3_update_rx_mode(VMXNET3State *s) |
| 1183 | { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1184 | PCIDevice *d = PCI_DEVICE(s); |
| 1185 | |
| 1186 | s->rx_mode = VMXNET3_READ_DRV_SHARED32(d, s->drv_shmem, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1187 | devRead.rxFilterConf.rxMode); |
| 1188 | VMW_CFPRN("RX mode: 0x%08X", s->rx_mode); |
| 1189 | } |
| 1190 | |
| 1191 | static void vmxnet3_update_vlan_filters(VMXNET3State *s) |
| 1192 | { |
| 1193 | int i; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1194 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1195 | |
| 1196 | /* Copy configuration from shared memory */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1197 | VMXNET3_READ_DRV_SHARED(d, s->drv_shmem, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1198 | devRead.rxFilterConf.vfTable, |
| 1199 | s->vlan_table, |
| 1200 | sizeof(s->vlan_table)); |
| 1201 | |
| 1202 | /* Invert byte order when needed */ |
| 1203 | for (i = 0; i < ARRAY_SIZE(s->vlan_table); i++) { |
| 1204 | s->vlan_table[i] = le32_to_cpu(s->vlan_table[i]); |
| 1205 | } |
| 1206 | |
| 1207 | /* Dump configuration for debugging purposes */ |
| 1208 | VMW_CFPRN("Configured VLANs:"); |
| 1209 | for (i = 0; i < sizeof(s->vlan_table) * 8; i++) { |
| 1210 | if (VMXNET3_VFTABLE_ENTRY_IS_SET(s->vlan_table, i)) { |
| 1211 | VMW_CFPRN("\tVLAN %d is present", i); |
| 1212 | } |
| 1213 | } |
| 1214 | } |
| 1215 | |
| 1216 | static void vmxnet3_update_mcast_filters(VMXNET3State *s) |
| 1217 | { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1218 | PCIDevice *d = PCI_DEVICE(s); |
| 1219 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1220 | uint16_t list_bytes = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1221 | VMXNET3_READ_DRV_SHARED16(d, s->drv_shmem, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1222 | devRead.rxFilterConf.mfTableLen); |
| 1223 | |
| 1224 | s->mcast_list_len = list_bytes / sizeof(s->mcast_list[0]); |
| 1225 | |
| 1226 | s->mcast_list = g_realloc(s->mcast_list, list_bytes); |
Gonglei | f7472ca | 2014-08-11 21:00:58 +0800 | [diff] [blame] | 1227 | if (!s->mcast_list) { |
| 1228 | if (s->mcast_list_len == 0) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1229 | VMW_CFPRN("Current multicast list is empty"); |
| 1230 | } else { |
| 1231 | VMW_ERPRN("Failed to allocate multicast list of %d elements", |
| 1232 | s->mcast_list_len); |
| 1233 | } |
| 1234 | s->mcast_list_len = 0; |
| 1235 | } else { |
| 1236 | int i; |
| 1237 | hwaddr mcast_list_pa = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1238 | VMXNET3_READ_DRV_SHARED64(d, s->drv_shmem, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1239 | devRead.rxFilterConf.mfTablePA); |
| 1240 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1241 | pci_dma_read(d, mcast_list_pa, s->mcast_list, list_bytes); |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 1242 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1243 | VMW_CFPRN("Current multicast list len is %d:", s->mcast_list_len); |
| 1244 | for (i = 0; i < s->mcast_list_len; i++) { |
Dmitry Fleytman | ab64787 | 2016-06-01 11:23:38 +0300 | [diff] [blame] | 1245 | VMW_CFPRN("\t" MAC_FMT, MAC_ARG(s->mcast_list[i].a)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1246 | } |
| 1247 | } |
| 1248 | } |
| 1249 | |
| 1250 | static void vmxnet3_setup_rx_filtering(VMXNET3State *s) |
| 1251 | { |
| 1252 | vmxnet3_update_rx_mode(s); |
| 1253 | vmxnet3_update_vlan_filters(s); |
| 1254 | vmxnet3_update_mcast_filters(s); |
| 1255 | } |
| 1256 | |
| 1257 | static uint32_t vmxnet3_get_interrupt_config(VMXNET3State *s) |
| 1258 | { |
| 1259 | uint32_t interrupt_mode = VMXNET3_IT_AUTO | (VMXNET3_IMM_AUTO << 2); |
| 1260 | VMW_CFPRN("Interrupt config is 0x%X", interrupt_mode); |
| 1261 | return interrupt_mode; |
| 1262 | } |
| 1263 | |
| 1264 | static void vmxnet3_fill_stats(VMXNET3State *s) |
| 1265 | { |
| 1266 | int i; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1267 | PCIDevice *d = PCI_DEVICE(s); |
Shmulik Ladkani | eedeeef | 2015-10-15 13:54:30 +0300 | [diff] [blame] | 1268 | |
| 1269 | if (!s->device_active) |
| 1270 | return; |
| 1271 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1272 | for (i = 0; i < s->txq_num; i++) { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1273 | pci_dma_write(d, |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 1274 | s->txq_descr[i].tx_stats_pa, |
| 1275 | &s->txq_descr[i].txq_stats, |
| 1276 | sizeof(s->txq_descr[i].txq_stats)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1277 | } |
| 1278 | |
| 1279 | for (i = 0; i < s->rxq_num; i++) { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1280 | pci_dma_write(d, |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 1281 | s->rxq_descr[i].rx_stats_pa, |
| 1282 | &s->rxq_descr[i].rxq_stats, |
| 1283 | sizeof(s->rxq_descr[i].rxq_stats)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1284 | } |
| 1285 | } |
| 1286 | |
| 1287 | static void vmxnet3_adjust_by_guest_type(VMXNET3State *s) |
| 1288 | { |
| 1289 | struct Vmxnet3_GOSInfo gos; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1290 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1291 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1292 | VMXNET3_READ_DRV_SHARED(d, s->drv_shmem, devRead.misc.driverInfo.gos, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1293 | &gos, sizeof(gos)); |
| 1294 | s->rx_packets_compound = |
| 1295 | (gos.gosType == VMXNET3_GOS_TYPE_WIN) ? false : true; |
| 1296 | |
| 1297 | VMW_CFPRN("Guest type specifics: RXCOMPOUND: %d", s->rx_packets_compound); |
| 1298 | } |
| 1299 | |
| 1300 | static void |
| 1301 | vmxnet3_dump_conf_descr(const char *name, |
| 1302 | struct Vmxnet3_VariableLenConfDesc *pm_descr) |
| 1303 | { |
| 1304 | VMW_CFPRN("%s descriptor dump: Version %u, Length %u", |
| 1305 | name, pm_descr->confVer, pm_descr->confLen); |
| 1306 | |
| 1307 | }; |
| 1308 | |
| 1309 | static void vmxnet3_update_pm_state(VMXNET3State *s) |
| 1310 | { |
| 1311 | struct Vmxnet3_VariableLenConfDesc pm_descr; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1312 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1313 | |
| 1314 | pm_descr.confLen = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1315 | VMXNET3_READ_DRV_SHARED32(d, s->drv_shmem, devRead.pmConfDesc.confLen); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1316 | pm_descr.confVer = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1317 | VMXNET3_READ_DRV_SHARED32(d, s->drv_shmem, devRead.pmConfDesc.confVer); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1318 | pm_descr.confPA = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1319 | VMXNET3_READ_DRV_SHARED64(d, s->drv_shmem, devRead.pmConfDesc.confPA); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1320 | |
| 1321 | vmxnet3_dump_conf_descr("PM State", &pm_descr); |
| 1322 | } |
| 1323 | |
| 1324 | static void vmxnet3_update_features(VMXNET3State *s) |
| 1325 | { |
| 1326 | uint32_t guest_features; |
| 1327 | int rxcso_supported; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1328 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1329 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1330 | guest_features = VMXNET3_READ_DRV_SHARED32(d, s->drv_shmem, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1331 | devRead.misc.uptFeatures); |
| 1332 | |
| 1333 | rxcso_supported = VMXNET_FLAG_IS_SET(guest_features, UPT1_F_RXCSUM); |
| 1334 | s->rx_vlan_stripping = VMXNET_FLAG_IS_SET(guest_features, UPT1_F_RXVLAN); |
| 1335 | s->lro_supported = VMXNET_FLAG_IS_SET(guest_features, UPT1_F_LRO); |
| 1336 | |
| 1337 | VMW_CFPRN("Features configuration: LRO: %d, RXCSUM: %d, VLANSTRIP: %d", |
| 1338 | s->lro_supported, rxcso_supported, |
| 1339 | s->rx_vlan_stripping); |
| 1340 | if (s->peer_has_vhdr) { |
Stefan Hajnoczi | d6085e3 | 2014-02-20 12:14:07 +0100 | [diff] [blame] | 1341 | qemu_set_offload(qemu_get_queue(s->nic)->peer, |
| 1342 | rxcso_supported, |
| 1343 | s->lro_supported, |
| 1344 | s->lro_supported, |
| 1345 | 0, |
| 1346 | 0); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1347 | } |
| 1348 | } |
| 1349 | |
Marcel Apfelbaum | 4c89e3e | 2013-10-07 10:36:37 +0300 | [diff] [blame] | 1350 | static bool vmxnet3_verify_intx(VMXNET3State *s, int intx) |
| 1351 | { |
Cao jin | 1070048 | 2016-06-20 14:13:42 +0800 | [diff] [blame] | 1352 | return s->msix_used || msi_enabled(PCI_DEVICE(s)) |
| 1353 | || intx == pci_get_byte(s->parent_obj.config + PCI_INTERRUPT_PIN) - 1; |
Marcel Apfelbaum | 4c89e3e | 2013-10-07 10:36:37 +0300 | [diff] [blame] | 1354 | } |
| 1355 | |
Dmitry Fleytman | 8c6c047 | 2014-04-04 12:45:19 +0300 | [diff] [blame] | 1356 | static void vmxnet3_validate_interrupt_idx(bool is_msix, int idx) |
| 1357 | { |
| 1358 | int max_ints = is_msix ? VMXNET3_MAX_INTRS : VMXNET3_MAX_NMSIX_INTRS; |
| 1359 | if (idx >= max_ints) { |
| 1360 | hw_error("Bad interrupt index: %d\n", idx); |
| 1361 | } |
| 1362 | } |
| 1363 | |
| 1364 | static void vmxnet3_validate_interrupts(VMXNET3State *s) |
| 1365 | { |
| 1366 | int i; |
| 1367 | |
| 1368 | VMW_CFPRN("Verifying event interrupt index (%d)", s->event_int_idx); |
| 1369 | vmxnet3_validate_interrupt_idx(s->msix_used, s->event_int_idx); |
| 1370 | |
| 1371 | for (i = 0; i < s->txq_num; i++) { |
| 1372 | int idx = s->txq_descr[i].intr_idx; |
| 1373 | VMW_CFPRN("Verifying TX queue %d interrupt index (%d)", i, idx); |
| 1374 | vmxnet3_validate_interrupt_idx(s->msix_used, idx); |
| 1375 | } |
| 1376 | |
| 1377 | for (i = 0; i < s->rxq_num; i++) { |
| 1378 | int idx = s->rxq_descr[i].intr_idx; |
| 1379 | VMW_CFPRN("Verifying RX queue %d interrupt index (%d)", i, idx); |
| 1380 | vmxnet3_validate_interrupt_idx(s->msix_used, idx); |
| 1381 | } |
| 1382 | } |
| 1383 | |
Dmitry Fleytman | 9878d17 | 2014-04-04 12:45:20 +0300 | [diff] [blame] | 1384 | static void vmxnet3_validate_queues(VMXNET3State *s) |
| 1385 | { |
| 1386 | /* |
| 1387 | * txq_num and rxq_num are total number of queues |
| 1388 | * configured by guest. These numbers must not |
| 1389 | * exceed corresponding maximal values. |
| 1390 | */ |
| 1391 | |
| 1392 | if (s->txq_num > VMXNET3_DEVICE_MAX_TX_QUEUES) { |
| 1393 | hw_error("Bad TX queues number: %d\n", s->txq_num); |
| 1394 | } |
| 1395 | |
| 1396 | if (s->rxq_num > VMXNET3_DEVICE_MAX_RX_QUEUES) { |
| 1397 | hw_error("Bad RX queues number: %d\n", s->rxq_num); |
| 1398 | } |
| 1399 | } |
| 1400 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1401 | static void vmxnet3_activate_device(VMXNET3State *s) |
| 1402 | { |
| 1403 | int i; |
| 1404 | static const uint32_t VMXNET3_DEF_TX_THRESHOLD = 1; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1405 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1406 | hwaddr qdescr_table_pa; |
| 1407 | uint64_t pa; |
| 1408 | uint32_t size; |
| 1409 | |
| 1410 | /* Verify configuration consistency */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1411 | if (!vmxnet3_verify_driver_magic(d, s->drv_shmem)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1412 | VMW_ERPRN("Device configuration received from driver is invalid"); |
| 1413 | return; |
| 1414 | } |
| 1415 | |
P J P | aa4a3dc | 2015-12-15 12:27:54 +0530 | [diff] [blame] | 1416 | /* Verify if device is active */ |
| 1417 | if (s->device_active) { |
| 1418 | VMW_CFPRN("Vmxnet3 device is active"); |
| 1419 | return; |
| 1420 | } |
| 1421 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1422 | vmxnet3_adjust_by_guest_type(s); |
| 1423 | vmxnet3_update_features(s); |
| 1424 | vmxnet3_update_pm_state(s); |
| 1425 | vmxnet3_setup_rx_filtering(s); |
| 1426 | /* Cache fields from shared memory */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1427 | s->mtu = VMXNET3_READ_DRV_SHARED32(d, s->drv_shmem, devRead.misc.mtu); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1428 | VMW_CFPRN("MTU is %u", s->mtu); |
| 1429 | |
| 1430 | s->max_rx_frags = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1431 | VMXNET3_READ_DRV_SHARED16(d, s->drv_shmem, devRead.misc.maxNumRxSG); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1432 | |
Anthony Liguori | 47b5264 | 2013-04-08 13:12:32 -0500 | [diff] [blame] | 1433 | if (s->max_rx_frags == 0) { |
| 1434 | s->max_rx_frags = 1; |
| 1435 | } |
| 1436 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1437 | VMW_CFPRN("Max RX fragments is %u", s->max_rx_frags); |
| 1438 | |
| 1439 | s->event_int_idx = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1440 | VMXNET3_READ_DRV_SHARED8(d, s->drv_shmem, devRead.intrConf.eventIntrIdx); |
Marcel Apfelbaum | 4c89e3e | 2013-10-07 10:36:37 +0300 | [diff] [blame] | 1441 | assert(vmxnet3_verify_intx(s, s->event_int_idx)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1442 | VMW_CFPRN("Events interrupt line is %u", s->event_int_idx); |
| 1443 | |
| 1444 | s->auto_int_masking = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1445 | VMXNET3_READ_DRV_SHARED8(d, s->drv_shmem, devRead.intrConf.autoMask); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1446 | VMW_CFPRN("Automatic interrupt masking is %d", (int)s->auto_int_masking); |
| 1447 | |
| 1448 | s->txq_num = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1449 | VMXNET3_READ_DRV_SHARED8(d, s->drv_shmem, devRead.misc.numTxQueues); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1450 | s->rxq_num = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1451 | VMXNET3_READ_DRV_SHARED8(d, s->drv_shmem, devRead.misc.numRxQueues); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1452 | |
| 1453 | VMW_CFPRN("Number of TX/RX queues %u/%u", s->txq_num, s->rxq_num); |
Dmitry Fleytman | 9878d17 | 2014-04-04 12:45:20 +0300 | [diff] [blame] | 1454 | vmxnet3_validate_queues(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1455 | |
| 1456 | qdescr_table_pa = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1457 | VMXNET3_READ_DRV_SHARED64(d, s->drv_shmem, devRead.misc.queueDescPA); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1458 | VMW_CFPRN("TX queues descriptors table is at 0x%" PRIx64, qdescr_table_pa); |
| 1459 | |
| 1460 | /* |
| 1461 | * Worst-case scenario is a packet that holds all TX rings space so |
| 1462 | * we calculate total size of all TX rings for max TX fragments number |
| 1463 | */ |
| 1464 | s->max_tx_frags = 0; |
| 1465 | |
| 1466 | /* TX queues */ |
| 1467 | for (i = 0; i < s->txq_num; i++) { |
| 1468 | hwaddr qdescr_pa = |
| 1469 | qdescr_table_pa + i * sizeof(struct Vmxnet3_TxQueueDesc); |
| 1470 | |
| 1471 | /* Read interrupt number for this TX queue */ |
| 1472 | s->txq_descr[i].intr_idx = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1473 | VMXNET3_READ_TX_QUEUE_DESCR8(d, qdescr_pa, conf.intrIdx); |
Marcel Apfelbaum | 4c89e3e | 2013-10-07 10:36:37 +0300 | [diff] [blame] | 1474 | assert(vmxnet3_verify_intx(s, s->txq_descr[i].intr_idx)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1475 | |
| 1476 | VMW_CFPRN("TX Queue %d interrupt: %d", i, s->txq_descr[i].intr_idx); |
| 1477 | |
| 1478 | /* Read rings memory locations for TX queues */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1479 | pa = VMXNET3_READ_TX_QUEUE_DESCR64(d, qdescr_pa, conf.txRingBasePA); |
| 1480 | size = VMXNET3_READ_TX_QUEUE_DESCR32(d, qdescr_pa, conf.txRingSize); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1481 | |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1482 | vmxnet3_ring_init(d, &s->txq_descr[i].tx_ring, pa, size, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1483 | sizeof(struct Vmxnet3_TxDesc), false); |
| 1484 | VMXNET3_RING_DUMP(VMW_CFPRN, "TX", i, &s->txq_descr[i].tx_ring); |
| 1485 | |
| 1486 | s->max_tx_frags += size; |
| 1487 | |
| 1488 | /* TXC ring */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1489 | pa = VMXNET3_READ_TX_QUEUE_DESCR64(d, qdescr_pa, conf.compRingBasePA); |
| 1490 | size = VMXNET3_READ_TX_QUEUE_DESCR32(d, qdescr_pa, conf.compRingSize); |
| 1491 | vmxnet3_ring_init(d, &s->txq_descr[i].comp_ring, pa, size, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1492 | sizeof(struct Vmxnet3_TxCompDesc), true); |
| 1493 | VMXNET3_RING_DUMP(VMW_CFPRN, "TXC", i, &s->txq_descr[i].comp_ring); |
| 1494 | |
| 1495 | s->txq_descr[i].tx_stats_pa = |
| 1496 | qdescr_pa + offsetof(struct Vmxnet3_TxQueueDesc, stats); |
| 1497 | |
| 1498 | memset(&s->txq_descr[i].txq_stats, 0, |
| 1499 | sizeof(s->txq_descr[i].txq_stats)); |
| 1500 | |
| 1501 | /* Fill device-managed parameters for queues */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1502 | VMXNET3_WRITE_TX_QUEUE_DESCR32(d, qdescr_pa, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1503 | ctrl.txThreshold, |
| 1504 | VMXNET3_DEF_TX_THRESHOLD); |
| 1505 | } |
| 1506 | |
| 1507 | /* Preallocate TX packet wrapper */ |
| 1508 | VMW_CFPRN("Max TX fragments is %u", s->max_tx_frags); |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 1509 | net_tx_pkt_init(&s->tx_pkt, PCI_DEVICE(s), |
| 1510 | s->max_tx_frags, s->peer_has_vhdr); |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 1511 | net_rx_pkt_init(&s->rx_pkt, s->peer_has_vhdr); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1512 | |
| 1513 | /* Read rings memory locations for RX queues */ |
| 1514 | for (i = 0; i < s->rxq_num; i++) { |
| 1515 | int j; |
| 1516 | hwaddr qd_pa = |
| 1517 | qdescr_table_pa + s->txq_num * sizeof(struct Vmxnet3_TxQueueDesc) + |
| 1518 | i * sizeof(struct Vmxnet3_RxQueueDesc); |
| 1519 | |
| 1520 | /* Read interrupt number for this RX queue */ |
| 1521 | s->rxq_descr[i].intr_idx = |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1522 | VMXNET3_READ_TX_QUEUE_DESCR8(d, qd_pa, conf.intrIdx); |
Marcel Apfelbaum | 4c89e3e | 2013-10-07 10:36:37 +0300 | [diff] [blame] | 1523 | assert(vmxnet3_verify_intx(s, s->rxq_descr[i].intr_idx)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1524 | |
| 1525 | VMW_CFPRN("RX Queue %d interrupt: %d", i, s->rxq_descr[i].intr_idx); |
| 1526 | |
| 1527 | /* Read rings memory locations */ |
| 1528 | for (j = 0; j < VMXNET3_RX_RINGS_PER_QUEUE; j++) { |
| 1529 | /* RX rings */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1530 | pa = VMXNET3_READ_RX_QUEUE_DESCR64(d, qd_pa, conf.rxRingBasePA[j]); |
| 1531 | size = VMXNET3_READ_RX_QUEUE_DESCR32(d, qd_pa, conf.rxRingSize[j]); |
| 1532 | vmxnet3_ring_init(d, &s->rxq_descr[i].rx_ring[j], pa, size, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1533 | sizeof(struct Vmxnet3_RxDesc), false); |
| 1534 | VMW_CFPRN("RX queue %d:%d: Base: %" PRIx64 ", Size: %d", |
| 1535 | i, j, pa, size); |
| 1536 | } |
| 1537 | |
| 1538 | /* RXC ring */ |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1539 | pa = VMXNET3_READ_RX_QUEUE_DESCR64(d, qd_pa, conf.compRingBasePA); |
| 1540 | size = VMXNET3_READ_RX_QUEUE_DESCR32(d, qd_pa, conf.compRingSize); |
| 1541 | vmxnet3_ring_init(d, &s->rxq_descr[i].comp_ring, pa, size, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1542 | sizeof(struct Vmxnet3_RxCompDesc), true); |
| 1543 | VMW_CFPRN("RXC queue %d: Base: %" PRIx64 ", Size: %d", i, pa, size); |
| 1544 | |
| 1545 | s->rxq_descr[i].rx_stats_pa = |
| 1546 | qd_pa + offsetof(struct Vmxnet3_RxQueueDesc, stats); |
| 1547 | memset(&s->rxq_descr[i].rxq_stats, 0, |
| 1548 | sizeof(s->rxq_descr[i].rxq_stats)); |
| 1549 | } |
| 1550 | |
Dmitry Fleytman | 8c6c047 | 2014-04-04 12:45:19 +0300 | [diff] [blame] | 1551 | vmxnet3_validate_interrupts(s); |
| 1552 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1553 | /* Make sure everything is in place before device activation */ |
| 1554 | smp_wmb(); |
| 1555 | |
| 1556 | vmxnet3_reset_mac(s); |
| 1557 | |
| 1558 | s->device_active = true; |
| 1559 | } |
| 1560 | |
| 1561 | static void vmxnet3_handle_command(VMXNET3State *s, uint64_t cmd) |
| 1562 | { |
| 1563 | s->last_command = cmd; |
| 1564 | |
| 1565 | switch (cmd) { |
| 1566 | case VMXNET3_CMD_GET_PERM_MAC_HI: |
| 1567 | VMW_CBPRN("Set: Get upper part of permanent MAC"); |
| 1568 | break; |
| 1569 | |
| 1570 | case VMXNET3_CMD_GET_PERM_MAC_LO: |
| 1571 | VMW_CBPRN("Set: Get lower part of permanent MAC"); |
| 1572 | break; |
| 1573 | |
| 1574 | case VMXNET3_CMD_GET_STATS: |
| 1575 | VMW_CBPRN("Set: Get device statistics"); |
| 1576 | vmxnet3_fill_stats(s); |
| 1577 | break; |
| 1578 | |
| 1579 | case VMXNET3_CMD_ACTIVATE_DEV: |
| 1580 | VMW_CBPRN("Set: Activating vmxnet3 device"); |
| 1581 | vmxnet3_activate_device(s); |
| 1582 | break; |
| 1583 | |
| 1584 | case VMXNET3_CMD_UPDATE_RX_MODE: |
| 1585 | VMW_CBPRN("Set: Update rx mode"); |
| 1586 | vmxnet3_update_rx_mode(s); |
| 1587 | break; |
| 1588 | |
| 1589 | case VMXNET3_CMD_UPDATE_VLAN_FILTERS: |
| 1590 | VMW_CBPRN("Set: Update VLAN filters"); |
| 1591 | vmxnet3_update_vlan_filters(s); |
| 1592 | break; |
| 1593 | |
| 1594 | case VMXNET3_CMD_UPDATE_MAC_FILTERS: |
| 1595 | VMW_CBPRN("Set: Update MAC filters"); |
| 1596 | vmxnet3_update_mcast_filters(s); |
| 1597 | break; |
| 1598 | |
| 1599 | case VMXNET3_CMD_UPDATE_FEATURE: |
| 1600 | VMW_CBPRN("Set: Update features"); |
| 1601 | vmxnet3_update_features(s); |
| 1602 | break; |
| 1603 | |
| 1604 | case VMXNET3_CMD_UPDATE_PMCFG: |
| 1605 | VMW_CBPRN("Set: Update power management config"); |
| 1606 | vmxnet3_update_pm_state(s); |
| 1607 | break; |
| 1608 | |
| 1609 | case VMXNET3_CMD_GET_LINK: |
| 1610 | VMW_CBPRN("Set: Get link"); |
| 1611 | break; |
| 1612 | |
| 1613 | case VMXNET3_CMD_RESET_DEV: |
| 1614 | VMW_CBPRN("Set: Reset device"); |
| 1615 | vmxnet3_reset(s); |
| 1616 | break; |
| 1617 | |
| 1618 | case VMXNET3_CMD_QUIESCE_DEV: |
P J P | aa4a3dc | 2015-12-15 12:27:54 +0530 | [diff] [blame] | 1619 | VMW_CBPRN("Set: VMXNET3_CMD_QUIESCE_DEV - deactivate the device"); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1620 | vmxnet3_deactivate_device(s); |
| 1621 | break; |
| 1622 | |
| 1623 | case VMXNET3_CMD_GET_CONF_INTR: |
| 1624 | VMW_CBPRN("Set: VMXNET3_CMD_GET_CONF_INTR - interrupt configuration"); |
| 1625 | break; |
| 1626 | |
Shmulik Ladkani | d62241e | 2015-09-18 08:55:04 +0300 | [diff] [blame] | 1627 | case VMXNET3_CMD_GET_ADAPTIVE_RING_INFO: |
| 1628 | VMW_CBPRN("Set: VMXNET3_CMD_GET_ADAPTIVE_RING_INFO - " |
| 1629 | "adaptive ring info flags"); |
| 1630 | break; |
| 1631 | |
Miao Yan | c469669 | 2015-12-22 22:06:08 -0800 | [diff] [blame] | 1632 | case VMXNET3_CMD_GET_DID_LO: |
| 1633 | VMW_CBPRN("Set: Get lower part of device ID"); |
| 1634 | break; |
| 1635 | |
| 1636 | case VMXNET3_CMD_GET_DID_HI: |
| 1637 | VMW_CBPRN("Set: Get upper part of device ID"); |
| 1638 | break; |
| 1639 | |
Miao Yan | 5ae3e91 | 2015-12-22 22:06:09 -0800 | [diff] [blame] | 1640 | case VMXNET3_CMD_GET_DEV_EXTRA_INFO: |
| 1641 | VMW_CBPRN("Set: Get device extra info"); |
| 1642 | break; |
| 1643 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1644 | default: |
| 1645 | VMW_CBPRN("Received unknown command: %" PRIx64, cmd); |
| 1646 | break; |
| 1647 | } |
| 1648 | } |
| 1649 | |
| 1650 | static uint64_t vmxnet3_get_command_status(VMXNET3State *s) |
| 1651 | { |
| 1652 | uint64_t ret; |
| 1653 | |
| 1654 | switch (s->last_command) { |
| 1655 | case VMXNET3_CMD_ACTIVATE_DEV: |
Miao Yan | fde5817 | 2015-12-22 22:06:07 -0800 | [diff] [blame] | 1656 | ret = (s->device_active) ? 0 : 1; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1657 | VMW_CFPRN("Device active: %" PRIx64, ret); |
| 1658 | break; |
| 1659 | |
Anthony Liguori | 47b5264 | 2013-04-08 13:12:32 -0500 | [diff] [blame] | 1660 | case VMXNET3_CMD_RESET_DEV: |
| 1661 | case VMXNET3_CMD_QUIESCE_DEV: |
| 1662 | case VMXNET3_CMD_GET_QUEUE_STATUS: |
Miao Yan | 5ae3e91 | 2015-12-22 22:06:09 -0800 | [diff] [blame] | 1663 | case VMXNET3_CMD_GET_DEV_EXTRA_INFO: |
Anthony Liguori | 47b5264 | 2013-04-08 13:12:32 -0500 | [diff] [blame] | 1664 | ret = 0; |
| 1665 | break; |
| 1666 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1667 | case VMXNET3_CMD_GET_LINK: |
| 1668 | ret = s->link_status_and_speed; |
| 1669 | VMW_CFPRN("Link and speed: %" PRIx64, ret); |
| 1670 | break; |
| 1671 | |
| 1672 | case VMXNET3_CMD_GET_PERM_MAC_LO: |
| 1673 | ret = vmxnet3_get_mac_low(&s->perm_mac); |
| 1674 | break; |
| 1675 | |
| 1676 | case VMXNET3_CMD_GET_PERM_MAC_HI: |
| 1677 | ret = vmxnet3_get_mac_high(&s->perm_mac); |
| 1678 | break; |
| 1679 | |
| 1680 | case VMXNET3_CMD_GET_CONF_INTR: |
| 1681 | ret = vmxnet3_get_interrupt_config(s); |
| 1682 | break; |
| 1683 | |
Shmulik Ladkani | d62241e | 2015-09-18 08:55:04 +0300 | [diff] [blame] | 1684 | case VMXNET3_CMD_GET_ADAPTIVE_RING_INFO: |
| 1685 | ret = VMXNET3_DISABLE_ADAPTIVE_RING; |
| 1686 | break; |
| 1687 | |
Miao Yan | c469669 | 2015-12-22 22:06:08 -0800 | [diff] [blame] | 1688 | case VMXNET3_CMD_GET_DID_LO: |
| 1689 | ret = PCI_DEVICE_ID_VMWARE_VMXNET3; |
| 1690 | break; |
| 1691 | |
| 1692 | case VMXNET3_CMD_GET_DID_HI: |
| 1693 | ret = VMXNET3_DEVICE_REVISION; |
| 1694 | break; |
| 1695 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1696 | default: |
| 1697 | VMW_WRPRN("Received request for unknown command: %x", s->last_command); |
Miao Yan | 8856be1 | 2015-12-22 22:06:10 -0800 | [diff] [blame] | 1698 | ret = 0; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1699 | break; |
| 1700 | } |
| 1701 | |
| 1702 | return ret; |
| 1703 | } |
| 1704 | |
| 1705 | static void vmxnet3_set_events(VMXNET3State *s, uint32_t val) |
| 1706 | { |
| 1707 | uint32_t events; |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1708 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1709 | |
| 1710 | VMW_CBPRN("Setting events: 0x%x", val); |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1711 | events = VMXNET3_READ_DRV_SHARED32(d, s->drv_shmem, ecr) | val; |
| 1712 | VMXNET3_WRITE_DRV_SHARED32(d, s->drv_shmem, ecr, events); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1713 | } |
| 1714 | |
| 1715 | static void vmxnet3_ack_events(VMXNET3State *s, uint32_t val) |
| 1716 | { |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1717 | PCIDevice *d = PCI_DEVICE(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1718 | uint32_t events; |
| 1719 | |
| 1720 | VMW_CBPRN("Clearing events: 0x%x", val); |
KarimAllah Ahmed | c508277 | 2016-06-20 15:50:40 +0200 | [diff] [blame] | 1721 | events = VMXNET3_READ_DRV_SHARED32(d, s->drv_shmem, ecr) & ~val; |
| 1722 | VMXNET3_WRITE_DRV_SHARED32(d, s->drv_shmem, ecr, events); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1723 | } |
| 1724 | |
| 1725 | static void |
| 1726 | vmxnet3_io_bar1_write(void *opaque, |
| 1727 | hwaddr addr, |
| 1728 | uint64_t val, |
| 1729 | unsigned size) |
| 1730 | { |
| 1731 | VMXNET3State *s = opaque; |
| 1732 | |
| 1733 | switch (addr) { |
| 1734 | /* Vmxnet3 Revision Report Selection */ |
| 1735 | case VMXNET3_REG_VRRS: |
| 1736 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_VRRS] = %" PRIx64 ", size %d", |
| 1737 | val, size); |
| 1738 | break; |
| 1739 | |
| 1740 | /* UPT Version Report Selection */ |
| 1741 | case VMXNET3_REG_UVRS: |
| 1742 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_UVRS] = %" PRIx64 ", size %d", |
| 1743 | val, size); |
| 1744 | break; |
| 1745 | |
| 1746 | /* Driver Shared Address Low */ |
| 1747 | case VMXNET3_REG_DSAL: |
| 1748 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_DSAL] = %" PRIx64 ", size %d", |
| 1749 | val, size); |
| 1750 | /* |
| 1751 | * Guest driver will first write the low part of the shared |
| 1752 | * memory address. We save it to temp variable and set the |
| 1753 | * shared address only after we get the high part |
| 1754 | */ |
Gonglei | f7472ca | 2014-08-11 21:00:58 +0800 | [diff] [blame] | 1755 | if (val == 0) { |
P J P | aa4a3dc | 2015-12-15 12:27:54 +0530 | [diff] [blame] | 1756 | vmxnet3_deactivate_device(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1757 | } |
| 1758 | s->temp_shared_guest_driver_memory = val; |
| 1759 | s->drv_shmem = 0; |
| 1760 | break; |
| 1761 | |
| 1762 | /* Driver Shared Address High */ |
| 1763 | case VMXNET3_REG_DSAH: |
| 1764 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_DSAH] = %" PRIx64 ", size %d", |
| 1765 | val, size); |
| 1766 | /* |
| 1767 | * Set the shared memory between guest driver and device. |
| 1768 | * We already should have low address part. |
| 1769 | */ |
| 1770 | s->drv_shmem = s->temp_shared_guest_driver_memory | (val << 32); |
| 1771 | break; |
| 1772 | |
| 1773 | /* Command */ |
| 1774 | case VMXNET3_REG_CMD: |
| 1775 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_CMD] = %" PRIx64 ", size %d", |
| 1776 | val, size); |
| 1777 | vmxnet3_handle_command(s, val); |
| 1778 | break; |
| 1779 | |
| 1780 | /* MAC Address Low */ |
| 1781 | case VMXNET3_REG_MACL: |
| 1782 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_MACL] = %" PRIx64 ", size %d", |
| 1783 | val, size); |
| 1784 | s->temp_mac = val; |
| 1785 | break; |
| 1786 | |
| 1787 | /* MAC Address High */ |
| 1788 | case VMXNET3_REG_MACH: |
| 1789 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_MACH] = %" PRIx64 ", size %d", |
| 1790 | val, size); |
| 1791 | vmxnet3_set_variable_mac(s, val, s->temp_mac); |
| 1792 | break; |
| 1793 | |
| 1794 | /* Interrupt Cause Register */ |
| 1795 | case VMXNET3_REG_ICR: |
| 1796 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_ICR] = %" PRIx64 ", size %d", |
| 1797 | val, size); |
Stefan Weil | dfc6f86 | 2013-07-25 18:21:28 +0200 | [diff] [blame] | 1798 | g_assert_not_reached(); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1799 | break; |
| 1800 | |
| 1801 | /* Event Cause Register */ |
| 1802 | case VMXNET3_REG_ECR: |
| 1803 | VMW_CBPRN("Write BAR1 [VMXNET3_REG_ECR] = %" PRIx64 ", size %d", |
| 1804 | val, size); |
| 1805 | vmxnet3_ack_events(s, val); |
| 1806 | break; |
| 1807 | |
| 1808 | default: |
| 1809 | VMW_CBPRN("Unknown Write to BAR1 [%" PRIx64 "] = %" PRIx64 ", size %d", |
| 1810 | addr, val, size); |
| 1811 | break; |
| 1812 | } |
| 1813 | } |
| 1814 | |
| 1815 | static uint64_t |
| 1816 | vmxnet3_io_bar1_read(void *opaque, hwaddr addr, unsigned size) |
| 1817 | { |
| 1818 | VMXNET3State *s = opaque; |
| 1819 | uint64_t ret = 0; |
| 1820 | |
| 1821 | switch (addr) { |
| 1822 | /* Vmxnet3 Revision Report Selection */ |
| 1823 | case VMXNET3_REG_VRRS: |
| 1824 | VMW_CBPRN("Read BAR1 [VMXNET3_REG_VRRS], size %d", size); |
| 1825 | ret = VMXNET3_DEVICE_REVISION; |
| 1826 | break; |
| 1827 | |
| 1828 | /* UPT Version Report Selection */ |
| 1829 | case VMXNET3_REG_UVRS: |
| 1830 | VMW_CBPRN("Read BAR1 [VMXNET3_REG_UVRS], size %d", size); |
Miao Yan | c12d82e | 2015-12-22 22:06:11 -0800 | [diff] [blame] | 1831 | ret = VMXNET3_UPT_REVISION; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1832 | break; |
| 1833 | |
| 1834 | /* Command */ |
| 1835 | case VMXNET3_REG_CMD: |
| 1836 | VMW_CBPRN("Read BAR1 [VMXNET3_REG_CMD], size %d", size); |
| 1837 | ret = vmxnet3_get_command_status(s); |
| 1838 | break; |
| 1839 | |
| 1840 | /* MAC Address Low */ |
| 1841 | case VMXNET3_REG_MACL: |
| 1842 | VMW_CBPRN("Read BAR1 [VMXNET3_REG_MACL], size %d", size); |
| 1843 | ret = vmxnet3_get_mac_low(&s->conf.macaddr); |
| 1844 | break; |
| 1845 | |
| 1846 | /* MAC Address High */ |
| 1847 | case VMXNET3_REG_MACH: |
| 1848 | VMW_CBPRN("Read BAR1 [VMXNET3_REG_MACH], size %d", size); |
| 1849 | ret = vmxnet3_get_mac_high(&s->conf.macaddr); |
| 1850 | break; |
| 1851 | |
| 1852 | /* |
| 1853 | * Interrupt Cause Register |
| 1854 | * Used for legacy interrupts only so interrupt index always 0 |
| 1855 | */ |
| 1856 | case VMXNET3_REG_ICR: |
| 1857 | VMW_CBPRN("Read BAR1 [VMXNET3_REG_ICR], size %d", size); |
| 1858 | if (vmxnet3_interrupt_asserted(s, 0)) { |
| 1859 | vmxnet3_clear_interrupt(s, 0); |
| 1860 | ret = true; |
| 1861 | } else { |
| 1862 | ret = false; |
| 1863 | } |
| 1864 | break; |
| 1865 | |
| 1866 | default: |
| 1867 | VMW_CBPRN("Unknow read BAR1[%" PRIx64 "], %d bytes", addr, size); |
| 1868 | break; |
| 1869 | } |
| 1870 | |
| 1871 | return ret; |
| 1872 | } |
| 1873 | |
| 1874 | static int |
| 1875 | vmxnet3_can_receive(NetClientState *nc) |
| 1876 | { |
| 1877 | VMXNET3State *s = qemu_get_nic_opaque(nc); |
| 1878 | return s->device_active && |
| 1879 | VMXNET_FLAG_IS_SET(s->link_status_and_speed, VMXNET3_LINK_STATUS_UP); |
| 1880 | } |
| 1881 | |
| 1882 | static inline bool |
| 1883 | vmxnet3_is_registered_vlan(VMXNET3State *s, const void *data) |
| 1884 | { |
| 1885 | uint16_t vlan_tag = eth_get_pkt_tci(data) & VLAN_VID_MASK; |
| 1886 | if (IS_SPECIAL_VLAN_ID(vlan_tag)) { |
| 1887 | return true; |
| 1888 | } |
| 1889 | |
| 1890 | return VMXNET3_VFTABLE_ENTRY_IS_SET(s->vlan_table, vlan_tag); |
| 1891 | } |
| 1892 | |
| 1893 | static bool |
| 1894 | vmxnet3_is_allowed_mcast_group(VMXNET3State *s, const uint8_t *group_mac) |
| 1895 | { |
| 1896 | int i; |
| 1897 | for (i = 0; i < s->mcast_list_len; i++) { |
| 1898 | if (!memcmp(group_mac, s->mcast_list[i].a, sizeof(s->mcast_list[i]))) { |
| 1899 | return true; |
| 1900 | } |
| 1901 | } |
| 1902 | return false; |
| 1903 | } |
| 1904 | |
| 1905 | static bool |
| 1906 | vmxnet3_rx_filter_may_indicate(VMXNET3State *s, const void *data, |
| 1907 | size_t size) |
| 1908 | { |
| 1909 | struct eth_header *ehdr = PKT_GET_ETH_HDR(data); |
| 1910 | |
| 1911 | if (VMXNET_FLAG_IS_SET(s->rx_mode, VMXNET3_RXM_PROMISC)) { |
| 1912 | return true; |
| 1913 | } |
| 1914 | |
| 1915 | if (!vmxnet3_is_registered_vlan(s, data)) { |
| 1916 | return false; |
| 1917 | } |
| 1918 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 1919 | switch (net_rx_pkt_get_packet_type(s->rx_pkt)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1920 | case ETH_PKT_UCAST: |
| 1921 | if (!VMXNET_FLAG_IS_SET(s->rx_mode, VMXNET3_RXM_UCAST)) { |
| 1922 | return false; |
| 1923 | } |
| 1924 | if (memcmp(s->conf.macaddr.a, ehdr->h_dest, ETH_ALEN)) { |
| 1925 | return false; |
| 1926 | } |
| 1927 | break; |
| 1928 | |
| 1929 | case ETH_PKT_BCAST: |
| 1930 | if (!VMXNET_FLAG_IS_SET(s->rx_mode, VMXNET3_RXM_BCAST)) { |
| 1931 | return false; |
| 1932 | } |
| 1933 | break; |
| 1934 | |
| 1935 | case ETH_PKT_MCAST: |
| 1936 | if (VMXNET_FLAG_IS_SET(s->rx_mode, VMXNET3_RXM_ALL_MULTI)) { |
| 1937 | return true; |
| 1938 | } |
| 1939 | if (!VMXNET_FLAG_IS_SET(s->rx_mode, VMXNET3_RXM_MCAST)) { |
| 1940 | return false; |
| 1941 | } |
| 1942 | if (!vmxnet3_is_allowed_mcast_group(s, ehdr->h_dest)) { |
| 1943 | return false; |
| 1944 | } |
| 1945 | break; |
| 1946 | |
| 1947 | default: |
Stefan Weil | dfc6f86 | 2013-07-25 18:21:28 +0200 | [diff] [blame] | 1948 | g_assert_not_reached(); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1949 | } |
| 1950 | |
| 1951 | return true; |
| 1952 | } |
| 1953 | |
| 1954 | static ssize_t |
| 1955 | vmxnet3_receive(NetClientState *nc, const uint8_t *buf, size_t size) |
| 1956 | { |
| 1957 | VMXNET3State *s = qemu_get_nic_opaque(nc); |
| 1958 | size_t bytes_indicated; |
Ben Draper | 40a87c6 | 2014-08-20 13:27:14 +0100 | [diff] [blame] | 1959 | uint8_t min_buf[MIN_BUF_SIZE]; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1960 | |
| 1961 | if (!vmxnet3_can_receive(nc)) { |
| 1962 | VMW_PKPRN("Cannot receive now"); |
| 1963 | return -1; |
| 1964 | } |
| 1965 | |
Brian Kress | b83b5f2 | 2015-06-23 11:49:25 -0400 | [diff] [blame] | 1966 | if (s->peer_has_vhdr) { |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 1967 | net_rx_pkt_set_vhdr(s->rx_pkt, (struct virtio_net_hdr *)buf); |
Brian Kress | b83b5f2 | 2015-06-23 11:49:25 -0400 | [diff] [blame] | 1968 | buf += sizeof(struct virtio_net_hdr); |
| 1969 | size -= sizeof(struct virtio_net_hdr); |
| 1970 | } |
| 1971 | |
Ben Draper | 40a87c6 | 2014-08-20 13:27:14 +0100 | [diff] [blame] | 1972 | /* Pad to minimum Ethernet frame length */ |
| 1973 | if (size < sizeof(min_buf)) { |
| 1974 | memcpy(min_buf, buf, size); |
| 1975 | memset(&min_buf[size], 0, sizeof(min_buf) - size); |
| 1976 | buf = min_buf; |
| 1977 | size = sizeof(min_buf); |
| 1978 | } |
| 1979 | |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 1980 | net_rx_pkt_set_packet_type(s->rx_pkt, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1981 | get_eth_packet_type(PKT_GET_ETH_HDR(buf))); |
| 1982 | |
| 1983 | if (vmxnet3_rx_filter_may_indicate(s, buf, size)) { |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 1984 | net_rx_pkt_set_protocols(s->rx_pkt, buf, size); |
Dana Rubin | 80da311 | 2015-07-14 11:55:16 +0300 | [diff] [blame] | 1985 | vmxnet3_rx_need_csum_calculate(s->rx_pkt, buf, size); |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 1986 | net_rx_pkt_attach_data(s->rx_pkt, buf, size, s->rx_vlan_stripping); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1987 | bytes_indicated = vmxnet3_indicate_packet(s) ? size : -1; |
| 1988 | if (bytes_indicated < size) { |
Miao Yan | 2e4ca7d | 2015-12-07 21:28:31 -0800 | [diff] [blame] | 1989 | VMW_PKPRN("RX: %zu of %zu bytes indicated", bytes_indicated, size); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 1990 | } |
| 1991 | } else { |
| 1992 | VMW_PKPRN("Packet dropped by RX filter"); |
| 1993 | bytes_indicated = size; |
| 1994 | } |
| 1995 | |
| 1996 | assert(size > 0); |
| 1997 | assert(bytes_indicated != 0); |
| 1998 | return bytes_indicated; |
| 1999 | } |
| 2000 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2001 | static void vmxnet3_set_link_status(NetClientState *nc) |
| 2002 | { |
| 2003 | VMXNET3State *s = qemu_get_nic_opaque(nc); |
| 2004 | |
| 2005 | if (nc->link_down) { |
| 2006 | s->link_status_and_speed &= ~VMXNET3_LINK_STATUS_UP; |
| 2007 | } else { |
| 2008 | s->link_status_and_speed |= VMXNET3_LINK_STATUS_UP; |
| 2009 | } |
| 2010 | |
| 2011 | vmxnet3_set_events(s, VMXNET3_ECR_LINK); |
| 2012 | vmxnet3_trigger_interrupt(s, s->event_int_idx); |
| 2013 | } |
| 2014 | |
| 2015 | static NetClientInfo net_vmxnet3_info = { |
Eric Blake | f394b2e | 2016-07-13 21:50:23 -0600 | [diff] [blame] | 2016 | .type = NET_CLIENT_DRIVER_NIC, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2017 | .size = sizeof(NICState), |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2018 | .receive = vmxnet3_receive, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2019 | .link_status_changed = vmxnet3_set_link_status, |
| 2020 | }; |
| 2021 | |
| 2022 | static bool vmxnet3_peer_has_vnet_hdr(VMXNET3State *s) |
| 2023 | { |
Vincenzo Maffione | cf528b8 | 2014-02-06 17:02:18 +0100 | [diff] [blame] | 2024 | NetClientState *nc = qemu_get_queue(s->nic); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2025 | |
Stefan Hajnoczi | d6085e3 | 2014-02-20 12:14:07 +0100 | [diff] [blame] | 2026 | if (qemu_has_vnet_hdr(nc->peer)) { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2027 | return true; |
| 2028 | } |
| 2029 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2030 | return false; |
| 2031 | } |
| 2032 | |
| 2033 | static void vmxnet3_net_uninit(VMXNET3State *s) |
| 2034 | { |
| 2035 | g_free(s->mcast_list); |
P J P | aa4a3dc | 2015-12-15 12:27:54 +0530 | [diff] [blame] | 2036 | vmxnet3_deactivate_device(s); |
Stefan Hajnoczi | 3ffee3c | 2013-06-04 14:47:26 +0200 | [diff] [blame] | 2037 | qemu_del_nic(s->nic); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2038 | } |
| 2039 | |
| 2040 | static void vmxnet3_net_init(VMXNET3State *s) |
| 2041 | { |
| 2042 | DeviceState *d = DEVICE(s); |
| 2043 | |
| 2044 | VMW_CBPRN("vmxnet3_net_init called..."); |
| 2045 | |
| 2046 | qemu_macaddr_default_if_unset(&s->conf.macaddr); |
| 2047 | |
| 2048 | /* Windows guest will query the address that was set on init */ |
| 2049 | memcpy(&s->perm_mac.a, &s->conf.macaddr.a, sizeof(s->perm_mac.a)); |
| 2050 | |
| 2051 | s->mcast_list = NULL; |
| 2052 | s->mcast_list_len = 0; |
| 2053 | |
| 2054 | s->link_status_and_speed = VMXNET3_LINK_SPEED | VMXNET3_LINK_STATUS_UP; |
| 2055 | |
Dmitry Fleytman | ab64787 | 2016-06-01 11:23:38 +0300 | [diff] [blame] | 2056 | VMW_CFPRN("Permanent MAC: " MAC_FMT, MAC_ARG(s->perm_mac.a)); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2057 | |
| 2058 | s->nic = qemu_new_nic(&net_vmxnet3_info, &s->conf, |
| 2059 | object_get_typename(OBJECT(s)), |
| 2060 | d->id, s); |
| 2061 | |
| 2062 | s->peer_has_vhdr = vmxnet3_peer_has_vnet_hdr(s); |
| 2063 | s->tx_sop = true; |
| 2064 | s->skip_current_tx_pkt = false; |
| 2065 | s->tx_pkt = NULL; |
| 2066 | s->rx_pkt = NULL; |
| 2067 | s->rx_vlan_stripping = false; |
| 2068 | s->lro_supported = false; |
| 2069 | |
| 2070 | if (s->peer_has_vhdr) { |
Stefan Hajnoczi | d6085e3 | 2014-02-20 12:14:07 +0100 | [diff] [blame] | 2071 | qemu_set_vnet_hdr_len(qemu_get_queue(s->nic)->peer, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2072 | sizeof(struct virtio_net_hdr)); |
| 2073 | |
Stefan Hajnoczi | d6085e3 | 2014-02-20 12:14:07 +0100 | [diff] [blame] | 2074 | qemu_using_vnet_hdr(qemu_get_queue(s->nic)->peer, 1); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2075 | } |
| 2076 | |
| 2077 | qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); |
| 2078 | } |
| 2079 | |
| 2080 | static void |
| 2081 | vmxnet3_unuse_msix_vectors(VMXNET3State *s, int num_vectors) |
| 2082 | { |
| 2083 | PCIDevice *d = PCI_DEVICE(s); |
| 2084 | int i; |
| 2085 | for (i = 0; i < num_vectors; i++) { |
| 2086 | msix_vector_unuse(d, i); |
| 2087 | } |
| 2088 | } |
| 2089 | |
| 2090 | static bool |
| 2091 | vmxnet3_use_msix_vectors(VMXNET3State *s, int num_vectors) |
| 2092 | { |
| 2093 | PCIDevice *d = PCI_DEVICE(s); |
| 2094 | int i; |
| 2095 | for (i = 0; i < num_vectors; i++) { |
| 2096 | int res = msix_vector_use(d, i); |
| 2097 | if (0 > res) { |
| 2098 | VMW_WRPRN("Failed to use MSI-X vector %d, error %d", i, res); |
| 2099 | vmxnet3_unuse_msix_vectors(s, i); |
| 2100 | return false; |
| 2101 | } |
| 2102 | } |
| 2103 | return true; |
| 2104 | } |
| 2105 | |
| 2106 | static bool |
| 2107 | vmxnet3_init_msix(VMXNET3State *s) |
| 2108 | { |
| 2109 | PCIDevice *d = PCI_DEVICE(s); |
| 2110 | int res = msix_init(d, VMXNET3_MAX_INTRS, |
| 2111 | &s->msix_bar, |
| 2112 | VMXNET3_MSIX_BAR_IDX, VMXNET3_OFF_MSIX_TABLE, |
| 2113 | &s->msix_bar, |
Shmulik Ladkani | 9c087a0 | 2015-12-24 09:17:36 +0200 | [diff] [blame] | 2114 | VMXNET3_MSIX_BAR_IDX, VMXNET3_OFF_MSIX_PBA(s), |
Cao jin | ee640c6 | 2017-01-17 14:18:48 +0800 | [diff] [blame] | 2115 | VMXNET3_MSIX_OFFSET(s), NULL); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2116 | |
| 2117 | if (0 > res) { |
| 2118 | VMW_WRPRN("Failed to initialize MSI-X, error %d", res); |
| 2119 | s->msix_used = false; |
| 2120 | } else { |
| 2121 | if (!vmxnet3_use_msix_vectors(s, VMXNET3_MAX_INTRS)) { |
| 2122 | VMW_WRPRN("Failed to use MSI-X vectors, error %d", res); |
| 2123 | msix_uninit(d, &s->msix_bar, &s->msix_bar); |
| 2124 | s->msix_used = false; |
| 2125 | } else { |
| 2126 | s->msix_used = true; |
| 2127 | } |
| 2128 | } |
| 2129 | return s->msix_used; |
| 2130 | } |
| 2131 | |
| 2132 | static void |
| 2133 | vmxnet3_cleanup_msix(VMXNET3State *s) |
| 2134 | { |
| 2135 | PCIDevice *d = PCI_DEVICE(s); |
| 2136 | |
| 2137 | if (s->msix_used) { |
Jiri Pirko | b446728 | 2014-05-19 15:47:16 +0200 | [diff] [blame] | 2138 | vmxnet3_unuse_msix_vectors(s, VMXNET3_MAX_INTRS); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2139 | msix_uninit(d, &s->msix_bar, &s->msix_bar); |
| 2140 | } |
| 2141 | } |
| 2142 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2143 | static void |
| 2144 | vmxnet3_cleanup_msi(VMXNET3State *s) |
| 2145 | { |
| 2146 | PCIDevice *d = PCI_DEVICE(s); |
| 2147 | |
Cao jin | 1070048 | 2016-06-20 14:13:42 +0800 | [diff] [blame] | 2148 | msi_uninit(d); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2149 | } |
| 2150 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2151 | static const MemoryRegionOps b0_ops = { |
| 2152 | .read = vmxnet3_io_bar0_read, |
| 2153 | .write = vmxnet3_io_bar0_write, |
| 2154 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 2155 | .impl = { |
| 2156 | .min_access_size = 4, |
| 2157 | .max_access_size = 4, |
| 2158 | }, |
| 2159 | }; |
| 2160 | |
| 2161 | static const MemoryRegionOps b1_ops = { |
| 2162 | .read = vmxnet3_io_bar1_read, |
| 2163 | .write = vmxnet3_io_bar1_write, |
| 2164 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 2165 | .impl = { |
| 2166 | .min_access_size = 4, |
| 2167 | .max_access_size = 4, |
| 2168 | }, |
| 2169 | }; |
| 2170 | |
Dmitry Fleytman | a4b387e | 2016-06-01 11:23:35 +0300 | [diff] [blame] | 2171 | static uint64_t vmxnet3_device_serial_num(VMXNET3State *s) |
Shmulik Ladkani | 3509866 | 2015-12-24 09:17:41 +0200 | [diff] [blame] | 2172 | { |
Dmitry Fleytman | a4b387e | 2016-06-01 11:23:35 +0300 | [diff] [blame] | 2173 | uint64_t dsn_payload; |
Shmulik Ladkani | 3509866 | 2015-12-24 09:17:41 +0200 | [diff] [blame] | 2174 | uint8_t *dsnp = (uint8_t *)&dsn_payload; |
| 2175 | |
| 2176 | dsnp[0] = 0xfe; |
| 2177 | dsnp[1] = s->conf.macaddr.a[3]; |
| 2178 | dsnp[2] = s->conf.macaddr.a[4]; |
| 2179 | dsnp[3] = s->conf.macaddr.a[5]; |
| 2180 | dsnp[4] = s->conf.macaddr.a[0]; |
| 2181 | dsnp[5] = s->conf.macaddr.a[1]; |
| 2182 | dsnp[6] = s->conf.macaddr.a[2]; |
| 2183 | dsnp[7] = 0xff; |
Dmitry Fleytman | a4b387e | 2016-06-01 11:23:35 +0300 | [diff] [blame] | 2184 | return dsn_payload; |
Shmulik Ladkani | 3509866 | 2015-12-24 09:17:41 +0200 | [diff] [blame] | 2185 | } |
| 2186 | |
Cao jin | 1108b2f | 2016-06-20 14:13:39 +0800 | [diff] [blame] | 2187 | |
| 2188 | #define VMXNET3_USE_64BIT (true) |
| 2189 | #define VMXNET3_PER_VECTOR_MASK (false) |
| 2190 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 2191 | static void vmxnet3_pci_realize(PCIDevice *pci_dev, Error **errp) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2192 | { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2193 | VMXNET3State *s = VMXNET3(pci_dev); |
Cao jin | 1108b2f | 2016-06-20 14:13:39 +0800 | [diff] [blame] | 2194 | int ret; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2195 | |
| 2196 | VMW_CBPRN("Starting init..."); |
| 2197 | |
Paolo Bonzini | eedfac6 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 2198 | memory_region_init_io(&s->bar0, OBJECT(s), &b0_ops, s, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2199 | "vmxnet3-b0", VMXNET3_PT_REG_SIZE); |
| 2200 | pci_register_bar(pci_dev, VMXNET3_BAR0_IDX, |
| 2201 | PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); |
| 2202 | |
Paolo Bonzini | eedfac6 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 2203 | memory_region_init_io(&s->bar1, OBJECT(s), &b1_ops, s, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2204 | "vmxnet3-b1", VMXNET3_VD_REG_SIZE); |
| 2205 | pci_register_bar(pci_dev, VMXNET3_BAR1_IDX, |
| 2206 | PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar1); |
| 2207 | |
Paolo Bonzini | eedfac6 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 2208 | memory_region_init(&s->msix_bar, OBJECT(s), "vmxnet3-msix-bar", |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2209 | VMXNET3_MSIX_BAR_SIZE); |
| 2210 | pci_register_bar(pci_dev, VMXNET3_MSIX_BAR_IDX, |
| 2211 | PCI_BASE_ADDRESS_SPACE_MEMORY, &s->msix_bar); |
| 2212 | |
| 2213 | vmxnet3_reset_interrupt_states(s); |
| 2214 | |
| 2215 | /* Interrupt pin A */ |
| 2216 | pci_dev->config[PCI_INTERRUPT_PIN] = 0x01; |
| 2217 | |
Cao jin | 1108b2f | 2016-06-20 14:13:39 +0800 | [diff] [blame] | 2218 | ret = msi_init(pci_dev, VMXNET3_MSI_OFFSET(s), VMXNET3_MAX_NMSIX_INTRS, |
| 2219 | VMXNET3_USE_64BIT, VMXNET3_PER_VECTOR_MASK, NULL); |
| 2220 | /* Any error other than -ENOTSUP(board's MSI support is broken) |
| 2221 | * is a programming error. Fall back to INTx silently on -ENOTSUP */ |
| 2222 | assert(!ret || ret == -ENOTSUP); |
Cao jin | 1108b2f | 2016-06-20 14:13:39 +0800 | [diff] [blame] | 2223 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2224 | if (!vmxnet3_init_msix(s)) { |
| 2225 | VMW_WRPRN("Failed to initialize MSI-X, configuration is inconsistent."); |
| 2226 | } |
| 2227 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2228 | vmxnet3_net_init(s); |
| 2229 | |
Shmulik Ladkani | 3509866 | 2015-12-24 09:17:41 +0200 | [diff] [blame] | 2230 | if (pci_is_express(pci_dev)) { |
David Gibson | fd56e06 | 2017-11-29 19:46:27 +1100 | [diff] [blame] | 2231 | if (pci_bus_is_express(pci_get_bus(pci_dev))) { |
Shmulik Ladkani | 3509866 | 2015-12-24 09:17:41 +0200 | [diff] [blame] | 2232 | pcie_endpoint_cap_init(pci_dev, VMXNET3_EXP_EP_OFFSET); |
| 2233 | } |
| 2234 | |
Dmitry Fleytman | a4b387e | 2016-06-01 11:23:35 +0300 | [diff] [blame] | 2235 | pcie_dev_ser_num_init(pci_dev, VMXNET3_DSN_OFFSET, |
| 2236 | vmxnet3_device_serial_num(s)); |
Shmulik Ladkani | f713d4d | 2015-12-24 09:17:39 +0200 | [diff] [blame] | 2237 | } |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2238 | } |
| 2239 | |
Gonglei | e25524e | 2014-10-07 16:00:19 +0800 | [diff] [blame] | 2240 | static void vmxnet3_instance_init(Object *obj) |
| 2241 | { |
| 2242 | VMXNET3State *s = VMXNET3(obj); |
| 2243 | device_add_bootindex_property(obj, &s->conf.bootindex, |
| 2244 | "bootindex", "/ethernet-phy@0", |
Markus Armbruster | 40c2281 | 2020-05-05 17:29:23 +0200 | [diff] [blame] | 2245 | DEVICE(obj)); |
Gonglei | e25524e | 2014-10-07 16:00:19 +0800 | [diff] [blame] | 2246 | } |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2247 | |
| 2248 | static void vmxnet3_pci_uninit(PCIDevice *pci_dev) |
| 2249 | { |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2250 | VMXNET3State *s = VMXNET3(pci_dev); |
| 2251 | |
| 2252 | VMW_CBPRN("Starting uninit..."); |
| 2253 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2254 | vmxnet3_net_uninit(s); |
| 2255 | |
| 2256 | vmxnet3_cleanup_msix(s); |
| 2257 | |
| 2258 | vmxnet3_cleanup_msi(s); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2259 | } |
| 2260 | |
| 2261 | static void vmxnet3_qdev_reset(DeviceState *dev) |
| 2262 | { |
| 2263 | PCIDevice *d = PCI_DEVICE(dev); |
| 2264 | VMXNET3State *s = VMXNET3(d); |
| 2265 | |
| 2266 | VMW_CBPRN("Starting QDEV reset..."); |
| 2267 | vmxnet3_reset(s); |
| 2268 | } |
| 2269 | |
| 2270 | static bool vmxnet3_mc_list_needed(void *opaque) |
| 2271 | { |
| 2272 | return true; |
| 2273 | } |
| 2274 | |
| 2275 | static int vmxnet3_mcast_list_pre_load(void *opaque) |
| 2276 | { |
| 2277 | VMXNET3State *s = opaque; |
| 2278 | |
| 2279 | s->mcast_list = g_malloc(s->mcast_list_buff_size); |
| 2280 | |
| 2281 | return 0; |
| 2282 | } |
| 2283 | |
| 2284 | |
Dr. David Alan Gilbert | 44b1ff3 | 2017-09-25 12:29:12 +0100 | [diff] [blame] | 2285 | static int vmxnet3_pre_save(void *opaque) |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2286 | { |
| 2287 | VMXNET3State *s = opaque; |
| 2288 | |
| 2289 | s->mcast_list_buff_size = s->mcast_list_len * sizeof(MACAddr); |
Dr. David Alan Gilbert | 44b1ff3 | 2017-09-25 12:29:12 +0100 | [diff] [blame] | 2290 | |
| 2291 | return 0; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2292 | } |
| 2293 | |
| 2294 | static const VMStateDescription vmxstate_vmxnet3_mcast_list = { |
| 2295 | .name = "vmxnet3/mcast_list", |
| 2296 | .version_id = 1, |
| 2297 | .minimum_version_id = 1, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2298 | .pre_load = vmxnet3_mcast_list_pre_load, |
Juan Quintela | 5cd8cad | 2014-09-23 14:09:54 +0200 | [diff] [blame] | 2299 | .needed = vmxnet3_mc_list_needed, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2300 | .fields = (VMStateField[]) { |
Halil Pasic | 59046ec | 2017-02-03 18:52:17 +0100 | [diff] [blame] | 2301 | VMSTATE_VBUFFER_UINT32(mcast_list, VMXNET3State, 0, NULL, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2302 | mcast_list_buff_size), |
| 2303 | VMSTATE_END_OF_LIST() |
| 2304 | } |
| 2305 | }; |
| 2306 | |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2307 | static const VMStateDescription vmstate_vmxnet3_ring = { |
| 2308 | .name = "vmxnet3-ring", |
| 2309 | .version_id = 0, |
| 2310 | .fields = (VMStateField[]) { |
| 2311 | VMSTATE_UINT64(pa, Vmxnet3Ring), |
| 2312 | VMSTATE_UINT32(size, Vmxnet3Ring), |
| 2313 | VMSTATE_UINT32(cell_size, Vmxnet3Ring), |
| 2314 | VMSTATE_UINT32(next, Vmxnet3Ring), |
| 2315 | VMSTATE_UINT8(gen, Vmxnet3Ring), |
| 2316 | VMSTATE_END_OF_LIST() |
| 2317 | } |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2318 | }; |
| 2319 | |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2320 | static const VMStateDescription vmstate_vmxnet3_tx_stats = { |
| 2321 | .name = "vmxnet3-tx-stats", |
| 2322 | .version_id = 0, |
| 2323 | .fields = (VMStateField[]) { |
| 2324 | VMSTATE_UINT64(TSOPktsTxOK, struct UPT1_TxStats), |
| 2325 | VMSTATE_UINT64(TSOBytesTxOK, struct UPT1_TxStats), |
| 2326 | VMSTATE_UINT64(ucastPktsTxOK, struct UPT1_TxStats), |
| 2327 | VMSTATE_UINT64(ucastBytesTxOK, struct UPT1_TxStats), |
| 2328 | VMSTATE_UINT64(mcastPktsTxOK, struct UPT1_TxStats), |
| 2329 | VMSTATE_UINT64(mcastBytesTxOK, struct UPT1_TxStats), |
| 2330 | VMSTATE_UINT64(bcastPktsTxOK, struct UPT1_TxStats), |
| 2331 | VMSTATE_UINT64(bcastBytesTxOK, struct UPT1_TxStats), |
| 2332 | VMSTATE_UINT64(pktsTxError, struct UPT1_TxStats), |
| 2333 | VMSTATE_UINT64(pktsTxDiscard, struct UPT1_TxStats), |
| 2334 | VMSTATE_END_OF_LIST() |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2335 | } |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2336 | }; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2337 | |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2338 | static const VMStateDescription vmstate_vmxnet3_txq_descr = { |
| 2339 | .name = "vmxnet3-txq-descr", |
| 2340 | .version_id = 0, |
| 2341 | .fields = (VMStateField[]) { |
| 2342 | VMSTATE_STRUCT(tx_ring, Vmxnet3TxqDescr, 0, vmstate_vmxnet3_ring, |
| 2343 | Vmxnet3Ring), |
| 2344 | VMSTATE_STRUCT(comp_ring, Vmxnet3TxqDescr, 0, vmstate_vmxnet3_ring, |
| 2345 | Vmxnet3Ring), |
| 2346 | VMSTATE_UINT8(intr_idx, Vmxnet3TxqDescr), |
| 2347 | VMSTATE_UINT64(tx_stats_pa, Vmxnet3TxqDescr), |
| 2348 | VMSTATE_STRUCT(txq_stats, Vmxnet3TxqDescr, 0, vmstate_vmxnet3_tx_stats, |
| 2349 | struct UPT1_TxStats), |
| 2350 | VMSTATE_END_OF_LIST() |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2351 | } |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2352 | }; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2353 | |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2354 | static const VMStateDescription vmstate_vmxnet3_rx_stats = { |
| 2355 | .name = "vmxnet3-rx-stats", |
| 2356 | .version_id = 0, |
| 2357 | .fields = (VMStateField[]) { |
| 2358 | VMSTATE_UINT64(LROPktsRxOK, struct UPT1_RxStats), |
| 2359 | VMSTATE_UINT64(LROBytesRxOK, struct UPT1_RxStats), |
| 2360 | VMSTATE_UINT64(ucastPktsRxOK, struct UPT1_RxStats), |
| 2361 | VMSTATE_UINT64(ucastBytesRxOK, struct UPT1_RxStats), |
| 2362 | VMSTATE_UINT64(mcastPktsRxOK, struct UPT1_RxStats), |
| 2363 | VMSTATE_UINT64(mcastBytesRxOK, struct UPT1_RxStats), |
| 2364 | VMSTATE_UINT64(bcastPktsRxOK, struct UPT1_RxStats), |
| 2365 | VMSTATE_UINT64(bcastBytesRxOK, struct UPT1_RxStats), |
| 2366 | VMSTATE_UINT64(pktsRxOutOfBuf, struct UPT1_RxStats), |
| 2367 | VMSTATE_UINT64(pktsRxError, struct UPT1_RxStats), |
| 2368 | VMSTATE_END_OF_LIST() |
| 2369 | } |
| 2370 | }; |
Jianjun Duan | 2c21ee7 | 2017-01-19 11:00:50 -0800 | [diff] [blame] | 2371 | |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2372 | static const VMStateDescription vmstate_vmxnet3_rxq_descr = { |
| 2373 | .name = "vmxnet3-rxq-descr", |
| 2374 | .version_id = 0, |
| 2375 | .fields = (VMStateField[]) { |
| 2376 | VMSTATE_STRUCT_ARRAY(rx_ring, Vmxnet3RxqDescr, |
| 2377 | VMXNET3_RX_RINGS_PER_QUEUE, 0, |
| 2378 | vmstate_vmxnet3_ring, Vmxnet3Ring), |
| 2379 | VMSTATE_STRUCT(comp_ring, Vmxnet3RxqDescr, 0, vmstate_vmxnet3_ring, |
| 2380 | Vmxnet3Ring), |
| 2381 | VMSTATE_UINT8(intr_idx, Vmxnet3RxqDescr), |
| 2382 | VMSTATE_UINT64(rx_stats_pa, Vmxnet3RxqDescr), |
| 2383 | VMSTATE_STRUCT(rxq_stats, Vmxnet3RxqDescr, 0, vmstate_vmxnet3_rx_stats, |
| 2384 | struct UPT1_RxStats), |
| 2385 | VMSTATE_END_OF_LIST() |
| 2386 | } |
| 2387 | }; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2388 | |
| 2389 | static int vmxnet3_post_load(void *opaque, int version_id) |
| 2390 | { |
| 2391 | VMXNET3State *s = opaque; |
| 2392 | PCIDevice *d = PCI_DEVICE(s); |
| 2393 | |
Dmitry Fleytman | 1117101 | 2016-06-01 11:23:42 +0300 | [diff] [blame] | 2394 | net_tx_pkt_init(&s->tx_pkt, PCI_DEVICE(s), |
| 2395 | s->max_tx_frags, s->peer_has_vhdr); |
Dmitry Fleytman | 605d52e | 2016-06-01 11:23:39 +0300 | [diff] [blame] | 2396 | net_rx_pkt_init(&s->rx_pkt, s->peer_has_vhdr); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2397 | |
| 2398 | if (s->msix_used) { |
| 2399 | if (!vmxnet3_use_msix_vectors(s, VMXNET3_MAX_INTRS)) { |
| 2400 | VMW_WRPRN("Failed to re-use MSI-X vectors"); |
| 2401 | msix_uninit(d, &s->msix_bar, &s->msix_bar); |
| 2402 | s->msix_used = false; |
| 2403 | return -1; |
| 2404 | } |
| 2405 | } |
| 2406 | |
Dmitry Fleytman | f12d048 | 2014-04-04 12:45:22 +0300 | [diff] [blame] | 2407 | vmxnet3_validate_queues(s); |
Dmitry Fleytman | 3c99afc | 2014-04-04 12:45:21 +0300 | [diff] [blame] | 2408 | vmxnet3_validate_interrupts(s); |
| 2409 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2410 | return 0; |
| 2411 | } |
| 2412 | |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2413 | static const VMStateDescription vmstate_vmxnet3_int_state = { |
| 2414 | .name = "vmxnet3-int-state", |
| 2415 | .version_id = 0, |
| 2416 | .fields = (VMStateField[]) { |
| 2417 | VMSTATE_BOOL(is_masked, Vmxnet3IntState), |
| 2418 | VMSTATE_BOOL(is_pending, Vmxnet3IntState), |
| 2419 | VMSTATE_BOOL(is_asserted, Vmxnet3IntState), |
| 2420 | VMSTATE_END_OF_LIST() |
| 2421 | } |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2422 | }; |
| 2423 | |
| 2424 | static const VMStateDescription vmstate_vmxnet3 = { |
| 2425 | .name = "vmxnet3", |
| 2426 | .version_id = 1, |
| 2427 | .minimum_version_id = 1, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2428 | .pre_save = vmxnet3_pre_save, |
| 2429 | .post_load = vmxnet3_post_load, |
Juan Quintela | d49805a | 2014-04-16 15:32:32 +0200 | [diff] [blame] | 2430 | .fields = (VMStateField[]) { |
Marcel Apfelbaum | 78dd48d | 2019-07-05 04:07:11 +0300 | [diff] [blame] | 2431 | VMSTATE_PCI_DEVICE(parent_obj, VMXNET3State), |
| 2432 | VMSTATE_MSIX(parent_obj, VMXNET3State), |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2433 | VMSTATE_BOOL(rx_packets_compound, VMXNET3State), |
| 2434 | VMSTATE_BOOL(rx_vlan_stripping, VMXNET3State), |
| 2435 | VMSTATE_BOOL(lro_supported, VMXNET3State), |
| 2436 | VMSTATE_UINT32(rx_mode, VMXNET3State), |
| 2437 | VMSTATE_UINT32(mcast_list_len, VMXNET3State), |
| 2438 | VMSTATE_UINT32(mcast_list_buff_size, VMXNET3State), |
| 2439 | VMSTATE_UINT32_ARRAY(vlan_table, VMXNET3State, VMXNET3_VFT_SIZE), |
| 2440 | VMSTATE_UINT32(mtu, VMXNET3State), |
| 2441 | VMSTATE_UINT16(max_rx_frags, VMXNET3State), |
| 2442 | VMSTATE_UINT32(max_tx_frags, VMXNET3State), |
| 2443 | VMSTATE_UINT8(event_int_idx, VMXNET3State), |
| 2444 | VMSTATE_BOOL(auto_int_masking, VMXNET3State), |
| 2445 | VMSTATE_UINT8(txq_num, VMXNET3State), |
| 2446 | VMSTATE_UINT8(rxq_num, VMXNET3State), |
| 2447 | VMSTATE_UINT32(device_active, VMXNET3State), |
| 2448 | VMSTATE_UINT32(last_command, VMXNET3State), |
| 2449 | VMSTATE_UINT32(link_status_and_speed, VMXNET3State), |
| 2450 | VMSTATE_UINT32(temp_mac, VMXNET3State), |
| 2451 | VMSTATE_UINT64(drv_shmem, VMXNET3State), |
| 2452 | VMSTATE_UINT64(temp_shared_guest_driver_memory, VMXNET3State), |
| 2453 | |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2454 | VMSTATE_STRUCT_ARRAY(txq_descr, VMXNET3State, |
| 2455 | VMXNET3_DEVICE_MAX_TX_QUEUES, 0, vmstate_vmxnet3_txq_descr, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2456 | Vmxnet3TxqDescr), |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2457 | VMSTATE_STRUCT_ARRAY(rxq_descr, VMXNET3State, |
| 2458 | VMXNET3_DEVICE_MAX_RX_QUEUES, 0, vmstate_vmxnet3_rxq_descr, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2459 | Vmxnet3RxqDescr), |
Dr. David Alan Gilbert | a11f5cb | 2016-12-15 20:05:09 +0000 | [diff] [blame] | 2460 | VMSTATE_STRUCT_ARRAY(interrupt_states, VMXNET3State, |
| 2461 | VMXNET3_MAX_INTRS, 0, vmstate_vmxnet3_int_state, |
| 2462 | Vmxnet3IntState), |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2463 | |
| 2464 | VMSTATE_END_OF_LIST() |
| 2465 | }, |
Juan Quintela | 5cd8cad | 2014-09-23 14:09:54 +0200 | [diff] [blame] | 2466 | .subsections = (const VMStateDescription*[]) { |
| 2467 | &vmxstate_vmxnet3_mcast_list, |
| 2468 | NULL |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2469 | } |
| 2470 | }; |
| 2471 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2472 | static Property vmxnet3_properties[] = { |
| 2473 | DEFINE_NIC_PROPERTIES(VMXNET3State, conf), |
Shmulik Ladkani | b22e0ae | 2015-12-24 09:17:37 +0200 | [diff] [blame] | 2474 | DEFINE_PROP_BIT("x-old-msi-offsets", VMXNET3State, compat_flags, |
| 2475 | VMXNET3_COMPAT_FLAG_OLD_MSI_OFFSETS_BIT, false), |
Shmulik Ladkani | 7d6d347 | 2015-12-24 09:17:40 +0200 | [diff] [blame] | 2476 | DEFINE_PROP_BIT("x-disable-pcie", VMXNET3State, compat_flags, |
| 2477 | VMXNET3_COMPAT_FLAG_DISABLE_PCIE_BIT, false), |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2478 | DEFINE_PROP_END_OF_LIST(), |
| 2479 | }; |
| 2480 | |
Shmulik Ladkani | f713d4d | 2015-12-24 09:17:39 +0200 | [diff] [blame] | 2481 | static void vmxnet3_realize(DeviceState *qdev, Error **errp) |
| 2482 | { |
| 2483 | VMXNET3Class *vc = VMXNET3_DEVICE_GET_CLASS(qdev); |
| 2484 | PCIDevice *pci_dev = PCI_DEVICE(qdev); |
| 2485 | VMXNET3State *s = VMXNET3(qdev); |
| 2486 | |
| 2487 | if (!(s->compat_flags & VMXNET3_COMPAT_FLAG_DISABLE_PCIE)) { |
| 2488 | pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS; |
| 2489 | } |
| 2490 | |
| 2491 | vc->parent_dc_realize(qdev, errp); |
| 2492 | } |
| 2493 | |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2494 | static void vmxnet3_class_init(ObjectClass *class, void *data) |
| 2495 | { |
| 2496 | DeviceClass *dc = DEVICE_CLASS(class); |
| 2497 | PCIDeviceClass *c = PCI_DEVICE_CLASS(class); |
Shmulik Ladkani | f713d4d | 2015-12-24 09:17:39 +0200 | [diff] [blame] | 2498 | VMXNET3Class *vc = VMXNET3_DEVICE_CLASS(class); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2499 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 2500 | c->realize = vmxnet3_pci_realize; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2501 | c->exit = vmxnet3_pci_uninit; |
| 2502 | c->vendor_id = PCI_VENDOR_ID_VMWARE; |
| 2503 | c->device_id = PCI_DEVICE_ID_VMWARE_VMXNET3; |
| 2504 | c->revision = PCI_DEVICE_ID_VMWARE_VMXNET3_REVISION; |
Gerd Hoffmann | 43716de | 2016-06-24 14:11:31 +0200 | [diff] [blame] | 2505 | c->romfile = "efi-vmxnet3.rom"; |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2506 | c->class_id = PCI_CLASS_NETWORK_ETHERNET; |
| 2507 | c->subsystem_vendor_id = PCI_VENDOR_ID_VMWARE; |
| 2508 | c->subsystem_id = PCI_DEVICE_ID_VMWARE_VMXNET3; |
Philippe Mathieu-Daudé | bf85388 | 2018-01-13 23:04:12 -0300 | [diff] [blame] | 2509 | device_class_set_parent_realize(dc, vmxnet3_realize, |
| 2510 | &vc->parent_dc_realize); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2511 | dc->desc = "VMWare Paravirtualized Ethernet v3"; |
| 2512 | dc->reset = vmxnet3_qdev_reset; |
| 2513 | dc->vmsd = &vmstate_vmxnet3; |
Marc-André Lureau | 4f67d30 | 2020-01-10 19:30:32 +0400 | [diff] [blame] | 2514 | device_class_set_props(dc, vmxnet3_properties); |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 2515 | set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2516 | } |
| 2517 | |
| 2518 | static const TypeInfo vmxnet3_info = { |
| 2519 | .name = TYPE_VMXNET3, |
| 2520 | .parent = TYPE_PCI_DEVICE, |
Shmulik Ladkani | b79f17a | 2015-12-24 09:17:38 +0200 | [diff] [blame] | 2521 | .class_size = sizeof(VMXNET3Class), |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2522 | .instance_size = sizeof(VMXNET3State), |
| 2523 | .class_init = vmxnet3_class_init, |
Gonglei | e25524e | 2014-10-07 16:00:19 +0800 | [diff] [blame] | 2524 | .instance_init = vmxnet3_instance_init, |
Eduardo Habkost | a5fa336 | 2017-09-27 16:56:32 -0300 | [diff] [blame] | 2525 | .interfaces = (InterfaceInfo[]) { |
| 2526 | { INTERFACE_PCIE_DEVICE }, |
| 2527 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, |
| 2528 | { } |
| 2529 | }, |
Dmitry Fleytman | 786fd2b | 2013-03-09 11:21:06 +0200 | [diff] [blame] | 2530 | }; |
| 2531 | |
| 2532 | static void vmxnet3_register_types(void) |
| 2533 | { |
| 2534 | VMW_CBPRN("vmxnet3_register_types called..."); |
| 2535 | type_register_static(&vmxnet3_info); |
| 2536 | } |
| 2537 | |
| 2538 | type_init(vmxnet3_register_types) |