blob: 01d49e66956b18f8be21a4065c824ae6e34f5c1c [file] [log] [blame]
Mark Cave-Aylandd811d612018-06-12 17:44:02 +01001/*
2 * QEMU PowerMac PMU device support
3 *
4 * Copyright (c) 2016 Benjamin Herrenschmidt, IBM Corp.
5 * Copyright (c) 2018 Mark Cave-Ayland
6 *
7 * Based on the CUDA device by:
8 *
9 * Copyright (c) 2004-2007 Fabrice Bellard
10 * Copyright (c) 2007 Jocelyn Mayer
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a copy
13 * of this software and associated documentation files (the "Software"), to deal
14 * in the Software without restriction, including without limitation the rights
15 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16 * copies of the Software, and to permit persons to whom the Software is
17 * furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice shall be included in
20 * all copies or substantial portions of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * THE SOFTWARE.
29 */
30
31#include "qemu/osdep.h"
Markus Armbrustera8d25322019-05-23 16:35:08 +020032#include "qemu-common.h"
Mark Cave-Aylandd811d612018-06-12 17:44:02 +010033#include "hw/ppc/mac.h"
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020034#include "hw/qdev-properties.h"
Markus Armbrusterd6454272019-08-12 07:23:45 +020035#include "migration/vmstate.h"
Mark Cave-Aylandd811d612018-06-12 17:44:02 +010036#include "hw/input/adb.h"
Markus Armbruster64552b62019-08-12 07:23:42 +020037#include "hw/irq.h"
Mark Cave-Aylandd811d612018-06-12 17:44:02 +010038#include "hw/misc/mos6522.h"
39#include "hw/misc/macio/gpio.h"
40#include "hw/misc/macio/pmu.h"
Markus Armbrusterdb873cc2020-06-10 07:32:37 +020041#include "qapi/error.h"
Mark Cave-Aylandd811d612018-06-12 17:44:02 +010042#include "qemu/timer.h"
Markus Armbruster54d31232019-08-12 07:23:59 +020043#include "sysemu/runstate.h"
Markus Armbruster3d81f592020-06-09 14:23:24 +020044#include "qapi/error.h"
Mark Cave-Aylandd811d612018-06-12 17:44:02 +010045#include "qemu/cutils.h"
46#include "qemu/log.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020047#include "qemu/module.h"
Mark Cave-Aylandd811d612018-06-12 17:44:02 +010048#include "trace.h"
49
50
51/* Bits in B data register: all active low */
52#define TACK 0x08 /* Transfer request (input) */
53#define TREQ 0x10 /* Transfer acknowledge (output) */
54
55/* PMU returns time_t's offset from Jan 1, 1904, not 1970 */
56#define RTC_OFFSET 2082844800
57
58#define VIA_TIMER_FREQ (4700000 / 6)
59
60static void via_update_irq(PMUState *s)
61{
62 MOS6522PMUState *mps = MOS6522_PMU(&s->mos6522_pmu);
63 MOS6522State *ms = MOS6522(mps);
64
65 bool new_state = !!(ms->ifr & ms->ier & (SR_INT | T1_INT | T2_INT));
66
67 if (new_state != s->via_irq_state) {
68 s->via_irq_state = new_state;
69 qemu_set_irq(s->via_irq, new_state);
70 }
71}
72
73static void via_set_sr_int(void *opaque)
74{
75 PMUState *s = opaque;
76 MOS6522PMUState *mps = MOS6522_PMU(&s->mos6522_pmu);
77 MOS6522State *ms = MOS6522(mps);
78 MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(ms);
79
80 mdc->set_sr_int(ms);
81}
82
83static void pmu_update_extirq(PMUState *s)
84{
85 if ((s->intbits & s->intmask) != 0) {
86 macio_set_gpio(s->gpio, 1, false);
87 } else {
88 macio_set_gpio(s->gpio, 1, true);
89 }
90}
91
92static void pmu_adb_poll(void *opaque)
93{
94 PMUState *s = opaque;
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +010095 ADBBusState *adb_bus = &s->adb_bus;
Mark Cave-Aylandd811d612018-06-12 17:44:02 +010096 int olen;
97
98 if (!(s->intbits & PMU_INT_ADB)) {
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +010099 olen = adb_poll(adb_bus, s->adb_reply, adb_bus->autopoll_mask);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100100 trace_pmu_adb_poll(olen);
101
102 if (olen > 0) {
103 s->adb_reply_size = olen;
104 s->intbits |= PMU_INT_ADB | PMU_INT_ADB_AUTO;
105 pmu_update_extirq(s);
106 }
107 }
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100108}
109
110static void pmu_one_sec_timer(void *opaque)
111{
112 PMUState *s = opaque;
113
114 trace_pmu_one_sec_timer();
115
116 s->intbits |= PMU_INT_TICK;
117 pmu_update_extirq(s);
118 s->one_sec_target += 1000;
119
120 timer_mod(s->one_sec_timer, s->one_sec_target);
121}
122
123static void pmu_cmd_int_ack(PMUState *s,
124 const uint8_t *in_data, uint8_t in_len,
125 uint8_t *out_data, uint8_t *out_len)
126{
127 if (in_len != 0) {
128 qemu_log_mask(LOG_GUEST_ERROR,
129 "PMU: INT_ACK command, invalid len: %d want: 0\n",
130 in_len);
131 return;
132 }
133
134 /* Make appropriate reply packet */
135 if (s->intbits & PMU_INT_ADB) {
136 if (!s->adb_reply_size) {
137 qemu_log_mask(LOG_GUEST_ERROR,
138 "Odd, PMU_INT_ADB set with no reply in buffer\n");
139 }
140
141 memcpy(out_data + 1, s->adb_reply, s->adb_reply_size);
142 out_data[0] = s->intbits & (PMU_INT_ADB | PMU_INT_ADB_AUTO);
143 *out_len = s->adb_reply_size + 1;
144 s->intbits &= ~(PMU_INT_ADB | PMU_INT_ADB_AUTO);
145 s->adb_reply_size = 0;
146 } else {
147 out_data[0] = s->intbits;
148 s->intbits = 0;
149 *out_len = 1;
150 }
151
152 pmu_update_extirq(s);
153}
154
155static void pmu_cmd_set_int_mask(PMUState *s,
156 const uint8_t *in_data, uint8_t in_len,
157 uint8_t *out_data, uint8_t *out_len)
158{
159 if (in_len != 1) {
160 qemu_log_mask(LOG_GUEST_ERROR,
161 "PMU: SET_INT_MASK command, invalid len: %d want: 1\n",
162 in_len);
163 return;
164 }
165
166 trace_pmu_cmd_set_int_mask(s->intmask);
167 s->intmask = in_data[0];
168
169 pmu_update_extirq(s);
170}
171
172static void pmu_cmd_set_adb_autopoll(PMUState *s, uint16_t mask)
173{
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100174 ADBBusState *adb_bus = &s->adb_bus;
175
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100176 trace_pmu_cmd_set_adb_autopoll(mask);
177
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100178 if (mask) {
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100179 adb_set_autopoll_mask(adb_bus, mask);
180 adb_set_autopoll_enabled(adb_bus, true);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100181 } else {
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100182 adb_set_autopoll_enabled(adb_bus, false);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100183 }
184}
185
186static void pmu_cmd_adb(PMUState *s,
187 const uint8_t *in_data, uint8_t in_len,
188 uint8_t *out_data, uint8_t *out_len)
189{
190 int len, adblen;
191 uint8_t adb_cmd[255];
192
193 if (in_len < 2) {
194 qemu_log_mask(LOG_GUEST_ERROR,
195 "PMU: ADB PACKET, invalid len: %d want at least 2\n",
196 in_len);
197 return;
198 }
199
200 *out_len = 0;
201
202 if (!s->has_adb) {
203 trace_pmu_cmd_adb_nobus();
204 return;
205 }
206
207 /* Set autopoll is a special form of the command */
208 if (in_data[0] == 0 && in_data[1] == 0x86) {
209 uint16_t mask = in_data[2];
210 mask = (mask << 8) | in_data[3];
211 if (in_len != 4) {
212 qemu_log_mask(LOG_GUEST_ERROR,
213 "PMU: ADB Autopoll requires 4 bytes, got %d\n",
214 in_len);
215 return;
216 }
217
218 pmu_cmd_set_adb_autopoll(s, mask);
219 return;
220 }
221
222 trace_pmu_cmd_adb_request(in_len, in_data[0], in_data[1], in_data[2],
223 in_data[3], in_data[4]);
224
225 *out_len = 0;
226
227 /* Check ADB len */
228 adblen = in_data[2];
229 if (adblen > (in_len - 3)) {
230 qemu_log_mask(LOG_GUEST_ERROR,
231 "PMU: ADB len is %d > %d (in_len -3)...erroring\n",
232 adblen, in_len - 3);
233 len = -1;
234 } else if (adblen > 252) {
235 qemu_log_mask(LOG_GUEST_ERROR, "PMU: ADB command too big!\n");
236 len = -1;
237 } else {
238 /* Format command */
239 adb_cmd[0] = in_data[0];
240 memcpy(&adb_cmd[1], &in_data[3], in_len - 3);
241 len = adb_request(&s->adb_bus, s->adb_reply + 2, adb_cmd, in_len - 2);
242
243 trace_pmu_cmd_adb_reply(len);
244 }
245
246 if (len > 0) {
247 /* XXX Check this */
248 s->adb_reply_size = len + 2;
249 s->adb_reply[0] = 0x01;
250 s->adb_reply[1] = len;
251 } else {
252 /* XXX Check this */
253 s->adb_reply_size = 1;
254 s->adb_reply[0] = 0x00;
255 }
256
257 s->intbits |= PMU_INT_ADB;
258 pmu_update_extirq(s);
259}
260
261static void pmu_cmd_adb_poll_off(PMUState *s,
262 const uint8_t *in_data, uint8_t in_len,
263 uint8_t *out_data, uint8_t *out_len)
264{
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100265 ADBBusState *adb_bus = &s->adb_bus;
266
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100267 if (in_len != 0) {
268 qemu_log_mask(LOG_GUEST_ERROR,
269 "PMU: ADB POLL OFF command, invalid len: %d want: 0\n",
270 in_len);
271 return;
272 }
273
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100274 if (s->has_adb) {
275 adb_set_autopoll_enabled(adb_bus, false);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100276 }
277}
278
279static void pmu_cmd_shutdown(PMUState *s,
280 const uint8_t *in_data, uint8_t in_len,
281 uint8_t *out_data, uint8_t *out_len)
282{
283 if (in_len != 4) {
284 qemu_log_mask(LOG_GUEST_ERROR,
285 "PMU: SHUTDOWN command, invalid len: %d want: 4\n",
286 in_len);
287 return;
288 }
289
290 *out_len = 1;
291 out_data[0] = 0;
292
293 if (in_data[0] != 'M' || in_data[1] != 'A' || in_data[2] != 'T' ||
294 in_data[3] != 'T') {
295
296 qemu_log_mask(LOG_GUEST_ERROR,
297 "PMU: SHUTDOWN command, Bad MATT signature\n");
298 return;
299 }
300
301 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
302}
303
304static void pmu_cmd_reset(PMUState *s,
305 const uint8_t *in_data, uint8_t in_len,
306 uint8_t *out_data, uint8_t *out_len)
307{
308 if (in_len != 0) {
309 qemu_log_mask(LOG_GUEST_ERROR,
310 "PMU: RESET command, invalid len: %d want: 0\n",
311 in_len);
312 return;
313 }
314
315 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
316}
317
318static void pmu_cmd_get_rtc(PMUState *s,
319 const uint8_t *in_data, uint8_t in_len,
320 uint8_t *out_data, uint8_t *out_len)
321{
322 uint32_t ti;
323
324 if (in_len != 0) {
325 qemu_log_mask(LOG_GUEST_ERROR,
326 "PMU: GET_RTC command, invalid len: %d want: 0\n",
327 in_len);
328 return;
329 }
330
331 ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)
332 / NANOSECONDS_PER_SECOND);
333 out_data[0] = ti >> 24;
334 out_data[1] = ti >> 16;
335 out_data[2] = ti >> 8;
336 out_data[3] = ti;
337 *out_len = 4;
338}
339
340static void pmu_cmd_set_rtc(PMUState *s,
341 const uint8_t *in_data, uint8_t in_len,
342 uint8_t *out_data, uint8_t *out_len)
343{
344 uint32_t ti;
345
346 if (in_len != 4) {
347 qemu_log_mask(LOG_GUEST_ERROR,
348 "PMU: SET_RTC command, invalid len: %d want: 4\n",
349 in_len);
350 return;
351 }
352
353 ti = (((uint32_t)in_data[0]) << 24) + (((uint32_t)in_data[1]) << 16)
354 + (((uint32_t)in_data[2]) << 8) + in_data[3];
355
356 s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)
357 / NANOSECONDS_PER_SECOND);
358}
359
360static void pmu_cmd_system_ready(PMUState *s,
361 const uint8_t *in_data, uint8_t in_len,
362 uint8_t *out_data, uint8_t *out_len)
363{
364 /* Do nothing */
365}
366
367static void pmu_cmd_get_version(PMUState *s,
368 const uint8_t *in_data, uint8_t in_len,
369 uint8_t *out_data, uint8_t *out_len)
370{
371 *out_len = 1;
372 *out_data = 1; /* ??? Check what Apple does */
373}
374
375static void pmu_cmd_power_events(PMUState *s,
376 const uint8_t *in_data, uint8_t in_len,
377 uint8_t *out_data, uint8_t *out_len)
378{
379 if (in_len < 1) {
380 qemu_log_mask(LOG_GUEST_ERROR,
381 "PMU: POWER EVENTS command, invalid len %d, want at least 1\n",
382 in_len);
383 return;
384 }
385
386 switch (in_data[0]) {
387 /* Dummies for now */
388 case PMU_PWR_GET_POWERUP_EVENTS:
389 *out_len = 2;
390 out_data[0] = 0;
391 out_data[1] = 0;
392 break;
393 case PMU_PWR_SET_POWERUP_EVENTS:
394 case PMU_PWR_CLR_POWERUP_EVENTS:
395 break;
396 case PMU_PWR_GET_WAKEUP_EVENTS:
397 *out_len = 2;
398 out_data[0] = 0;
399 out_data[1] = 0;
400 break;
401 case PMU_PWR_SET_WAKEUP_EVENTS:
402 case PMU_PWR_CLR_WAKEUP_EVENTS:
403 break;
404 default:
405 qemu_log_mask(LOG_GUEST_ERROR,
406 "PMU: POWER EVENTS unknown subcommand 0x%02x\n",
407 in_data[0]);
408 }
409}
410
411static void pmu_cmd_get_cover(PMUState *s,
412 const uint8_t *in_data, uint8_t in_len,
413 uint8_t *out_data, uint8_t *out_len)
414{
415 /* Not 100% sure here, will have to check what a real Mac
416 * returns other than byte 0 bit 0 is LID closed on laptops
417 */
418 *out_len = 1;
419 *out_data = 0x00;
420}
421
422static void pmu_cmd_download_status(PMUState *s,
423 const uint8_t *in_data, uint8_t in_len,
424 uint8_t *out_data, uint8_t *out_len)
425{
426 /* This has to do with PMU firmware updates as far as I can tell.
427 *
428 * We return 0x62 which is what OpenPMU expects
429 */
430 *out_len = 1;
431 *out_data = 0x62;
432}
433
434static void pmu_cmd_read_pmu_ram(PMUState *s,
435 const uint8_t *in_data, uint8_t in_len,
436 uint8_t *out_data, uint8_t *out_len)
437{
438 if (in_len < 3) {
439 qemu_log_mask(LOG_GUEST_ERROR,
440 "PMU: READ_PMU_RAM command, invalid len %d, expected 3\n",
441 in_len);
442 return;
443 }
444
445 qemu_log_mask(LOG_GUEST_ERROR,
446 "PMU: Unsupported READ_PMU_RAM, args: %02x %02x %02x\n",
447 in_data[0], in_data[1], in_data[2]);
448
449 *out_len = 0;
450}
451
452/* description of commands */
453typedef struct PMUCmdHandler {
454 uint8_t command;
455 const char *name;
456 void (*handler)(PMUState *s,
457 const uint8_t *in_args, uint8_t in_len,
458 uint8_t *out_args, uint8_t *out_len);
459} PMUCmdHandler;
460
461static const PMUCmdHandler PMUCmdHandlers[] = {
462 { PMU_INT_ACK, "INT ACK", pmu_cmd_int_ack },
463 { PMU_SET_INTR_MASK, "SET INT MASK", pmu_cmd_set_int_mask },
464 { PMU_ADB_CMD, "ADB COMMAND", pmu_cmd_adb },
465 { PMU_ADB_POLL_OFF, "ADB POLL OFF", pmu_cmd_adb_poll_off },
466 { PMU_RESET, "REBOOT", pmu_cmd_reset },
467 { PMU_SHUTDOWN, "SHUTDOWN", pmu_cmd_shutdown },
468 { PMU_READ_RTC, "GET RTC", pmu_cmd_get_rtc },
469 { PMU_SET_RTC, "SET RTC", pmu_cmd_set_rtc },
470 { PMU_SYSTEM_READY, "SYSTEM READY", pmu_cmd_system_ready },
471 { PMU_GET_VERSION, "GET VERSION", pmu_cmd_get_version },
472 { PMU_POWER_EVENTS, "POWER EVENTS", pmu_cmd_power_events },
473 { PMU_GET_COVER, "GET_COVER", pmu_cmd_get_cover },
474 { PMU_DOWNLOAD_STATUS, "DOWNLOAD STATUS", pmu_cmd_download_status },
475 { PMU_READ_PMU_RAM, "READ PMGR RAM", pmu_cmd_read_pmu_ram },
476};
477
478static void pmu_dispatch_cmd(PMUState *s)
479{
480 unsigned int i;
481
482 /* No response by default */
483 s->cmd_rsp_sz = 0;
484
485 for (i = 0; i < ARRAY_SIZE(PMUCmdHandlers); i++) {
486 const PMUCmdHandler *desc = &PMUCmdHandlers[i];
487
488 if (desc->command != s->cmd) {
489 continue;
490 }
491
492 trace_pmu_dispatch_cmd(desc->name);
493 desc->handler(s, s->cmd_buf, s->cmd_buf_pos,
494 s->cmd_rsp, &s->cmd_rsp_sz);
495
496 if (s->rsplen != -1 && s->rsplen != s->cmd_rsp_sz) {
497 trace_pmu_debug_protocol_string("QEMU internal cmd resp mismatch!");
498 } else {
499 trace_pmu_debug_protocol_resp_size(s->cmd_rsp_sz);
500 }
501
502 return;
503 }
504
505 trace_pmu_dispatch_unknown_cmd(s->cmd);
506
507 /* Manufacture fake response with 0's */
508 if (s->rsplen == -1) {
509 s->cmd_rsp_sz = 0;
510 } else {
511 s->cmd_rsp_sz = s->rsplen;
512 memset(s->cmd_rsp, 0, s->rsplen);
513 }
514}
515
516static void pmu_update(PMUState *s)
517{
518 MOS6522PMUState *mps = &s->mos6522_pmu;
519 MOS6522State *ms = MOS6522(mps);
520
521 /* Only react to changes in reg B */
522 if (ms->b == s->last_b) {
523 return;
524 }
525 s->last_b = ms->b;
526
527 /* Check the TREQ / TACK state */
528 switch (ms->b & (TREQ | TACK)) {
529 case TREQ:
530 /* This is an ack release, handle it and bail out */
531 ms->b |= TACK;
532 s->last_b = ms->b;
533
534 trace_pmu_debug_protocol_string("handshake: TREQ high, setting TACK");
535 return;
536 case TACK:
537 /* This is a valid request, handle below */
538 break;
539 case TREQ | TACK:
540 /* This is an idle state */
541 return;
542 default:
543 /* Invalid state, log and ignore */
544 trace_pmu_debug_protocol_error(ms->b);
545 return;
546 }
547
548 /* If we wanted to handle commands asynchronously, this is where
549 * we would delay the clearing of TACK until we are ready to send
550 * the response
551 */
552
553 /* We have a request, handshake TACK so we don't stay in
554 * an invalid state. If we were concurrent with the OS we
555 * should only do this after we grabbed the SR but that isn't
556 * a problem here.
557 */
558
559 trace_pmu_debug_protocol_clear_treq(s->cmd_state);
560
561 ms->b &= ~TACK;
562 s->last_b = ms->b;
563
564 /* Act according to state */
565 switch (s->cmd_state) {
566 case pmu_state_idle:
567 if (!(ms->acr & SR_OUT)) {
568 trace_pmu_debug_protocol_string("protocol error! "
569 "state idle, ACR reading");
570 break;
571 }
572
573 s->cmd = ms->sr;
574 via_set_sr_int(s);
575 s->cmdlen = pmu_data_len[s->cmd][0];
576 s->rsplen = pmu_data_len[s->cmd][1];
577 s->cmd_buf_pos = 0;
578 s->cmd_rsp_pos = 0;
579 s->cmd_state = pmu_state_cmd;
580
581 trace_pmu_debug_protocol_cmd(s->cmd, s->cmdlen, s->rsplen);
582 break;
583
584 case pmu_state_cmd:
585 if (!(ms->acr & SR_OUT)) {
586 trace_pmu_debug_protocol_string("protocol error! "
587 "state cmd, ACR reading");
588 break;
589 }
590
591 if (s->cmdlen == -1) {
592 trace_pmu_debug_protocol_cmdlen(ms->sr);
593
594 s->cmdlen = ms->sr;
595 if (s->cmdlen > sizeof(s->cmd_buf)) {
596 trace_pmu_debug_protocol_cmd_toobig(s->cmdlen);
597 }
598 } else if (s->cmd_buf_pos < sizeof(s->cmd_buf)) {
599 s->cmd_buf[s->cmd_buf_pos++] = ms->sr;
600 }
601
602 via_set_sr_int(s);
603 break;
604
605 case pmu_state_rsp:
606 if (ms->acr & SR_OUT) {
607 trace_pmu_debug_protocol_string("protocol error! "
608 "state resp, ACR writing");
609 break;
610 }
611
612 if (s->rsplen == -1) {
613 trace_pmu_debug_protocol_cmd_send_resp_size(s->cmd_rsp_sz);
614
615 ms->sr = s->cmd_rsp_sz;
616 s->rsplen = s->cmd_rsp_sz;
617 } else if (s->cmd_rsp_pos < s->cmd_rsp_sz) {
618 trace_pmu_debug_protocol_cmd_send_resp(s->cmd_rsp_pos, s->rsplen);
619
620 ms->sr = s->cmd_rsp[s->cmd_rsp_pos++];
621 }
622
623 via_set_sr_int(s);
624 break;
625 }
626
627 /* Check for state completion */
628 if (s->cmd_state == pmu_state_cmd && s->cmdlen == s->cmd_buf_pos) {
629 trace_pmu_debug_protocol_string("Command reception complete, "
630 "dispatching...");
631
632 pmu_dispatch_cmd(s);
633 s->cmd_state = pmu_state_rsp;
634 }
635
636 if (s->cmd_state == pmu_state_rsp && s->rsplen == s->cmd_rsp_pos) {
637 trace_pmu_debug_protocol_cmd_resp_complete(ms->ier);
638
639 s->cmd_state = pmu_state_idle;
640 }
641}
642
643static uint64_t mos6522_pmu_read(void *opaque, hwaddr addr, unsigned size)
644{
645 PMUState *s = opaque;
646 MOS6522PMUState *mps = &s->mos6522_pmu;
647 MOS6522State *ms = MOS6522(mps);
648
649 addr = (addr >> 9) & 0xf;
650 return mos6522_read(ms, addr, size);
651}
652
653static void mos6522_pmu_write(void *opaque, hwaddr addr, uint64_t val,
654 unsigned size)
655{
656 PMUState *s = opaque;
657 MOS6522PMUState *mps = &s->mos6522_pmu;
658 MOS6522State *ms = MOS6522(mps);
659
660 addr = (addr >> 9) & 0xf;
661 mos6522_write(ms, addr, val, size);
662}
663
664static const MemoryRegionOps mos6522_pmu_ops = {
665 .read = mos6522_pmu_read,
666 .write = mos6522_pmu_write,
667 .endianness = DEVICE_BIG_ENDIAN,
668 .impl = {
669 .min_access_size = 1,
670 .max_access_size = 1,
671 },
672};
673
674static bool pmu_adb_state_needed(void *opaque)
675{
676 PMUState *s = opaque;
677
678 return s->has_adb;
679}
680
681static const VMStateDescription vmstate_pmu_adb = {
682 .name = "pmu/adb",
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100683 .version_id = 1,
684 .minimum_version_id = 1,
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100685 .needed = pmu_adb_state_needed,
686 .fields = (VMStateField[]) {
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100687 VMSTATE_UINT8(adb_reply_size, PMUState),
688 VMSTATE_BUFFER(adb_reply, PMUState),
Dr. David Alan Gilbert0c2adc12018-07-27 13:31:12 +0100689 VMSTATE_END_OF_LIST()
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100690 }
691};
692
693static const VMStateDescription vmstate_pmu = {
694 .name = "pmu",
Mark Cave-Aylanddcb091c2020-06-23 21:49:18 +0100695 .version_id = 1,
696 .minimum_version_id = 1,
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100697 .fields = (VMStateField[]) {
698 VMSTATE_STRUCT(mos6522_pmu.parent_obj, PMUState, 0, vmstate_mos6522,
699 MOS6522State),
700 VMSTATE_UINT8(last_b, PMUState),
701 VMSTATE_UINT8(cmd, PMUState),
702 VMSTATE_UINT32(cmdlen, PMUState),
703 VMSTATE_UINT32(rsplen, PMUState),
704 VMSTATE_UINT8(cmd_buf_pos, PMUState),
705 VMSTATE_BUFFER(cmd_buf, PMUState),
706 VMSTATE_UINT8(cmd_rsp_pos, PMUState),
707 VMSTATE_UINT8(cmd_rsp_sz, PMUState),
708 VMSTATE_BUFFER(cmd_rsp, PMUState),
709 VMSTATE_UINT8(intbits, PMUState),
710 VMSTATE_UINT8(intmask, PMUState),
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100711 VMSTATE_UINT32(tick_offset, PMUState),
712 VMSTATE_TIMER_PTR(one_sec_timer, PMUState),
713 VMSTATE_INT64(one_sec_target, PMUState),
714 VMSTATE_END_OF_LIST()
715 },
716 .subsections = (const VMStateDescription * []) {
717 &vmstate_pmu_adb,
718 }
719};
720
721static void pmu_reset(DeviceState *dev)
722{
723 PMUState *s = VIA_PMU(dev);
724
725 /* OpenBIOS needs to do this? MacOS 9 needs it */
726 s->intmask = PMU_INT_ADB | PMU_INT_TICK;
727 s->intbits = 0;
728
729 s->cmd_state = pmu_state_idle;
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100730}
731
732static void pmu_realize(DeviceState *dev, Error **errp)
733{
734 PMUState *s = VIA_PMU(dev);
Markus Armbruster3d81f592020-06-09 14:23:24 +0200735 Error *err = NULL;
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100736 SysBusDevice *sbd;
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100737 ADBBusState *adb_bus = &s->adb_bus;
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100738 struct tm tm;
739
Markus Armbrusterdb873cc2020-06-10 07:32:37 +0200740 sysbus_realize(SYS_BUS_DEVICE(&s->mos6522_pmu), &err);
Markus Armbruster3d81f592020-06-09 14:23:24 +0200741 if (err) {
742 error_propagate(errp, err);
743 return;
744 }
745
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100746 /* Pass IRQ from 6522 */
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100747 sbd = SYS_BUS_DEVICE(s);
Markus Armbruster3d81f592020-06-09 14:23:24 +0200748 sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->mos6522_pmu));
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100749
750 qemu_get_timedate(&tm, 0);
751 s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET;
752 s->one_sec_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, pmu_one_sec_timer, s);
753 s->one_sec_target = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000;
754 timer_mod(s->one_sec_timer, s->one_sec_target);
755
756 if (s->has_adb) {
757 qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS,
Philippe Mathieu-Daudé8e5c9522020-05-12 09:00:20 +0200758 dev, "adb.0");
Mark Cave-Aylanddf381d52020-06-23 21:49:23 +0100759 adb_register_autopoll_callback(adb_bus, pmu_adb_poll, s);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100760 }
761}
762
763static void pmu_init(Object *obj)
764{
765 SysBusDevice *d = SYS_BUS_DEVICE(obj);
766 PMUState *s = VIA_PMU(obj);
767
768 object_property_add_link(obj, "gpio", TYPE_MACIO_GPIO,
769 (Object **) &s->gpio,
770 qdev_prop_allow_set_link_before_realize,
Markus Armbrusterd2623122020-05-05 17:29:22 +0200771 0);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100772
Markus Armbrusterdb873cc2020-06-10 07:32:37 +0200773 object_initialize_child(obj, "mos6522-pmu", &s->mos6522_pmu,
774 TYPE_MOS6522_PMU);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100775
776 memory_region_init_io(&s->mem, obj, &mos6522_pmu_ops, s, "via-pmu",
777 0x2000);
778 sysbus_init_mmio(d, &s->mem);
779}
780
781static Property pmu_properties[] = {
782 DEFINE_PROP_BOOL("has-adb", PMUState, has_adb, true),
783 DEFINE_PROP_END_OF_LIST()
784};
785
786static void pmu_class_init(ObjectClass *oc, void *data)
787{
788 DeviceClass *dc = DEVICE_CLASS(oc);
789
790 dc->realize = pmu_realize;
791 dc->reset = pmu_reset;
792 dc->vmsd = &vmstate_pmu;
Marc-André Lureau4f67d302020-01-10 19:30:32 +0400793 device_class_set_props(dc, pmu_properties);
Mark Cave-Aylandd811d612018-06-12 17:44:02 +0100794 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
795}
796
797static const TypeInfo pmu_type_info = {
798 .name = TYPE_VIA_PMU,
799 .parent = TYPE_SYS_BUS_DEVICE,
800 .instance_size = sizeof(PMUState),
801 .instance_init = pmu_init,
802 .class_init = pmu_class_init,
803};
804
805static void mos6522_pmu_portB_write(MOS6522State *s)
806{
807 MOS6522PMUState *mps = container_of(s, MOS6522PMUState, parent_obj);
808 PMUState *ps = container_of(mps, PMUState, mos6522_pmu);
809
810 if ((s->pcr & 0xe0) == 0x20 || (s->pcr & 0xe0) == 0x60) {
811 s->ifr &= ~CB2_INT;
812 }
813 s->ifr &= ~CB1_INT;
814
815 via_update_irq(ps);
816 pmu_update(ps);
817}
818
819static void mos6522_pmu_portA_write(MOS6522State *s)
820{
821 MOS6522PMUState *mps = container_of(s, MOS6522PMUState, parent_obj);
822 PMUState *ps = container_of(mps, PMUState, mos6522_pmu);
823
824 if ((s->pcr & 0x0e) == 0x02 || (s->pcr & 0x0e) == 0x06) {
825 s->ifr &= ~CA2_INT;
826 }
827 s->ifr &= ~CA1_INT;
828
829 via_update_irq(ps);
830}
831
832static void mos6522_pmu_reset(DeviceState *dev)
833{
834 MOS6522State *ms = MOS6522(dev);
835 MOS6522PMUState *mps = container_of(ms, MOS6522PMUState, parent_obj);
836 PMUState *s = container_of(mps, PMUState, mos6522_pmu);
837 MOS6522DeviceClass *mdc = MOS6522_DEVICE_GET_CLASS(ms);
838
839 mdc->parent_reset(dev);
840
841 ms->timers[0].frequency = VIA_TIMER_FREQ;
842 ms->timers[1].frequency = (SCALE_US * 6000) / 4700;
843
844 s->last_b = ms->b = TACK | TREQ;
845}
846
847static void mos6522_pmu_class_init(ObjectClass *oc, void *data)
848{
849 DeviceClass *dc = DEVICE_CLASS(oc);
850 MOS6522DeviceClass *mdc = MOS6522_DEVICE_CLASS(oc);
851
852 dc->reset = mos6522_pmu_reset;
853 mdc->portB_write = mos6522_pmu_portB_write;
854 mdc->portA_write = mos6522_pmu_portA_write;
855}
856
857static const TypeInfo mos6522_pmu_type_info = {
858 .name = TYPE_MOS6522_PMU,
859 .parent = TYPE_MOS6522,
860 .instance_size = sizeof(MOS6522PMUState),
861 .class_init = mos6522_pmu_class_init,
862};
863
864static void pmu_register_types(void)
865{
866 type_register_static(&pmu_type_info);
867 type_register_static(&mos6522_pmu_type_info);
868}
869
870type_init(pmu_register_types)