blob: 0d894ef4aaef979c6b4f5a08bb53cca2c03b2cfe [file] [log] [blame]
aliguori05330442008-11-05 16:29:27 +00001/*
2 * QEMU KVM support
3 *
4 * Copyright (C) 2006-2008 Qumranet Technologies
5 * Copyright IBM, Corp. 2008
6 *
7 * Authors:
8 * Anthony Liguori <aliguori@us.ibm.com>
9 *
10 * This work is licensed under the terms of the GNU GPL, version 2 or later.
11 * See the COPYING file in the top-level directory.
12 *
13 */
14
15#include <sys/types.h>
16#include <sys/ioctl.h>
17#include <sys/mman.h>
Marcelo Tosatti25d2e362010-10-21 13:35:04 -020018#include <sys/utsname.h>
aliguori05330442008-11-05 16:29:27 +000019
20#include <linux/kvm.h>
Jan Kiszka5802e062011-06-08 16:10:58 +020021#include <linux/kvm_para.h>
aliguori05330442008-11-05 16:29:27 +000022
23#include "qemu-common.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/sysemu.h"
25#include "sysemu/kvm.h"
Peter Maydell1d31f662012-07-26 15:35:13 +010026#include "kvm_i386.h"
aliguori05330442008-11-05 16:29:27 +000027#include "cpu.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010028#include "exec/gdbstub.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010029#include "qemu/host-utils.h"
30#include "qemu/config-file.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010031#include "hw/i386/pc.h"
32#include "hw/i386/apic.h"
Paolo Bonzinie0723c42013-03-08 19:21:50 +010033#include "hw/i386/apic_internal.h"
34#include "hw/i386/apic-msidef.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010035#include "exec/ioport.h"
Igor Mammedov92067bf2013-06-05 15:18:40 +020036#include <asm/hyperv.h>
Michael S. Tsirkina2cb15b2012-12-12 14:24:50 +020037#include "hw/pci/pci.h"
aliguori05330442008-11-05 16:29:27 +000038
39//#define DEBUG_KVM
40
41#ifdef DEBUG_KVM
Blue Swirl8c0d5772010-04-18 14:22:14 +000042#define DPRINTF(fmt, ...) \
aliguori05330442008-11-05 16:29:27 +000043 do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
44#else
Blue Swirl8c0d5772010-04-18 14:22:14 +000045#define DPRINTF(fmt, ...) \
aliguori05330442008-11-05 16:29:27 +000046 do { } while (0)
47#endif
48
Glauber Costa1a036752009-10-22 10:26:56 -020049#define MSR_KVM_WALL_CLOCK 0x11
50#define MSR_KVM_SYSTEM_TIME 0x12
51
Marcelo Tosattic0532a72010-10-11 15:31:21 -030052#ifndef BUS_MCEERR_AR
53#define BUS_MCEERR_AR 4
54#endif
55#ifndef BUS_MCEERR_AO
56#define BUS_MCEERR_AO 5
57#endif
58
Jan Kiszka94a8d392011-01-21 21:48:17 +010059const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
60 KVM_CAP_INFO(SET_TSS_ADDR),
61 KVM_CAP_INFO(EXT_CPUID),
62 KVM_CAP_INFO(MP_STATE),
63 KVM_CAP_LAST_INFO
64};
Marcelo Tosatti25d2e362010-10-21 13:35:04 -020065
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +010066static bool has_msr_star;
67static bool has_msr_hsave_pa;
Will Auldf28558d2012-11-26 21:32:18 -080068static bool has_msr_tsc_adjust;
Liu, Jinsongaa82ba52011-10-05 16:52:32 -030069static bool has_msr_tsc_deadline;
Liu Jinsongdf676962013-08-19 09:33:30 +080070static bool has_msr_feature_control;
Jan Kiszkac5999bf2011-01-21 21:48:22 +010071static bool has_msr_async_pf_en;
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +030072static bool has_msr_pv_eoi_en;
Avi Kivity21e87c42011-10-04 16:26:35 +020073static bool has_msr_misc_enable;
Liu Jinsong79e9ebe2013-12-05 08:32:12 +080074static bool has_msr_bndcfgs;
Marcelo Tosatti917367a2013-02-19 23:27:20 -030075static bool has_msr_kvm_steal_time;
aliguori05330442008-11-05 16:29:27 +000076static int lm_capable_kernel;
Paolo Bonzini7bc3d712014-01-23 19:16:12 +010077static bool has_msr_hv_hypercall;
78static bool has_msr_hv_vapic;
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +110079static bool has_msr_hv_tsc;
Avi Kivityb827df52009-05-03 17:04:01 +030080
Paolo Bonzini0d894362013-07-25 17:05:22 +020081static bool has_msr_architectural_pmu;
82static uint32_t num_architectural_pmu_counters;
83
Peter Maydell1d31f662012-07-26 15:35:13 +010084bool kvm_allows_irq0_override(void)
85{
86 return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing();
87}
88
Avi Kivityb827df52009-05-03 17:04:01 +030089static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max)
90{
91 struct kvm_cpuid2 *cpuid;
92 int r, size;
93
94 size = sizeof(*cpuid) + max * sizeof(*cpuid->entries);
Anthony Liguori7267c092011-08-20 22:09:37 -050095 cpuid = (struct kvm_cpuid2 *)g_malloc0(size);
Avi Kivityb827df52009-05-03 17:04:01 +030096 cpuid->nent = max;
97 r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid);
Mark McLoughlin76ae3172009-05-19 18:55:21 +010098 if (r == 0 && cpuid->nent >= max) {
99 r = -E2BIG;
100 }
Avi Kivityb827df52009-05-03 17:04:01 +0300101 if (r < 0) {
102 if (r == -E2BIG) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500103 g_free(cpuid);
Avi Kivityb827df52009-05-03 17:04:01 +0300104 return NULL;
105 } else {
106 fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n",
107 strerror(-r));
108 exit(1);
109 }
110 }
111 return cpuid;
112}
113
Eduardo Habkostdd87f8a2012-10-04 17:48:58 -0300114/* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough
115 * for all entries.
116 */
117static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s)
118{
119 struct kvm_cpuid2 *cpuid;
120 int max = 1;
121 while ((cpuid = try_get_cpuid(s, max)) == NULL) {
122 max *= 2;
123 }
124 return cpuid;
125}
126
Stefan Weila443bc32014-03-16 15:03:41 +0100127static const struct kvm_para_features {
Glauber Costa0c31b742011-03-17 19:42:05 -0300128 int cap;
129 int feature;
130} para_features[] = {
131 { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE },
132 { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY },
133 { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP },
Glauber Costa0c31b742011-03-17 19:42:05 -0300134 { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF },
Glauber Costa0c31b742011-03-17 19:42:05 -0300135};
136
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200137static int get_para_features(KVMState *s)
Glauber Costa0c31b742011-03-17 19:42:05 -0300138{
139 int i, features = 0;
140
Stefan Weil8e03c102014-03-20 22:30:32 +0100141 for (i = 0; i < ARRAY_SIZE(para_features); i++) {
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200142 if (kvm_check_extension(s, para_features[i].cap)) {
Glauber Costa0c31b742011-03-17 19:42:05 -0300143 features |= (1 << para_features[i].feature);
144 }
145 }
146
147 return features;
148}
Glauber Costa0c31b742011-03-17 19:42:05 -0300149
150
Eduardo Habkost829ae2f2012-10-04 17:48:56 -0300151/* Returns the value for a specific register on the cpuid entry
152 */
153static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg)
154{
155 uint32_t ret = 0;
156 switch (reg) {
157 case R_EAX:
158 ret = entry->eax;
159 break;
160 case R_EBX:
161 ret = entry->ebx;
162 break;
163 case R_ECX:
164 ret = entry->ecx;
165 break;
166 case R_EDX:
167 ret = entry->edx;
168 break;
169 }
170 return ret;
171}
172
Eduardo Habkost4fb73f12012-10-04 17:48:57 -0300173/* Find matching entry for function/index on kvm_cpuid2 struct
174 */
175static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid,
176 uint32_t function,
177 uint32_t index)
178{
179 int i;
180 for (i = 0; i < cpuid->nent; ++i) {
181 if (cpuid->entries[i].function == function &&
182 cpuid->entries[i].index == index) {
183 return &cpuid->entries[i];
184 }
185 }
186 /* not found: */
187 return NULL;
188}
189
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200190uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function,
Sheng Yangc958a8b2010-06-17 15:18:13 +0800191 uint32_t index, int reg)
Avi Kivityb827df52009-05-03 17:04:01 +0300192{
193 struct kvm_cpuid2 *cpuid;
Avi Kivityb827df52009-05-03 17:04:01 +0300194 uint32_t ret = 0;
195 uint32_t cpuid_1_edx;
Eduardo Habkost8c723b72012-10-04 17:48:54 -0300196 bool found = false;
Avi Kivityb827df52009-05-03 17:04:01 +0300197
Eduardo Habkostdd87f8a2012-10-04 17:48:58 -0300198 cpuid = get_supported_cpuid(s);
Avi Kivityb827df52009-05-03 17:04:01 +0300199
Eduardo Habkost4fb73f12012-10-04 17:48:57 -0300200 struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index);
201 if (entry) {
202 found = true;
203 ret = cpuid_entry_get_reg(entry, reg);
Avi Kivityb827df52009-05-03 17:04:01 +0300204 }
205
Eduardo Habkost7b46e5c2012-10-04 17:48:53 -0300206 /* Fixups for the data returned by KVM, below */
207
Eduardo Habkostc2acb022012-10-04 17:48:59 -0300208 if (function == 1 && reg == R_EDX) {
209 /* KVM before 2.6.30 misreports the following features */
210 ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA;
Eduardo Habkost84bd9452012-10-04 17:49:00 -0300211 } else if (function == 1 && reg == R_ECX) {
212 /* We can set the hypervisor flag, even if KVM does not return it on
213 * GET_SUPPORTED_CPUID
214 */
215 ret |= CPUID_EXT_HYPERVISOR;
Eduardo Habkostac67ee22012-10-04 17:49:01 -0300216 /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it
217 * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER,
218 * and the irqchip is in the kernel.
219 */
220 if (kvm_irqchip_in_kernel() &&
221 kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) {
222 ret |= CPUID_EXT_TSC_DEADLINE_TIMER;
Avi Kivityb827df52009-05-03 17:04:01 +0300223 }
Eduardo Habkost41e5e762012-10-04 17:49:02 -0300224
225 /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled
226 * without the in-kernel irqchip
227 */
228 if (!kvm_irqchip_in_kernel()) {
229 ret &= ~CPUID_EXT_X2APIC;
230 }
Eduardo Habkostc2acb022012-10-04 17:48:59 -0300231 } else if (function == 0x80000001 && reg == R_EDX) {
232 /* On Intel, kvm returns cpuid according to the Intel spec,
233 * so add missing bits according to the AMD spec:
234 */
235 cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
236 ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES;
Avi Kivityb827df52009-05-03 17:04:01 +0300237 }
238
Anthony Liguori7267c092011-08-20 22:09:37 -0500239 g_free(cpuid);
Avi Kivityb827df52009-05-03 17:04:01 +0300240
Glauber Costa0c31b742011-03-17 19:42:05 -0300241 /* fallback for older kernels */
Eduardo Habkost8c723b72012-10-04 17:48:54 -0300242 if ((function == KVM_CPUID_FEATURES) && !found) {
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200243 ret = get_para_features(s);
Glauber Costa0c31b742011-03-17 19:42:05 -0300244 }
Glauber Costa0c31b742011-03-17 19:42:05 -0300245
Avi Kivityb827df52009-05-03 17:04:01 +0300246 return ret;
247}
248
Huang Ying3c85e742011-03-02 08:56:20 +0100249typedef struct HWPoisonPage {
250 ram_addr_t ram_addr;
251 QLIST_ENTRY(HWPoisonPage) list;
252} HWPoisonPage;
253
254static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list =
255 QLIST_HEAD_INITIALIZER(hwpoison_page_list);
256
257static void kvm_unpoison_all(void *param)
258{
259 HWPoisonPage *page, *next_page;
260
261 QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) {
262 QLIST_REMOVE(page, list);
263 qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE);
Anthony Liguori7267c092011-08-20 22:09:37 -0500264 g_free(page);
Huang Ying3c85e742011-03-02 08:56:20 +0100265 }
266}
267
Huang Ying3c85e742011-03-02 08:56:20 +0100268static void kvm_hwpoison_page_add(ram_addr_t ram_addr)
269{
270 HWPoisonPage *page;
271
272 QLIST_FOREACH(page, &hwpoison_page_list, list) {
273 if (page->ram_addr == ram_addr) {
274 return;
275 }
276 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500277 page = g_malloc(sizeof(HWPoisonPage));
Huang Ying3c85e742011-03-02 08:56:20 +0100278 page->ram_addr = ram_addr;
279 QLIST_INSERT_HEAD(&hwpoison_page_list, page, list);
280}
281
Marcelo Tosattie7701822010-10-11 15:31:18 -0300282static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap,
283 int *max_banks)
284{
285 int r;
286
Lai Jiangshan14a09512010-12-10 15:52:36 +0800287 r = kvm_check_extension(s, KVM_CAP_MCE);
Marcelo Tosattie7701822010-10-11 15:31:18 -0300288 if (r > 0) {
289 *max_banks = r;
290 return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap);
291 }
292 return -ENOSYS;
293}
294
Andreas Färberbee615d2012-05-03 15:13:58 +0200295static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code)
Marcelo Tosattie7701822010-10-11 15:31:18 -0300296{
Andreas Färberbee615d2012-05-03 15:13:58 +0200297 CPUX86State *env = &cpu->env;
Jan Kiszkac34d4402011-03-02 08:56:16 +0100298 uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN |
299 MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S;
300 uint64_t mcg_status = MCG_STATUS_MCIP;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300301
Jan Kiszkac34d4402011-03-02 08:56:16 +0100302 if (code == BUS_MCEERR_AR) {
303 status |= MCI_STATUS_AR | 0x134;
304 mcg_status |= MCG_STATUS_EIPV;
305 } else {
306 status |= 0xc0;
307 mcg_status |= MCG_STATUS_RIPV;
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300308 }
Andreas Färber8c5cf3b2012-05-03 15:22:54 +0200309 cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr,
Jan Kiszkac34d4402011-03-02 08:56:16 +0100310 (MCM_ADDR_PHYS << 6) | 0xc,
311 cpu_x86_support_mca_broadcast(env) ?
312 MCE_INJECT_BROADCAST : 0);
Jan Kiszka419fb202011-03-02 08:56:12 +0100313}
Jan Kiszka419fb202011-03-02 08:56:12 +0100314
315static void hardware_memory_error(void)
316{
317 fprintf(stderr, "Hardware memory error!\n");
318 exit(1);
319}
320
Andreas Färber20d695a2012-10-31 06:57:49 +0100321int kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr)
Jan Kiszka419fb202011-03-02 08:56:12 +0100322{
Andreas Färber20d695a2012-10-31 06:57:49 +0100323 X86CPU *cpu = X86_CPU(c);
324 CPUX86State *env = &cpu->env;
Jan Kiszka419fb202011-03-02 08:56:12 +0100325 ram_addr_t ram_addr;
Avi Kivitya8170e52012-10-23 12:30:10 +0200326 hwaddr paddr;
Jan Kiszka419fb202011-03-02 08:56:12 +0100327
328 if ((env->mcg_cap & MCG_SER_P) && addr
Jan Kiszkac34d4402011-03-02 08:56:16 +0100329 && (code == BUS_MCEERR_AR || code == BUS_MCEERR_AO)) {
Paolo Bonzini1b5ec232013-05-06 14:36:15 +0200330 if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL ||
Andreas Färbera60f24b2012-12-01 05:35:08 +0100331 !kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) {
Jan Kiszka419fb202011-03-02 08:56:12 +0100332 fprintf(stderr, "Hardware memory error for memory used by "
333 "QEMU itself instead of guest system!\n");
334 /* Hope we are lucky for AO MCE */
335 if (code == BUS_MCEERR_AO) {
336 return 0;
337 } else {
338 hardware_memory_error();
339 }
340 }
Huang Ying3c85e742011-03-02 08:56:20 +0100341 kvm_hwpoison_page_add(ram_addr);
Andreas Färberbee615d2012-05-03 15:13:58 +0200342 kvm_mce_inject(cpu, paddr, code);
Jan Kiszkae56ff192011-06-08 16:11:02 +0200343 } else {
Jan Kiszka419fb202011-03-02 08:56:12 +0100344 if (code == BUS_MCEERR_AO) {
345 return 0;
346 } else if (code == BUS_MCEERR_AR) {
347 hardware_memory_error();
348 } else {
349 return 1;
350 }
351 }
352 return 0;
353}
354
355int kvm_arch_on_sigbus(int code, void *addr)
356{
Andreas Färber182735e2013-05-29 22:29:20 +0200357 X86CPU *cpu = X86_CPU(first_cpu);
358
359 if ((cpu->env.mcg_cap & MCG_SER_P) && addr && code == BUS_MCEERR_AO) {
Jan Kiszka419fb202011-03-02 08:56:12 +0100360 ram_addr_t ram_addr;
Avi Kivitya8170e52012-10-23 12:30:10 +0200361 hwaddr paddr;
Jan Kiszka419fb202011-03-02 08:56:12 +0100362
363 /* Hope we are lucky for AO MCE */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +0200364 if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL ||
Andreas Färber182735e2013-05-29 22:29:20 +0200365 !kvm_physical_memory_addr_from_host(first_cpu->kvm_state,
Andreas Färbera60f24b2012-12-01 05:35:08 +0100366 addr, &paddr)) {
Jan Kiszka419fb202011-03-02 08:56:12 +0100367 fprintf(stderr, "Hardware memory error for memory used by "
368 "QEMU itself instead of guest system!: %p\n", addr);
369 return 0;
370 }
Huang Ying3c85e742011-03-02 08:56:20 +0100371 kvm_hwpoison_page_add(ram_addr);
Andreas Färber182735e2013-05-29 22:29:20 +0200372 kvm_mce_inject(X86_CPU(first_cpu), paddr, code);
Jan Kiszkae56ff192011-06-08 16:11:02 +0200373 } else {
Jan Kiszka419fb202011-03-02 08:56:12 +0100374 if (code == BUS_MCEERR_AO) {
375 return 0;
376 } else if (code == BUS_MCEERR_AR) {
377 hardware_memory_error();
378 } else {
379 return 1;
380 }
381 }
382 return 0;
383}
Marcelo Tosattie7701822010-10-11 15:31:18 -0300384
Andreas Färber1bc22652012-10-31 06:06:49 +0100385static int kvm_inject_mce_oldstyle(X86CPU *cpu)
Jan Kiszkaab443472011-03-02 08:56:14 +0100386{
Andreas Färber1bc22652012-10-31 06:06:49 +0100387 CPUX86State *env = &cpu->env;
388
Jan Kiszkaab443472011-03-02 08:56:14 +0100389 if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) {
390 unsigned int bank, bank_num = env->mcg_cap & 0xff;
391 struct kvm_x86_mce mce;
392
393 env->exception_injected = -1;
394
395 /*
396 * There must be at least one bank in use if an MCE is pending.
397 * Find it and use its values for the event injection.
398 */
399 for (bank = 0; bank < bank_num; bank++) {
400 if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) {
401 break;
402 }
403 }
404 assert(bank < bank_num);
405
406 mce.bank = bank;
407 mce.status = env->mce_banks[bank * 4 + 1];
408 mce.mcg_status = env->mcg_status;
409 mce.addr = env->mce_banks[bank * 4 + 2];
410 mce.misc = env->mce_banks[bank * 4 + 3];
411
Andreas Färber1bc22652012-10-31 06:06:49 +0100412 return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce);
Jan Kiszkaab443472011-03-02 08:56:14 +0100413 }
Jan Kiszkaab443472011-03-02 08:56:14 +0100414 return 0;
415}
416
Luiz Capitulino1dfb4dd2011-07-29 14:26:33 -0300417static void cpu_update_state(void *opaque, int running, RunState state)
Glauber Costab8cc45d2011-02-03 14:19:53 -0500418{
Andreas Färber317ac622012-03-14 01:38:21 +0100419 CPUX86State *env = opaque;
Glauber Costab8cc45d2011-02-03 14:19:53 -0500420
421 if (running) {
422 env->tsc_valid = false;
423 }
424}
425
Eduardo Habkost83b17af2013-01-22 18:25:02 -0200426unsigned long kvm_arch_vcpu_id(CPUState *cs)
Eduardo Habkostb164e482013-01-22 18:25:01 -0200427{
Eduardo Habkost83b17af2013-01-22 18:25:02 -0200428 X86CPU *cpu = X86_CPU(cs);
429 return cpu->env.cpuid_apic_id;
Eduardo Habkostb164e482013-01-22 18:25:01 -0200430}
431
Igor Mammedov92067bf2013-06-05 15:18:40 +0200432#ifndef KVM_CPUID_SIGNATURE_NEXT
433#define KVM_CPUID_SIGNATURE_NEXT 0x40000100
434#endif
435
436static bool hyperv_hypercall_available(X86CPU *cpu)
437{
438 return cpu->hyperv_vapic ||
439 (cpu->hyperv_spinlock_attempts != HYPERV_SPINLOCK_NEVER_RETRY);
440}
441
442static bool hyperv_enabled(X86CPU *cpu)
443{
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100444 CPUState *cs = CPU(cpu);
445 return kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV) > 0 &&
446 (hyperv_hypercall_available(cpu) ||
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +1100447 cpu->hyperv_time ||
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100448 cpu->hyperv_relaxed_timing);
Igor Mammedov92067bf2013-06-05 15:18:40 +0200449}
450
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100451#define KVM_MAX_CPUID_ENTRIES 100
Anthony Liguori0893d462013-01-29 16:57:41 -0600452
Andreas Färber20d695a2012-10-31 06:57:49 +0100453int kvm_arch_init_vcpu(CPUState *cs)
aliguori05330442008-11-05 16:29:27 +0000454{
455 struct {
aliguori486bd5a2009-02-09 15:50:31 +0000456 struct kvm_cpuid2 cpuid;
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100457 struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES];
Stefan Weil541dc0d2011-08-31 12:38:01 +0200458 } QEMU_PACKED cpuid_data;
Andreas Färber20d695a2012-10-31 06:57:49 +0100459 X86CPU *cpu = X86_CPU(cs);
460 CPUX86State *env = &cpu->env;
aliguori486bd5a2009-02-09 15:50:31 +0000461 uint32_t limit, i, j, cpuid_i;
aliguoria33609c2009-04-17 20:50:54 +0000462 uint32_t unused;
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200463 struct kvm_cpuid_entry2 *c;
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200464 uint32_t signature[3];
Paolo Bonzini234cc642014-01-23 19:27:24 +0100465 int kvm_base = KVM_CPUID_SIGNATURE;
Joerg Roedele7429072011-07-07 16:13:13 +0200466 int r;
aliguori05330442008-11-05 16:29:27 +0000467
Stefan Weilef4cbe12013-11-06 22:35:27 +0100468 memset(&cpuid_data, 0, sizeof(cpuid_data));
469
aliguori05330442008-11-05 16:29:27 +0000470 cpuid_i = 0;
471
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200472 /* Paravirtualization CPUIDs */
Paolo Bonzini234cc642014-01-23 19:27:24 +0100473 if (hyperv_enabled(cpu)) {
474 c = &cpuid_data.entries[cpuid_i++];
475 c->function = HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200476 memcpy(signature, "Microsoft Hv", 12);
477 c->eax = HYPERV_CPUID_MIN;
Paolo Bonzini234cc642014-01-23 19:27:24 +0100478 c->ebx = signature[0];
479 c->ecx = signature[1];
480 c->edx = signature[2];
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200481
Paolo Bonzini234cc642014-01-23 19:27:24 +0100482 c = &cpuid_data.entries[cpuid_i++];
483 c->function = HYPERV_CPUID_INTERFACE;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200484 memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12);
485 c->eax = signature[0];
Paolo Bonzini234cc642014-01-23 19:27:24 +0100486 c->ebx = 0;
487 c->ecx = 0;
488 c->edx = 0;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200489
490 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200491 c->function = HYPERV_CPUID_VERSION;
492 c->eax = 0x00001bbc;
493 c->ebx = 0x00060001;
494
495 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200496 c->function = HYPERV_CPUID_FEATURES;
Igor Mammedov92067bf2013-06-05 15:18:40 +0200497 if (cpu->hyperv_relaxed_timing) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200498 c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
499 }
Igor Mammedov92067bf2013-06-05 15:18:40 +0200500 if (cpu->hyperv_vapic) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200501 c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
502 c->eax |= HV_X64_MSR_APIC_ACCESS_AVAILABLE;
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100503 has_msr_hv_vapic = true;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200504 }
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +1100505 if (cpu->hyperv_time &&
506 kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV_TIME) > 0) {
507 c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
508 c->eax |= HV_X64_MSR_TIME_REF_COUNT_AVAILABLE;
509 c->eax |= 0x200;
510 has_msr_hv_tsc = true;
511 }
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200512 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200513 c->function = HYPERV_CPUID_ENLIGHTMENT_INFO;
Igor Mammedov92067bf2013-06-05 15:18:40 +0200514 if (cpu->hyperv_relaxed_timing) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200515 c->eax |= HV_X64_RELAXED_TIMING_RECOMMENDED;
516 }
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100517 if (has_msr_hv_vapic) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200518 c->eax |= HV_X64_APIC_ACCESS_RECOMMENDED;
519 }
Igor Mammedov92067bf2013-06-05 15:18:40 +0200520 c->ebx = cpu->hyperv_spinlock_attempts;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200521
522 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200523 c->function = HYPERV_CPUID_IMPLEMENT_LIMITS;
524 c->eax = 0x40;
525 c->ebx = 0x40;
526
Paolo Bonzini234cc642014-01-23 19:27:24 +0100527 kvm_base = KVM_CPUID_SIGNATURE_NEXT;
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100528 has_msr_hv_hypercall = true;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200529 }
530
Paolo Bonzini234cc642014-01-23 19:27:24 +0100531 memcpy(signature, "KVMKVMKVM\0\0\0", 12);
532 c = &cpuid_data.entries[cpuid_i++];
533 c->function = KVM_CPUID_SIGNATURE | kvm_base;
534 c->eax = 0;
535 c->ebx = signature[0];
536 c->ecx = signature[1];
537 c->edx = signature[2];
538
539 c = &cpuid_data.entries[cpuid_i++];
540 c->function = KVM_CPUID_FEATURES | kvm_base;
541 c->eax = env->features[FEAT_KVM];
542
Glauber Costa0c31b742011-03-17 19:42:05 -0300543 has_msr_async_pf_en = c->eax & (1 << KVM_FEATURE_ASYNC_PF);
Glauber Costa0c31b742011-03-17 19:42:05 -0300544
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +0300545 has_msr_pv_eoi_en = c->eax & (1 << KVM_FEATURE_PV_EOI);
546
Marcelo Tosatti917367a2013-02-19 23:27:20 -0300547 has_msr_kvm_steal_time = c->eax & (1 << KVM_FEATURE_STEAL_TIME);
548
aliguoria33609c2009-04-17 20:50:54 +0000549 cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused);
aliguori05330442008-11-05 16:29:27 +0000550
551 for (i = 0; i <= limit; i++) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100552 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
553 fprintf(stderr, "unsupported level value: 0x%x\n", limit);
554 abort();
555 }
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200556 c = &cpuid_data.entries[cpuid_i++];
aliguori05330442008-11-05 16:29:27 +0000557
aliguori486bd5a2009-02-09 15:50:31 +0000558 switch (i) {
aliguoria36b1022009-02-09 15:50:36 +0000559 case 2: {
560 /* Keep reading function 2 till all the input is received */
561 int times;
562
aliguoria36b1022009-02-09 15:50:36 +0000563 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000564 c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC |
565 KVM_CPUID_FLAG_STATE_READ_NEXT;
566 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
567 times = c->eax & 0xff;
aliguoria36b1022009-02-09 15:50:36 +0000568
569 for (j = 1; j < times; ++j) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100570 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
571 fprintf(stderr, "cpuid_data is full, no space for "
572 "cpuid(eax:2):eax & 0xf = 0x%x\n", times);
573 abort();
574 }
aliguoria33609c2009-04-17 20:50:54 +0000575 c = &cpuid_data.entries[cpuid_i++];
aliguoria36b1022009-02-09 15:50:36 +0000576 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000577 c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC;
578 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguoria36b1022009-02-09 15:50:36 +0000579 }
580 break;
581 }
aliguori486bd5a2009-02-09 15:50:31 +0000582 case 4:
583 case 0xb:
584 case 0xd:
585 for (j = 0; ; j++) {
Andre Przywara31e8c692011-06-10 15:56:28 +0200586 if (i == 0xd && j == 64) {
587 break;
588 }
aliguori486bd5a2009-02-09 15:50:31 +0000589 c->function = i;
590 c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
591 c->index = j;
aliguoria33609c2009-04-17 20:50:54 +0000592 cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguori486bd5a2009-02-09 15:50:31 +0000593
Jan Kiszkab9bec742010-12-27 16:19:29 +0100594 if (i == 4 && c->eax == 0) {
aliguori486bd5a2009-02-09 15:50:31 +0000595 break;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100596 }
597 if (i == 0xb && !(c->ecx & 0xff00)) {
aliguori486bd5a2009-02-09 15:50:31 +0000598 break;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100599 }
600 if (i == 0xd && c->eax == 0) {
Andre Przywara31e8c692011-06-10 15:56:28 +0200601 continue;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100602 }
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100603 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
604 fprintf(stderr, "cpuid_data is full, no space for "
605 "cpuid(eax:0x%x,ecx:0x%x)\n", i, j);
606 abort();
607 }
aliguoria33609c2009-04-17 20:50:54 +0000608 c = &cpuid_data.entries[cpuid_i++];
aliguori486bd5a2009-02-09 15:50:31 +0000609 }
610 break;
611 default:
aliguori486bd5a2009-02-09 15:50:31 +0000612 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000613 c->flags = 0;
614 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguori486bd5a2009-02-09 15:50:31 +0000615 break;
616 }
aliguori05330442008-11-05 16:29:27 +0000617 }
Paolo Bonzini0d894362013-07-25 17:05:22 +0200618
619 if (limit >= 0x0a) {
620 uint32_t ver;
621
622 cpu_x86_cpuid(env, 0x0a, 0, &ver, &unused, &unused, &unused);
623 if ((ver & 0xff) > 0) {
624 has_msr_architectural_pmu = true;
625 num_architectural_pmu_counters = (ver & 0xff00) >> 8;
626
627 /* Shouldn't be more than 32, since that's the number of bits
628 * available in EBX to tell us _which_ counters are available.
629 * Play it safe.
630 */
631 if (num_architectural_pmu_counters > MAX_GP_COUNTERS) {
632 num_architectural_pmu_counters = MAX_GP_COUNTERS;
633 }
634 }
635 }
636
aliguoria33609c2009-04-17 20:50:54 +0000637 cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused);
aliguori05330442008-11-05 16:29:27 +0000638
639 for (i = 0x80000000; i <= limit; i++) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100640 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
641 fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit);
642 abort();
643 }
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200644 c = &cpuid_data.entries[cpuid_i++];
aliguori05330442008-11-05 16:29:27 +0000645
aliguori05330442008-11-05 16:29:27 +0000646 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000647 c->flags = 0;
648 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguori05330442008-11-05 16:29:27 +0000649 }
650
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800651 /* Call Centaur's CPUID instructions they are supported. */
652 if (env->cpuid_xlevel2 > 0) {
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800653 cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused);
654
655 for (i = 0xC0000000; i <= limit; i++) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100656 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
657 fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit);
658 abort();
659 }
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800660 c = &cpuid_data.entries[cpuid_i++];
661
662 c->function = i;
663 c->flags = 0;
664 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
665 }
666 }
667
aliguori05330442008-11-05 16:29:27 +0000668 cpuid_data.cpuid.nent = cpuid_i;
669
Marcelo Tosattie7701822010-10-11 15:31:18 -0300670 if (((env->cpuid_version >> 8)&0xF) >= 6
Eduardo Habkost0514ef22013-04-22 16:00:15 -0300671 && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
Eduardo Habkostfc7a5042013-04-22 16:00:13 -0300672 (CPUID_MCE | CPUID_MCA)
Andreas Färbera60f24b2012-12-01 05:35:08 +0100673 && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) {
Marcelo Tosattie7701822010-10-11 15:31:18 -0300674 uint64_t mcg_cap;
675 int banks;
Jan Kiszka32a42022011-03-02 08:56:17 +0100676 int ret;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300677
Andreas Färbera60f24b2012-12-01 05:35:08 +0100678 ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks);
Jan Kiszka75d49492011-03-02 08:56:18 +0100679 if (ret < 0) {
680 fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret));
681 return ret;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300682 }
Jan Kiszka75d49492011-03-02 08:56:18 +0100683
684 if (banks > MCE_BANKS_DEF) {
685 banks = MCE_BANKS_DEF;
686 }
687 mcg_cap &= MCE_CAP_DEF;
688 mcg_cap |= banks;
Andreas Färber1bc22652012-10-31 06:06:49 +0100689 ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &mcg_cap);
Jan Kiszka75d49492011-03-02 08:56:18 +0100690 if (ret < 0) {
691 fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret));
692 return ret;
693 }
694
695 env->mcg_cap = mcg_cap;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300696 }
Marcelo Tosattie7701822010-10-11 15:31:18 -0300697
Glauber Costab8cc45d2011-02-03 14:19:53 -0500698 qemu_add_vm_change_state_handler(cpu_update_state, env);
699
Liu Jinsongdf676962013-08-19 09:33:30 +0800700 c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0);
701 if (c) {
702 has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) ||
703 !!(c->ecx & CPUID_EXT_SMX);
704 }
705
Michael S. Tsirkin7e680752012-02-29 17:54:29 +0200706 cpuid_data.cpuid.padding = 0;
Andreas Färber1bc22652012-10-31 06:06:49 +0100707 r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data);
Jan Kiszkafdc9c412011-08-15 16:24:48 -0700708 if (r) {
709 return r;
710 }
Joerg Roedele7429072011-07-07 16:13:13 +0200711
Andreas Färbera60f24b2012-12-01 05:35:08 +0100712 r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL);
Joerg Roedele7429072011-07-07 16:13:13 +0200713 if (r && env->tsc_khz) {
Andreas Färber1bc22652012-10-31 06:06:49 +0100714 r = kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz);
Joerg Roedele7429072011-07-07 16:13:13 +0200715 if (r < 0) {
716 fprintf(stderr, "KVM_SET_TSC_KHZ failed\n");
717 return r;
718 }
719 }
Joerg Roedele7429072011-07-07 16:13:13 +0200720
Jan Kiszkafabacc02011-10-27 19:25:58 +0200721 if (kvm_has_xsave()) {
722 env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave));
723 }
724
Joerg Roedele7429072011-07-07 16:13:13 +0200725 return 0;
aliguori05330442008-11-05 16:29:27 +0000726}
727
Paolo Bonzini50a2c6e2013-03-20 13:11:56 +0100728void kvm_arch_reset_vcpu(X86CPU *cpu)
Jan Kiszkacaa5af02009-11-06 19:39:24 +0100729{
Andreas Färber20d695a2012-10-31 06:57:49 +0100730 CPUX86State *env = &cpu->env;
Igor Mammedovdd673282012-07-23 15:22:27 +0200731
Gleb Natapove73223a2010-01-06 16:30:10 +0200732 env->exception_injected = -1;
Jan Kiszka0e607a82009-11-06 19:39:24 +0100733 env->interrupt_injected = -1;
Jan Kiszka1a5e9d22011-01-21 21:48:12 +0100734 env->xcr0 = 1;
Marcelo Tosattiddced192010-03-23 13:37:14 -0300735 if (kvm_irqchip_in_kernel()) {
Igor Mammedovdd673282012-07-23 15:22:27 +0200736 env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE :
Marcelo Tosattiddced192010-03-23 13:37:14 -0300737 KVM_MP_STATE_UNINITIALIZED;
738 } else {
739 env->mp_state = KVM_MP_STATE_RUNNABLE;
740 }
Jan Kiszkacaa5af02009-11-06 19:39:24 +0100741}
742
Paolo Bonzinie0723c42013-03-08 19:21:50 +0100743void kvm_arch_do_init_vcpu(X86CPU *cpu)
744{
745 CPUX86State *env = &cpu->env;
746
747 /* APs get directly into wait-for-SIPI state. */
748 if (env->mp_state == KVM_MP_STATE_UNINITIALIZED) {
749 env->mp_state = KVM_MP_STATE_INIT_RECEIVED;
750 }
751}
752
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100753static int kvm_get_supported_msrs(KVMState *s)
aliguori05330442008-11-05 16:29:27 +0000754{
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200755 static int kvm_supported_msrs;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100756 int ret = 0;
aliguori05330442008-11-05 16:29:27 +0000757
758 /* first time */
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200759 if (kvm_supported_msrs == 0) {
aliguori05330442008-11-05 16:29:27 +0000760 struct kvm_msr_list msr_list, *kvm_msr_list;
761
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200762 kvm_supported_msrs = -1;
aliguori05330442008-11-05 16:29:27 +0000763
764 /* Obtain MSR list from KVM. These are the MSRs that we must
765 * save/restore */
aliguori4c9f7372008-12-13 20:41:58 +0000766 msr_list.nmsrs = 0;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100767 ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list);
Jan Kiszka6fb6d242009-12-06 15:51:24 +0100768 if (ret < 0 && ret != -E2BIG) {
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100769 return ret;
Jan Kiszka6fb6d242009-12-06 15:51:24 +0100770 }
Jan Kiszkad9db8892009-07-02 22:04:48 +0200771 /* Old kernel modules had a bug and could write beyond the provided
772 memory. Allocate at least a safe amount of 1K. */
Anthony Liguori7267c092011-08-20 22:09:37 -0500773 kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) +
Jan Kiszkad9db8892009-07-02 22:04:48 +0200774 msr_list.nmsrs *
775 sizeof(msr_list.indices[0])));
aliguori05330442008-11-05 16:29:27 +0000776
aliguori55308452008-12-13 20:49:31 +0000777 kvm_msr_list->nmsrs = msr_list.nmsrs;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100778 ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list);
aliguori05330442008-11-05 16:29:27 +0000779 if (ret >= 0) {
780 int i;
781
782 for (i = 0; i < kvm_msr_list->nmsrs; i++) {
783 if (kvm_msr_list->indices[i] == MSR_STAR) {
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100784 has_msr_star = true;
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200785 continue;
786 }
787 if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) {
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100788 has_msr_hsave_pa = true;
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200789 continue;
aliguori05330442008-11-05 16:29:27 +0000790 }
Will Auldf28558d2012-11-26 21:32:18 -0800791 if (kvm_msr_list->indices[i] == MSR_TSC_ADJUST) {
792 has_msr_tsc_adjust = true;
793 continue;
794 }
Liu, Jinsongaa82ba52011-10-05 16:52:32 -0300795 if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) {
796 has_msr_tsc_deadline = true;
797 continue;
798 }
Avi Kivity21e87c42011-10-04 16:26:35 +0200799 if (kvm_msr_list->indices[i] == MSR_IA32_MISC_ENABLE) {
800 has_msr_misc_enable = true;
801 continue;
802 }
Liu Jinsong79e9ebe2013-12-05 08:32:12 +0800803 if (kvm_msr_list->indices[i] == MSR_IA32_BNDCFGS) {
804 has_msr_bndcfgs = true;
805 continue;
806 }
aliguori05330442008-11-05 16:29:27 +0000807 }
808 }
809
Anthony Liguori7267c092011-08-20 22:09:37 -0500810 g_free(kvm_msr_list);
aliguori05330442008-11-05 16:29:27 +0000811 }
812
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100813 return ret;
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200814}
815
Jan Kiszkacad1e282011-01-21 21:48:16 +0100816int kvm_arch_init(KVMState *s)
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200817{
Jan Kiszka110761982011-01-21 21:48:18 +0100818 uint64_t identity_base = 0xfffbc000;
Jan Kiszka39d69602012-01-25 18:14:15 +0100819 uint64_t shadow_mem;
Sheng Yang20420432010-03-23 13:37:12 -0300820 int ret;
Marcelo Tosatti25d2e362010-10-21 13:35:04 -0200821 struct utsname utsname;
Sheng Yang20420432010-03-23 13:37:12 -0300822
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100823 ret = kvm_get_supported_msrs(s);
Sheng Yang20420432010-03-23 13:37:12 -0300824 if (ret < 0) {
Sheng Yang20420432010-03-23 13:37:12 -0300825 return ret;
826 }
Marcelo Tosatti25d2e362010-10-21 13:35:04 -0200827
828 uname(&utsname);
829 lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0;
830
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100831 /*
Jan Kiszka110761982011-01-21 21:48:18 +0100832 * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly.
833 * In order to use vm86 mode, an EPT identity map and a TSS are needed.
834 * Since these must be part of guest physical memory, we need to allocate
835 * them, both by setting their start addresses in the kernel and by
836 * creating a corresponding e820 entry. We need 4 pages before the BIOS.
837 *
838 * Older KVM versions may not support setting the identity map base. In
839 * that case we need to stick with the default, i.e. a 256K maximum BIOS
840 * size.
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100841 */
Jan Kiszka110761982011-01-21 21:48:18 +0100842 if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) {
843 /* Allows up to 16M BIOSes. */
844 identity_base = 0xfeffc000;
845
846 ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base);
847 if (ret < 0) {
848 return ret;
849 }
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100850 }
Jan Kiszkae56ff192011-06-08 16:11:02 +0200851
Jan Kiszka110761982011-01-21 21:48:18 +0100852 /* Set TSS base one page after EPT identity map. */
853 ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000);
Sheng Yang20420432010-03-23 13:37:12 -0300854 if (ret < 0) {
855 return ret;
856 }
857
Jan Kiszka110761982011-01-21 21:48:18 +0100858 /* Tell fw_cfg to notify the BIOS to reserve the range. */
859 ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED);
860 if (ret < 0) {
861 fprintf(stderr, "e820_add_entry() table is full\n");
862 return ret;
863 }
Huang Ying3c85e742011-03-02 08:56:20 +0100864 qemu_register_reset(kvm_unpoison_all, NULL);
Jan Kiszka110761982011-01-21 21:48:18 +0100865
Markus Armbruster36ad0e92013-07-04 15:09:20 +0200866 shadow_mem = qemu_opt_get_size(qemu_get_machine_opts(),
867 "kvm_shadow_mem", -1);
868 if (shadow_mem != -1) {
869 shadow_mem /= 4096;
870 ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem);
871 if (ret < 0) {
872 return ret;
Jan Kiszka39d69602012-01-25 18:14:15 +0100873 }
874 }
Jan Kiszka110761982011-01-21 21:48:18 +0100875 return 0;
aliguori05330442008-11-05 16:29:27 +0000876}
Jan Kiszkab9bec742010-12-27 16:19:29 +0100877
aliguori05330442008-11-05 16:29:27 +0000878static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
879{
880 lhs->selector = rhs->selector;
881 lhs->base = rhs->base;
882 lhs->limit = rhs->limit;
883 lhs->type = 3;
884 lhs->present = 1;
885 lhs->dpl = 3;
886 lhs->db = 0;
887 lhs->s = 1;
888 lhs->l = 0;
889 lhs->g = 0;
890 lhs->avl = 0;
891 lhs->unusable = 0;
892}
893
894static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
895{
896 unsigned flags = rhs->flags;
897 lhs->selector = rhs->selector;
898 lhs->base = rhs->base;
899 lhs->limit = rhs->limit;
900 lhs->type = (flags >> DESC_TYPE_SHIFT) & 15;
901 lhs->present = (flags & DESC_P_MASK) != 0;
Jan Kiszkaacaa7552010-12-27 15:56:44 +0100902 lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3;
aliguori05330442008-11-05 16:29:27 +0000903 lhs->db = (flags >> DESC_B_SHIFT) & 1;
904 lhs->s = (flags & DESC_S_MASK) != 0;
905 lhs->l = (flags >> DESC_L_SHIFT) & 1;
906 lhs->g = (flags & DESC_G_MASK) != 0;
907 lhs->avl = (flags & DESC_AVL_MASK) != 0;
908 lhs->unusable = 0;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +0200909 lhs->padding = 0;
aliguori05330442008-11-05 16:29:27 +0000910}
911
912static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs)
913{
914 lhs->selector = rhs->selector;
915 lhs->base = rhs->base;
916 lhs->limit = rhs->limit;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100917 lhs->flags = (rhs->type << DESC_TYPE_SHIFT) |
918 (rhs->present * DESC_P_MASK) |
919 (rhs->dpl << DESC_DPL_SHIFT) |
920 (rhs->db << DESC_B_SHIFT) |
921 (rhs->s * DESC_S_MASK) |
922 (rhs->l << DESC_L_SHIFT) |
923 (rhs->g * DESC_G_MASK) |
924 (rhs->avl * DESC_AVL_MASK);
aliguori05330442008-11-05 16:29:27 +0000925}
926
927static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set)
928{
Jan Kiszkab9bec742010-12-27 16:19:29 +0100929 if (set) {
aliguori05330442008-11-05 16:29:27 +0000930 *kvm_reg = *qemu_reg;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100931 } else {
aliguori05330442008-11-05 16:29:27 +0000932 *qemu_reg = *kvm_reg;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100933 }
aliguori05330442008-11-05 16:29:27 +0000934}
935
Andreas Färber1bc22652012-10-31 06:06:49 +0100936static int kvm_getput_regs(X86CPU *cpu, int set)
aliguori05330442008-11-05 16:29:27 +0000937{
Andreas Färber1bc22652012-10-31 06:06:49 +0100938 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +0000939 struct kvm_regs regs;
940 int ret = 0;
941
942 if (!set) {
Andreas Färber1bc22652012-10-31 06:06:49 +0100943 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, &regs);
Jan Kiszkab9bec742010-12-27 16:19:29 +0100944 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +0000945 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100946 }
aliguori05330442008-11-05 16:29:27 +0000947 }
948
949 kvm_getput_reg(&regs.rax, &env->regs[R_EAX], set);
950 kvm_getput_reg(&regs.rbx, &env->regs[R_EBX], set);
951 kvm_getput_reg(&regs.rcx, &env->regs[R_ECX], set);
952 kvm_getput_reg(&regs.rdx, &env->regs[R_EDX], set);
953 kvm_getput_reg(&regs.rsi, &env->regs[R_ESI], set);
954 kvm_getput_reg(&regs.rdi, &env->regs[R_EDI], set);
955 kvm_getput_reg(&regs.rsp, &env->regs[R_ESP], set);
956 kvm_getput_reg(&regs.rbp, &env->regs[R_EBP], set);
957#ifdef TARGET_X86_64
958 kvm_getput_reg(&regs.r8, &env->regs[8], set);
959 kvm_getput_reg(&regs.r9, &env->regs[9], set);
960 kvm_getput_reg(&regs.r10, &env->regs[10], set);
961 kvm_getput_reg(&regs.r11, &env->regs[11], set);
962 kvm_getput_reg(&regs.r12, &env->regs[12], set);
963 kvm_getput_reg(&regs.r13, &env->regs[13], set);
964 kvm_getput_reg(&regs.r14, &env->regs[14], set);
965 kvm_getput_reg(&regs.r15, &env->regs[15], set);
966#endif
967
968 kvm_getput_reg(&regs.rflags, &env->eflags, set);
969 kvm_getput_reg(&regs.rip, &env->eip, set);
970
Jan Kiszkab9bec742010-12-27 16:19:29 +0100971 if (set) {
Andreas Färber1bc22652012-10-31 06:06:49 +0100972 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, &regs);
Jan Kiszkab9bec742010-12-27 16:19:29 +0100973 }
aliguori05330442008-11-05 16:29:27 +0000974
975 return ret;
976}
977
Andreas Färber1bc22652012-10-31 06:06:49 +0100978static int kvm_put_fpu(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +0000979{
Andreas Färber1bc22652012-10-31 06:06:49 +0100980 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +0000981 struct kvm_fpu fpu;
982 int i;
983
984 memset(&fpu, 0, sizeof fpu);
985 fpu.fsw = env->fpus & ~(7 << 11);
986 fpu.fsw |= (env->fpstt & 7) << 11;
987 fpu.fcw = env->fpuc;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +0200988 fpu.last_opcode = env->fpop;
989 fpu.last_ip = env->fpip;
990 fpu.last_dp = env->fpdp;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100991 for (i = 0; i < 8; ++i) {
992 fpu.ftwx |= (!env->fptags[i]) << i;
993 }
aliguori05330442008-11-05 16:29:27 +0000994 memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs);
995 memcpy(fpu.xmm, env->xmm_regs, sizeof env->xmm_regs);
996 fpu.mxcsr = env->mxcsr;
997
Andreas Färber1bc22652012-10-31 06:06:49 +0100998 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu);
aliguori05330442008-11-05 16:29:27 +0000999}
1000
Jan Kiszka6b424942011-10-27 19:26:02 +02001001#define XSAVE_FCW_FSW 0
1002#define XSAVE_FTW_FOP 1
Sheng Yangf1665b22010-06-17 17:53:07 +08001003#define XSAVE_CWD_RIP 2
1004#define XSAVE_CWD_RDP 4
1005#define XSAVE_MXCSR 6
1006#define XSAVE_ST_SPACE 8
1007#define XSAVE_XMM_SPACE 40
1008#define XSAVE_XSTATE_BV 128
1009#define XSAVE_YMMH_SPACE 144
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001010#define XSAVE_BNDREGS 240
1011#define XSAVE_BNDCSR 256
Sheng Yangf1665b22010-06-17 17:53:07 +08001012
Andreas Färber1bc22652012-10-31 06:06:49 +01001013static int kvm_put_xsave(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001014{
Andreas Färber1bc22652012-10-31 06:06:49 +01001015 CPUX86State *env = &cpu->env;
Jan Kiszkafabacc02011-10-27 19:25:58 +02001016 struct kvm_xsave* xsave = env->kvm_xsave_buf;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001017 uint16_t cwd, swd, twd;
Jan Kiszkafabacc02011-10-27 19:25:58 +02001018 int i, r;
Sheng Yangf1665b22010-06-17 17:53:07 +08001019
Jan Kiszkab9bec742010-12-27 16:19:29 +01001020 if (!kvm_has_xsave()) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001021 return kvm_put_fpu(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001022 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001023
Sheng Yangf1665b22010-06-17 17:53:07 +08001024 memset(xsave, 0, sizeof(struct kvm_xsave));
Blue Swirl6115c0a2011-09-04 11:03:52 +00001025 twd = 0;
Sheng Yangf1665b22010-06-17 17:53:07 +08001026 swd = env->fpus & ~(7 << 11);
1027 swd |= (env->fpstt & 7) << 11;
1028 cwd = env->fpuc;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001029 for (i = 0; i < 8; ++i) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001030 twd |= (!env->fptags[i]) << i;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001031 }
Jan Kiszka6b424942011-10-27 19:26:02 +02001032 xsave->region[XSAVE_FCW_FSW] = (uint32_t)(swd << 16) + cwd;
1033 xsave->region[XSAVE_FTW_FOP] = (uint32_t)(env->fpop << 16) + twd;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001034 memcpy(&xsave->region[XSAVE_CWD_RIP], &env->fpip, sizeof(env->fpip));
1035 memcpy(&xsave->region[XSAVE_CWD_RDP], &env->fpdp, sizeof(env->fpdp));
Sheng Yangf1665b22010-06-17 17:53:07 +08001036 memcpy(&xsave->region[XSAVE_ST_SPACE], env->fpregs,
1037 sizeof env->fpregs);
1038 memcpy(&xsave->region[XSAVE_XMM_SPACE], env->xmm_regs,
1039 sizeof env->xmm_regs);
1040 xsave->region[XSAVE_MXCSR] = env->mxcsr;
1041 *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV] = env->xstate_bv;
1042 memcpy(&xsave->region[XSAVE_YMMH_SPACE], env->ymmh_regs,
1043 sizeof env->ymmh_regs);
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001044 memcpy(&xsave->region[XSAVE_BNDREGS], env->bnd_regs,
1045 sizeof env->bnd_regs);
1046 memcpy(&xsave->region[XSAVE_BNDCSR], &env->bndcs_regs,
1047 sizeof(env->bndcs_regs));
Andreas Färber1bc22652012-10-31 06:06:49 +01001048 r = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave);
Marcelo Tosatti0f539942010-10-19 09:00:34 -02001049 return r;
Sheng Yangf1665b22010-06-17 17:53:07 +08001050}
1051
Andreas Färber1bc22652012-10-31 06:06:49 +01001052static int kvm_put_xcrs(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001053{
Andreas Färber1bc22652012-10-31 06:06:49 +01001054 CPUX86State *env = &cpu->env;
Sheng Yangf1665b22010-06-17 17:53:07 +08001055 struct kvm_xcrs xcrs;
1056
Jan Kiszkab9bec742010-12-27 16:19:29 +01001057 if (!kvm_has_xcrs()) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001058 return 0;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001059 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001060
1061 xcrs.nr_xcrs = 1;
1062 xcrs.flags = 0;
1063 xcrs.xcrs[0].xcr = 0;
1064 xcrs.xcrs[0].value = env->xcr0;
Andreas Färber1bc22652012-10-31 06:06:49 +01001065 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs);
Sheng Yangf1665b22010-06-17 17:53:07 +08001066}
1067
Andreas Färber1bc22652012-10-31 06:06:49 +01001068static int kvm_put_sregs(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001069{
Andreas Färber1bc22652012-10-31 06:06:49 +01001070 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001071 struct kvm_sregs sregs;
1072
Jan Kiszka0e607a82009-11-06 19:39:24 +01001073 memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap));
1074 if (env->interrupt_injected >= 0) {
1075 sregs.interrupt_bitmap[env->interrupt_injected / 64] |=
1076 (uint64_t)1 << (env->interrupt_injected % 64);
1077 }
aliguori05330442008-11-05 16:29:27 +00001078
1079 if ((env->eflags & VM_MASK)) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001080 set_v8086_seg(&sregs.cs, &env->segs[R_CS]);
1081 set_v8086_seg(&sregs.ds, &env->segs[R_DS]);
1082 set_v8086_seg(&sregs.es, &env->segs[R_ES]);
1083 set_v8086_seg(&sregs.fs, &env->segs[R_FS]);
1084 set_v8086_seg(&sregs.gs, &env->segs[R_GS]);
1085 set_v8086_seg(&sregs.ss, &env->segs[R_SS]);
aliguori05330442008-11-05 16:29:27 +00001086 } else {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001087 set_seg(&sregs.cs, &env->segs[R_CS]);
1088 set_seg(&sregs.ds, &env->segs[R_DS]);
1089 set_seg(&sregs.es, &env->segs[R_ES]);
1090 set_seg(&sregs.fs, &env->segs[R_FS]);
1091 set_seg(&sregs.gs, &env->segs[R_GS]);
1092 set_seg(&sregs.ss, &env->segs[R_SS]);
aliguori05330442008-11-05 16:29:27 +00001093 }
1094
1095 set_seg(&sregs.tr, &env->tr);
1096 set_seg(&sregs.ldt, &env->ldt);
1097
1098 sregs.idt.limit = env->idt.limit;
1099 sregs.idt.base = env->idt.base;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02001100 memset(sregs.idt.padding, 0, sizeof sregs.idt.padding);
aliguori05330442008-11-05 16:29:27 +00001101 sregs.gdt.limit = env->gdt.limit;
1102 sregs.gdt.base = env->gdt.base;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02001103 memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding);
aliguori05330442008-11-05 16:29:27 +00001104
1105 sregs.cr0 = env->cr[0];
1106 sregs.cr2 = env->cr[2];
1107 sregs.cr3 = env->cr[3];
1108 sregs.cr4 = env->cr[4];
1109
Chen Fan02e51482013-12-23 17:04:02 +08001110 sregs.cr8 = cpu_get_apic_tpr(cpu->apic_state);
1111 sregs.apic_base = cpu_get_apic_base(cpu->apic_state);
aliguori05330442008-11-05 16:29:27 +00001112
1113 sregs.efer = env->efer;
1114
Andreas Färber1bc22652012-10-31 06:06:49 +01001115 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs);
aliguori05330442008-11-05 16:29:27 +00001116}
1117
1118static void kvm_msr_entry_set(struct kvm_msr_entry *entry,
1119 uint32_t index, uint64_t value)
1120{
1121 entry->index = index;
1122 entry->data = value;
1123}
1124
Marcelo Tosatti7477cd32013-08-19 14:13:42 -03001125static int kvm_put_tscdeadline_msr(X86CPU *cpu)
1126{
1127 CPUX86State *env = &cpu->env;
1128 struct {
1129 struct kvm_msrs info;
1130 struct kvm_msr_entry entries[1];
1131 } msr_data;
1132 struct kvm_msr_entry *msrs = msr_data.entries;
1133
1134 if (!has_msr_tsc_deadline) {
1135 return 0;
1136 }
1137
1138 kvm_msr_entry_set(&msrs[0], MSR_IA32_TSCDEADLINE, env->tsc_deadline);
1139
1140 msr_data.info.nmsrs = 1;
1141
1142 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
1143}
1144
Jan Kiszka6bdf8632013-12-17 20:05:13 +01001145/*
1146 * Provide a separate write service for the feature control MSR in order to
1147 * kick the VCPU out of VMXON or even guest mode on reset. This has to be done
1148 * before writing any other state because forcibly leaving nested mode
1149 * invalidates the VCPU state.
1150 */
1151static int kvm_put_msr_feature_control(X86CPU *cpu)
1152{
1153 struct {
1154 struct kvm_msrs info;
1155 struct kvm_msr_entry entry;
1156 } msr_data;
1157
1158 kvm_msr_entry_set(&msr_data.entry, MSR_IA32_FEATURE_CONTROL,
1159 cpu->env.msr_ia32_feature_control);
1160 msr_data.info.nmsrs = 1;
1161 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
1162}
1163
Andreas Färber1bc22652012-10-31 06:06:49 +01001164static int kvm_put_msrs(X86CPU *cpu, int level)
aliguori05330442008-11-05 16:29:27 +00001165{
Andreas Färber1bc22652012-10-31 06:06:49 +01001166 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001167 struct {
1168 struct kvm_msrs info;
1169 struct kvm_msr_entry entries[100];
1170 } msr_data;
1171 struct kvm_msr_entry *msrs = msr_data.entries;
Paolo Bonzini0d894362013-07-25 17:05:22 +02001172 int n = 0, i;
aliguori05330442008-11-05 16:29:27 +00001173
1174 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_CS, env->sysenter_cs);
1175 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_ESP, env->sysenter_esp);
1176 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_EIP, env->sysenter_eip);
Jan Kiszka0c032662011-03-15 12:26:23 +01001177 kvm_msr_entry_set(&msrs[n++], MSR_PAT, env->pat);
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001178 if (has_msr_star) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001179 kvm_msr_entry_set(&msrs[n++], MSR_STAR, env->star);
1180 }
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001181 if (has_msr_hsave_pa) {
Marcelo Tosatti75b10c42010-10-21 13:35:02 -02001182 kvm_msr_entry_set(&msrs[n++], MSR_VM_HSAVE_PA, env->vm_hsave);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001183 }
Will Auldf28558d2012-11-26 21:32:18 -08001184 if (has_msr_tsc_adjust) {
1185 kvm_msr_entry_set(&msrs[n++], MSR_TSC_ADJUST, env->tsc_adjust);
1186 }
Avi Kivity21e87c42011-10-04 16:26:35 +02001187 if (has_msr_misc_enable) {
1188 kvm_msr_entry_set(&msrs[n++], MSR_IA32_MISC_ENABLE,
1189 env->msr_ia32_misc_enable);
1190 }
Paolo Bonzini439d19f2014-01-20 14:22:25 +01001191 if (has_msr_bndcfgs) {
1192 kvm_msr_entry_set(&msrs[n++], MSR_IA32_BNDCFGS, env->msr_bndcfgs);
1193 }
aliguori05330442008-11-05 16:29:27 +00001194#ifdef TARGET_X86_64
Marcelo Tosatti25d2e362010-10-21 13:35:04 -02001195 if (lm_capable_kernel) {
1196 kvm_msr_entry_set(&msrs[n++], MSR_CSTAR, env->cstar);
1197 kvm_msr_entry_set(&msrs[n++], MSR_KERNELGSBASE, env->kernelgsbase);
1198 kvm_msr_entry_set(&msrs[n++], MSR_FMASK, env->fmask);
1199 kvm_msr_entry_set(&msrs[n++], MSR_LSTAR, env->lstar);
1200 }
aliguori05330442008-11-05 16:29:27 +00001201#endif
Jan Kiszkaff5c1862011-01-21 21:48:14 +01001202 /*
Paolo Bonzini0d894362013-07-25 17:05:22 +02001203 * The following MSRs have side effects on the guest or are too heavy
1204 * for normal writeback. Limit them to reset or full state updates.
Jan Kiszkaff5c1862011-01-21 21:48:14 +01001205 */
1206 if (level >= KVM_PUT_RESET_STATE) {
Fernando Luis Vázquez Cao05226042013-12-06 17:33:01 +09001207 kvm_msr_entry_set(&msrs[n++], MSR_IA32_TSC, env->tsc);
Jan Kiszkaea643052010-03-01 19:10:31 +01001208 kvm_msr_entry_set(&msrs[n++], MSR_KVM_SYSTEM_TIME,
1209 env->system_time_msr);
1210 kvm_msr_entry_set(&msrs[n++], MSR_KVM_WALL_CLOCK, env->wall_clock_msr);
Jan Kiszkac5999bf2011-01-21 21:48:22 +01001211 if (has_msr_async_pf_en) {
1212 kvm_msr_entry_set(&msrs[n++], MSR_KVM_ASYNC_PF_EN,
1213 env->async_pf_en_msr);
1214 }
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +03001215 if (has_msr_pv_eoi_en) {
1216 kvm_msr_entry_set(&msrs[n++], MSR_KVM_PV_EOI_EN,
1217 env->pv_eoi_en_msr);
1218 }
Marcelo Tosatti917367a2013-02-19 23:27:20 -03001219 if (has_msr_kvm_steal_time) {
1220 kvm_msr_entry_set(&msrs[n++], MSR_KVM_STEAL_TIME,
1221 env->steal_time_msr);
1222 }
Paolo Bonzini0d894362013-07-25 17:05:22 +02001223 if (has_msr_architectural_pmu) {
1224 /* Stop the counter. */
1225 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
1226 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL, 0);
1227
1228 /* Set the counter values. */
1229 for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
1230 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR0 + i,
1231 env->msr_fixed_counters[i]);
1232 }
1233 for (i = 0; i < num_architectural_pmu_counters; i++) {
1234 kvm_msr_entry_set(&msrs[n++], MSR_P6_PERFCTR0 + i,
1235 env->msr_gp_counters[i]);
1236 kvm_msr_entry_set(&msrs[n++], MSR_P6_EVNTSEL0 + i,
1237 env->msr_gp_evtsel[i]);
1238 }
1239 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_STATUS,
1240 env->msr_global_status);
1241 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_OVF_CTRL,
1242 env->msr_global_ovf_ctrl);
1243
1244 /* Now start the PMU. */
1245 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL,
1246 env->msr_fixed_ctr_ctrl);
1247 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL,
1248 env->msr_global_ctrl);
1249 }
Paolo Bonzini7bc3d712014-01-23 19:16:12 +01001250 if (has_msr_hv_hypercall) {
Vadim Rozenfeld1c90ef22014-01-24 00:40:47 +11001251 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_GUEST_OS_ID,
1252 env->msr_hv_guest_os_id);
1253 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_HYPERCALL,
1254 env->msr_hv_hypercall);
Vadim Rozenfeldeab70132011-12-18 22:48:14 +02001255 }
Paolo Bonzini7bc3d712014-01-23 19:16:12 +01001256 if (has_msr_hv_vapic) {
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001257 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_APIC_ASSIST_PAGE,
1258 env->msr_hv_vapic);
Vadim Rozenfeldeab70132011-12-18 22:48:14 +02001259 }
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +11001260 if (has_msr_hv_tsc) {
1261 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_REFERENCE_TSC,
1262 env->msr_hv_tsc);
1263 }
Jan Kiszka6bdf8632013-12-17 20:05:13 +01001264
1265 /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see
1266 * kvm_put_msr_feature_control. */
Jan Kiszkaea643052010-03-01 19:10:31 +01001267 }
Marcelo Tosatti57780492010-10-11 15:31:22 -03001268 if (env->mcg_cap) {
Hidetoshi Setod8da8572010-10-21 17:23:14 +09001269 int i;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001270
Jan Kiszkac34d4402011-03-02 08:56:16 +01001271 kvm_msr_entry_set(&msrs[n++], MSR_MCG_STATUS, env->mcg_status);
1272 kvm_msr_entry_set(&msrs[n++], MSR_MCG_CTL, env->mcg_ctl);
1273 for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
1274 kvm_msr_entry_set(&msrs[n++], MSR_MC0_CTL + i, env->mce_banks[i]);
Marcelo Tosatti57780492010-10-11 15:31:22 -03001275 }
1276 }
Glauber Costa1a036752009-10-22 10:26:56 -02001277
aliguori05330442008-11-05 16:29:27 +00001278 msr_data.info.nmsrs = n;
1279
Andreas Färber1bc22652012-10-31 06:06:49 +01001280 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
aliguori05330442008-11-05 16:29:27 +00001281
1282}
1283
1284
Andreas Färber1bc22652012-10-31 06:06:49 +01001285static int kvm_get_fpu(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001286{
Andreas Färber1bc22652012-10-31 06:06:49 +01001287 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001288 struct kvm_fpu fpu;
1289 int i, ret;
1290
Andreas Färber1bc22652012-10-31 06:06:49 +01001291 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001292 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001293 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001294 }
aliguori05330442008-11-05 16:29:27 +00001295
1296 env->fpstt = (fpu.fsw >> 11) & 7;
1297 env->fpus = fpu.fsw;
1298 env->fpuc = fpu.fcw;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001299 env->fpop = fpu.last_opcode;
1300 env->fpip = fpu.last_ip;
1301 env->fpdp = fpu.last_dp;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001302 for (i = 0; i < 8; ++i) {
1303 env->fptags[i] = !((fpu.ftwx >> i) & 1);
1304 }
aliguori05330442008-11-05 16:29:27 +00001305 memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs);
1306 memcpy(env->xmm_regs, fpu.xmm, sizeof env->xmm_regs);
1307 env->mxcsr = fpu.mxcsr;
1308
1309 return 0;
1310}
1311
Andreas Färber1bc22652012-10-31 06:06:49 +01001312static int kvm_get_xsave(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001313{
Andreas Färber1bc22652012-10-31 06:06:49 +01001314 CPUX86State *env = &cpu->env;
Jan Kiszkafabacc02011-10-27 19:25:58 +02001315 struct kvm_xsave* xsave = env->kvm_xsave_buf;
Sheng Yangf1665b22010-06-17 17:53:07 +08001316 int ret, i;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001317 uint16_t cwd, swd, twd;
Sheng Yangf1665b22010-06-17 17:53:07 +08001318
Jan Kiszkab9bec742010-12-27 16:19:29 +01001319 if (!kvm_has_xsave()) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001320 return kvm_get_fpu(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001321 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001322
Andreas Färber1bc22652012-10-31 06:06:49 +01001323 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave);
Marcelo Tosatti0f539942010-10-19 09:00:34 -02001324 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001325 return ret;
Marcelo Tosatti0f539942010-10-19 09:00:34 -02001326 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001327
Jan Kiszka6b424942011-10-27 19:26:02 +02001328 cwd = (uint16_t)xsave->region[XSAVE_FCW_FSW];
1329 swd = (uint16_t)(xsave->region[XSAVE_FCW_FSW] >> 16);
1330 twd = (uint16_t)xsave->region[XSAVE_FTW_FOP];
1331 env->fpop = (uint16_t)(xsave->region[XSAVE_FTW_FOP] >> 16);
Sheng Yangf1665b22010-06-17 17:53:07 +08001332 env->fpstt = (swd >> 11) & 7;
1333 env->fpus = swd;
1334 env->fpuc = cwd;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001335 for (i = 0; i < 8; ++i) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001336 env->fptags[i] = !((twd >> i) & 1);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001337 }
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001338 memcpy(&env->fpip, &xsave->region[XSAVE_CWD_RIP], sizeof(env->fpip));
1339 memcpy(&env->fpdp, &xsave->region[XSAVE_CWD_RDP], sizeof(env->fpdp));
Sheng Yangf1665b22010-06-17 17:53:07 +08001340 env->mxcsr = xsave->region[XSAVE_MXCSR];
1341 memcpy(env->fpregs, &xsave->region[XSAVE_ST_SPACE],
1342 sizeof env->fpregs);
1343 memcpy(env->xmm_regs, &xsave->region[XSAVE_XMM_SPACE],
1344 sizeof env->xmm_regs);
1345 env->xstate_bv = *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV];
1346 memcpy(env->ymmh_regs, &xsave->region[XSAVE_YMMH_SPACE],
1347 sizeof env->ymmh_regs);
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001348 memcpy(env->bnd_regs, &xsave->region[XSAVE_BNDREGS],
1349 sizeof env->bnd_regs);
1350 memcpy(&env->bndcs_regs, &xsave->region[XSAVE_BNDCSR],
1351 sizeof(env->bndcs_regs));
Sheng Yangf1665b22010-06-17 17:53:07 +08001352 return 0;
Sheng Yangf1665b22010-06-17 17:53:07 +08001353}
1354
Andreas Färber1bc22652012-10-31 06:06:49 +01001355static int kvm_get_xcrs(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001356{
Andreas Färber1bc22652012-10-31 06:06:49 +01001357 CPUX86State *env = &cpu->env;
Sheng Yangf1665b22010-06-17 17:53:07 +08001358 int i, ret;
1359 struct kvm_xcrs xcrs;
1360
Jan Kiszkab9bec742010-12-27 16:19:29 +01001361 if (!kvm_has_xcrs()) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001362 return 0;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001363 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001364
Andreas Färber1bc22652012-10-31 06:06:49 +01001365 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001366 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001367 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001368 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001369
Jan Kiszkab9bec742010-12-27 16:19:29 +01001370 for (i = 0; i < xcrs.nr_xcrs; i++) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001371 /* Only support xcr0 now */
Paolo Bonzini0fd53fe2013-10-17 16:47:52 +02001372 if (xcrs.xcrs[i].xcr == 0) {
1373 env->xcr0 = xcrs.xcrs[i].value;
Sheng Yangf1665b22010-06-17 17:53:07 +08001374 break;
1375 }
Jan Kiszkab9bec742010-12-27 16:19:29 +01001376 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001377 return 0;
Sheng Yangf1665b22010-06-17 17:53:07 +08001378}
1379
Andreas Färber1bc22652012-10-31 06:06:49 +01001380static int kvm_get_sregs(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001381{
Andreas Färber1bc22652012-10-31 06:06:49 +01001382 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001383 struct kvm_sregs sregs;
1384 uint32_t hflags;
Jan Kiszka0e607a82009-11-06 19:39:24 +01001385 int bit, i, ret;
aliguori05330442008-11-05 16:29:27 +00001386
Andreas Färber1bc22652012-10-31 06:06:49 +01001387 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001388 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001389 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001390 }
aliguori05330442008-11-05 16:29:27 +00001391
Jan Kiszka0e607a82009-11-06 19:39:24 +01001392 /* There can only be one pending IRQ set in the bitmap at a time, so try
1393 to find it and save its number instead (-1 for none). */
1394 env->interrupt_injected = -1;
1395 for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) {
1396 if (sregs.interrupt_bitmap[i]) {
1397 bit = ctz64(sregs.interrupt_bitmap[i]);
1398 env->interrupt_injected = i * 64 + bit;
1399 break;
1400 }
1401 }
aliguori05330442008-11-05 16:29:27 +00001402
1403 get_seg(&env->segs[R_CS], &sregs.cs);
1404 get_seg(&env->segs[R_DS], &sregs.ds);
1405 get_seg(&env->segs[R_ES], &sregs.es);
1406 get_seg(&env->segs[R_FS], &sregs.fs);
1407 get_seg(&env->segs[R_GS], &sregs.gs);
1408 get_seg(&env->segs[R_SS], &sregs.ss);
1409
1410 get_seg(&env->tr, &sregs.tr);
1411 get_seg(&env->ldt, &sregs.ldt);
1412
1413 env->idt.limit = sregs.idt.limit;
1414 env->idt.base = sregs.idt.base;
1415 env->gdt.limit = sregs.gdt.limit;
1416 env->gdt.base = sregs.gdt.base;
1417
1418 env->cr[0] = sregs.cr0;
1419 env->cr[2] = sregs.cr2;
1420 env->cr[3] = sregs.cr3;
1421 env->cr[4] = sregs.cr4;
1422
aliguori05330442008-11-05 16:29:27 +00001423 env->efer = sregs.efer;
Jan Kiszkacce47512011-10-26 13:09:45 +02001424
1425 /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */
aliguori05330442008-11-05 16:29:27 +00001426
Jan Kiszkab9bec742010-12-27 16:19:29 +01001427#define HFLAG_COPY_MASK \
1428 ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \
1429 HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \
1430 HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \
1431 HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK)
aliguori05330442008-11-05 16:29:27 +00001432
1433 hflags = (env->segs[R_CS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
1434 hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT);
1435 hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) &
Jan Kiszkab9bec742010-12-27 16:19:29 +01001436 (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK);
aliguori05330442008-11-05 16:29:27 +00001437 hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK));
1438 hflags |= (env->cr[4] & CR4_OSFXSR_MASK) <<
Jan Kiszkab9bec742010-12-27 16:19:29 +01001439 (HF_OSFXSR_SHIFT - CR4_OSFXSR_SHIFT);
aliguori05330442008-11-05 16:29:27 +00001440
1441 if (env->efer & MSR_EFER_LMA) {
1442 hflags |= HF_LMA_MASK;
1443 }
1444
1445 if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) {
1446 hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1447 } else {
1448 hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >>
Jan Kiszkab9bec742010-12-27 16:19:29 +01001449 (DESC_B_SHIFT - HF_CS32_SHIFT);
aliguori05330442008-11-05 16:29:27 +00001450 hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >>
Jan Kiszkab9bec742010-12-27 16:19:29 +01001451 (DESC_B_SHIFT - HF_SS32_SHIFT);
1452 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) ||
1453 !(hflags & HF_CS32_MASK)) {
1454 hflags |= HF_ADDSEG_MASK;
1455 } else {
1456 hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base |
1457 env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT;
1458 }
aliguori05330442008-11-05 16:29:27 +00001459 }
1460 env->hflags = (env->hflags & HFLAG_COPY_MASK) | hflags;
aliguori05330442008-11-05 16:29:27 +00001461
1462 return 0;
1463}
1464
Andreas Färber1bc22652012-10-31 06:06:49 +01001465static int kvm_get_msrs(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001466{
Andreas Färber1bc22652012-10-31 06:06:49 +01001467 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001468 struct {
1469 struct kvm_msrs info;
1470 struct kvm_msr_entry entries[100];
1471 } msr_data;
1472 struct kvm_msr_entry *msrs = msr_data.entries;
1473 int ret, i, n;
1474
1475 n = 0;
1476 msrs[n++].index = MSR_IA32_SYSENTER_CS;
1477 msrs[n++].index = MSR_IA32_SYSENTER_ESP;
1478 msrs[n++].index = MSR_IA32_SYSENTER_EIP;
Jan Kiszka0c032662011-03-15 12:26:23 +01001479 msrs[n++].index = MSR_PAT;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001480 if (has_msr_star) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001481 msrs[n++].index = MSR_STAR;
1482 }
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001483 if (has_msr_hsave_pa) {
Marcelo Tosatti75b10c42010-10-21 13:35:02 -02001484 msrs[n++].index = MSR_VM_HSAVE_PA;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001485 }
Will Auldf28558d2012-11-26 21:32:18 -08001486 if (has_msr_tsc_adjust) {
1487 msrs[n++].index = MSR_TSC_ADJUST;
1488 }
Liu, Jinsongaa82ba52011-10-05 16:52:32 -03001489 if (has_msr_tsc_deadline) {
1490 msrs[n++].index = MSR_IA32_TSCDEADLINE;
1491 }
Avi Kivity21e87c42011-10-04 16:26:35 +02001492 if (has_msr_misc_enable) {
1493 msrs[n++].index = MSR_IA32_MISC_ENABLE;
1494 }
Liu Jinsongdf676962013-08-19 09:33:30 +08001495 if (has_msr_feature_control) {
1496 msrs[n++].index = MSR_IA32_FEATURE_CONTROL;
1497 }
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001498 if (has_msr_bndcfgs) {
1499 msrs[n++].index = MSR_IA32_BNDCFGS;
1500 }
Glauber Costab8cc45d2011-02-03 14:19:53 -05001501
1502 if (!env->tsc_valid) {
1503 msrs[n++].index = MSR_IA32_TSC;
Luiz Capitulino13548692011-07-29 15:36:43 -03001504 env->tsc_valid = !runstate_is_running();
Glauber Costab8cc45d2011-02-03 14:19:53 -05001505 }
1506
aliguori05330442008-11-05 16:29:27 +00001507#ifdef TARGET_X86_64
Marcelo Tosatti25d2e362010-10-21 13:35:04 -02001508 if (lm_capable_kernel) {
1509 msrs[n++].index = MSR_CSTAR;
1510 msrs[n++].index = MSR_KERNELGSBASE;
1511 msrs[n++].index = MSR_FMASK;
1512 msrs[n++].index = MSR_LSTAR;
1513 }
aliguori05330442008-11-05 16:29:27 +00001514#endif
Glauber Costa1a036752009-10-22 10:26:56 -02001515 msrs[n++].index = MSR_KVM_SYSTEM_TIME;
1516 msrs[n++].index = MSR_KVM_WALL_CLOCK;
Jan Kiszkac5999bf2011-01-21 21:48:22 +01001517 if (has_msr_async_pf_en) {
1518 msrs[n++].index = MSR_KVM_ASYNC_PF_EN;
1519 }
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +03001520 if (has_msr_pv_eoi_en) {
1521 msrs[n++].index = MSR_KVM_PV_EOI_EN;
1522 }
Marcelo Tosatti917367a2013-02-19 23:27:20 -03001523 if (has_msr_kvm_steal_time) {
1524 msrs[n++].index = MSR_KVM_STEAL_TIME;
1525 }
Paolo Bonzini0d894362013-07-25 17:05:22 +02001526 if (has_msr_architectural_pmu) {
1527 msrs[n++].index = MSR_CORE_PERF_FIXED_CTR_CTRL;
1528 msrs[n++].index = MSR_CORE_PERF_GLOBAL_CTRL;
1529 msrs[n++].index = MSR_CORE_PERF_GLOBAL_STATUS;
1530 msrs[n++].index = MSR_CORE_PERF_GLOBAL_OVF_CTRL;
1531 for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
1532 msrs[n++].index = MSR_CORE_PERF_FIXED_CTR0 + i;
1533 }
1534 for (i = 0; i < num_architectural_pmu_counters; i++) {
1535 msrs[n++].index = MSR_P6_PERFCTR0 + i;
1536 msrs[n++].index = MSR_P6_EVNTSEL0 + i;
1537 }
1538 }
Glauber Costa1a036752009-10-22 10:26:56 -02001539
Marcelo Tosatti57780492010-10-11 15:31:22 -03001540 if (env->mcg_cap) {
1541 msrs[n++].index = MSR_MCG_STATUS;
1542 msrs[n++].index = MSR_MCG_CTL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001543 for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
Marcelo Tosatti57780492010-10-11 15:31:22 -03001544 msrs[n++].index = MSR_MC0_CTL + i;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001545 }
Marcelo Tosatti57780492010-10-11 15:31:22 -03001546 }
Marcelo Tosatti57780492010-10-11 15:31:22 -03001547
Vadim Rozenfeld1c90ef22014-01-24 00:40:47 +11001548 if (has_msr_hv_hypercall) {
1549 msrs[n++].index = HV_X64_MSR_HYPERCALL;
1550 msrs[n++].index = HV_X64_MSR_GUEST_OS_ID;
1551 }
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001552 if (has_msr_hv_vapic) {
1553 msrs[n++].index = HV_X64_MSR_APIC_ASSIST_PAGE;
1554 }
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +11001555 if (has_msr_hv_tsc) {
1556 msrs[n++].index = HV_X64_MSR_REFERENCE_TSC;
1557 }
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001558
aliguori05330442008-11-05 16:29:27 +00001559 msr_data.info.nmsrs = n;
Andreas Färber1bc22652012-10-31 06:06:49 +01001560 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001561 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001562 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001563 }
aliguori05330442008-11-05 16:29:27 +00001564
1565 for (i = 0; i < ret; i++) {
Paolo Bonzini0d894362013-07-25 17:05:22 +02001566 uint32_t index = msrs[i].index;
1567 switch (index) {
aliguori05330442008-11-05 16:29:27 +00001568 case MSR_IA32_SYSENTER_CS:
1569 env->sysenter_cs = msrs[i].data;
1570 break;
1571 case MSR_IA32_SYSENTER_ESP:
1572 env->sysenter_esp = msrs[i].data;
1573 break;
1574 case MSR_IA32_SYSENTER_EIP:
1575 env->sysenter_eip = msrs[i].data;
1576 break;
Jan Kiszka0c032662011-03-15 12:26:23 +01001577 case MSR_PAT:
1578 env->pat = msrs[i].data;
1579 break;
aliguori05330442008-11-05 16:29:27 +00001580 case MSR_STAR:
1581 env->star = msrs[i].data;
1582 break;
1583#ifdef TARGET_X86_64
1584 case MSR_CSTAR:
1585 env->cstar = msrs[i].data;
1586 break;
1587 case MSR_KERNELGSBASE:
1588 env->kernelgsbase = msrs[i].data;
1589 break;
1590 case MSR_FMASK:
1591 env->fmask = msrs[i].data;
1592 break;
1593 case MSR_LSTAR:
1594 env->lstar = msrs[i].data;
1595 break;
1596#endif
1597 case MSR_IA32_TSC:
1598 env->tsc = msrs[i].data;
1599 break;
Will Auldf28558d2012-11-26 21:32:18 -08001600 case MSR_TSC_ADJUST:
1601 env->tsc_adjust = msrs[i].data;
1602 break;
Liu, Jinsongaa82ba52011-10-05 16:52:32 -03001603 case MSR_IA32_TSCDEADLINE:
1604 env->tsc_deadline = msrs[i].data;
1605 break;
Marcelo Tosattiaa851e32010-10-21 13:35:01 -02001606 case MSR_VM_HSAVE_PA:
1607 env->vm_hsave = msrs[i].data;
1608 break;
Glauber Costa1a036752009-10-22 10:26:56 -02001609 case MSR_KVM_SYSTEM_TIME:
1610 env->system_time_msr = msrs[i].data;
1611 break;
1612 case MSR_KVM_WALL_CLOCK:
1613 env->wall_clock_msr = msrs[i].data;
1614 break;
Marcelo Tosatti57780492010-10-11 15:31:22 -03001615 case MSR_MCG_STATUS:
1616 env->mcg_status = msrs[i].data;
1617 break;
1618 case MSR_MCG_CTL:
1619 env->mcg_ctl = msrs[i].data;
1620 break;
Avi Kivity21e87c42011-10-04 16:26:35 +02001621 case MSR_IA32_MISC_ENABLE:
1622 env->msr_ia32_misc_enable = msrs[i].data;
1623 break;
Arthur Chunqi Li0779cae2013-07-07 23:13:37 +08001624 case MSR_IA32_FEATURE_CONTROL:
1625 env->msr_ia32_feature_control = msrs[i].data;
Liu Jinsongdf676962013-08-19 09:33:30 +08001626 break;
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001627 case MSR_IA32_BNDCFGS:
1628 env->msr_bndcfgs = msrs[i].data;
1629 break;
Marcelo Tosatti57780492010-10-11 15:31:22 -03001630 default:
Marcelo Tosatti57780492010-10-11 15:31:22 -03001631 if (msrs[i].index >= MSR_MC0_CTL &&
1632 msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
1633 env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data;
Marcelo Tosatti57780492010-10-11 15:31:22 -03001634 }
Hidetoshi Setod8da8572010-10-21 17:23:14 +09001635 break;
Gleb Natapovf6584ee2010-10-24 14:27:55 +02001636 case MSR_KVM_ASYNC_PF_EN:
1637 env->async_pf_en_msr = msrs[i].data;
1638 break;
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +03001639 case MSR_KVM_PV_EOI_EN:
1640 env->pv_eoi_en_msr = msrs[i].data;
1641 break;
Marcelo Tosatti917367a2013-02-19 23:27:20 -03001642 case MSR_KVM_STEAL_TIME:
1643 env->steal_time_msr = msrs[i].data;
1644 break;
Paolo Bonzini0d894362013-07-25 17:05:22 +02001645 case MSR_CORE_PERF_FIXED_CTR_CTRL:
1646 env->msr_fixed_ctr_ctrl = msrs[i].data;
1647 break;
1648 case MSR_CORE_PERF_GLOBAL_CTRL:
1649 env->msr_global_ctrl = msrs[i].data;
1650 break;
1651 case MSR_CORE_PERF_GLOBAL_STATUS:
1652 env->msr_global_status = msrs[i].data;
1653 break;
1654 case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
1655 env->msr_global_ovf_ctrl = msrs[i].data;
1656 break;
1657 case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1:
1658 env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data;
1659 break;
1660 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1:
1661 env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data;
1662 break;
1663 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1:
1664 env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data;
1665 break;
Vadim Rozenfeld1c90ef22014-01-24 00:40:47 +11001666 case HV_X64_MSR_HYPERCALL:
1667 env->msr_hv_hypercall = msrs[i].data;
1668 break;
1669 case HV_X64_MSR_GUEST_OS_ID:
1670 env->msr_hv_guest_os_id = msrs[i].data;
1671 break;
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001672 case HV_X64_MSR_APIC_ASSIST_PAGE:
1673 env->msr_hv_vapic = msrs[i].data;
1674 break;
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +11001675 case HV_X64_MSR_REFERENCE_TSC:
1676 env->msr_hv_tsc = msrs[i].data;
1677 break;
aliguori05330442008-11-05 16:29:27 +00001678 }
1679 }
1680
1681 return 0;
1682}
1683
Andreas Färber1bc22652012-10-31 06:06:49 +01001684static int kvm_put_mp_state(X86CPU *cpu)
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00001685{
Andreas Färber1bc22652012-10-31 06:06:49 +01001686 struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state };
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00001687
Andreas Färber1bc22652012-10-31 06:06:49 +01001688 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state);
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00001689}
1690
Andreas Färber23d02d92012-05-03 16:56:46 +02001691static int kvm_get_mp_state(X86CPU *cpu)
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00001692{
Andreas Färber259186a2013-01-17 18:51:17 +01001693 CPUState *cs = CPU(cpu);
Andreas Färber23d02d92012-05-03 16:56:46 +02001694 CPUX86State *env = &cpu->env;
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00001695 struct kvm_mp_state mp_state;
1696 int ret;
1697
Andreas Färber259186a2013-01-17 18:51:17 +01001698 ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state);
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00001699 if (ret < 0) {
1700 return ret;
1701 }
1702 env->mp_state = mp_state.mp_state;
Jan Kiszkac14750e2011-01-21 21:48:10 +01001703 if (kvm_irqchip_in_kernel()) {
Andreas Färber259186a2013-01-17 18:51:17 +01001704 cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED);
Jan Kiszkac14750e2011-01-21 21:48:10 +01001705 }
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00001706 return 0;
1707}
1708
Andreas Färber1bc22652012-10-31 06:06:49 +01001709static int kvm_get_apic(X86CPU *cpu)
Jan Kiszka680c1c62011-10-16 13:23:26 +02001710{
Chen Fan02e51482013-12-23 17:04:02 +08001711 DeviceState *apic = cpu->apic_state;
Jan Kiszka680c1c62011-10-16 13:23:26 +02001712 struct kvm_lapic_state kapic;
1713 int ret;
1714
Jan Kiszka3d4b2642012-01-31 19:17:52 +01001715 if (apic && kvm_irqchip_in_kernel()) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001716 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic);
Jan Kiszka680c1c62011-10-16 13:23:26 +02001717 if (ret < 0) {
1718 return ret;
1719 }
1720
1721 kvm_get_apic_state(apic, &kapic);
1722 }
1723 return 0;
1724}
1725
Andreas Färber1bc22652012-10-31 06:06:49 +01001726static int kvm_put_apic(X86CPU *cpu)
Jan Kiszka680c1c62011-10-16 13:23:26 +02001727{
Chen Fan02e51482013-12-23 17:04:02 +08001728 DeviceState *apic = cpu->apic_state;
Jan Kiszka680c1c62011-10-16 13:23:26 +02001729 struct kvm_lapic_state kapic;
1730
Jan Kiszka3d4b2642012-01-31 19:17:52 +01001731 if (apic && kvm_irqchip_in_kernel()) {
Jan Kiszka680c1c62011-10-16 13:23:26 +02001732 kvm_put_apic_state(apic, &kapic);
1733
Andreas Färber1bc22652012-10-31 06:06:49 +01001734 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_LAPIC, &kapic);
Jan Kiszka680c1c62011-10-16 13:23:26 +02001735 }
1736 return 0;
1737}
1738
Andreas Färber1bc22652012-10-31 06:06:49 +01001739static int kvm_put_vcpu_events(X86CPU *cpu, int level)
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001740{
Andreas Färber1bc22652012-10-31 06:06:49 +01001741 CPUX86State *env = &cpu->env;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001742 struct kvm_vcpu_events events;
1743
1744 if (!kvm_has_vcpu_events()) {
1745 return 0;
1746 }
1747
Jan Kiszka31827372009-12-14 12:26:17 +01001748 events.exception.injected = (env->exception_injected >= 0);
1749 events.exception.nr = env->exception_injected;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001750 events.exception.has_error_code = env->has_error_code;
1751 events.exception.error_code = env->error_code;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02001752 events.exception.pad = 0;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001753
1754 events.interrupt.injected = (env->interrupt_injected >= 0);
1755 events.interrupt.nr = env->interrupt_injected;
1756 events.interrupt.soft = env->soft_interrupt;
1757
1758 events.nmi.injected = env->nmi_injected;
1759 events.nmi.pending = env->nmi_pending;
1760 events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK);
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02001761 events.nmi.pad = 0;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001762
1763 events.sipi_vector = env->sipi_vector;
1764
Jan Kiszkaea643052010-03-01 19:10:31 +01001765 events.flags = 0;
1766 if (level >= KVM_PUT_RESET_STATE) {
1767 events.flags |=
1768 KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR;
1769 }
Jan Kiszkaaee028b2010-01-28 09:30:51 +01001770
Andreas Färber1bc22652012-10-31 06:06:49 +01001771 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events);
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001772}
1773
Andreas Färber1bc22652012-10-31 06:06:49 +01001774static int kvm_get_vcpu_events(X86CPU *cpu)
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001775{
Andreas Färber1bc22652012-10-31 06:06:49 +01001776 CPUX86State *env = &cpu->env;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001777 struct kvm_vcpu_events events;
1778 int ret;
1779
1780 if (!kvm_has_vcpu_events()) {
1781 return 0;
1782 }
1783
Andreas Färber1bc22652012-10-31 06:06:49 +01001784 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events);
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001785 if (ret < 0) {
1786 return ret;
1787 }
Jan Kiszka31827372009-12-14 12:26:17 +01001788 env->exception_injected =
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001789 events.exception.injected ? events.exception.nr : -1;
1790 env->has_error_code = events.exception.has_error_code;
1791 env->error_code = events.exception.error_code;
1792
1793 env->interrupt_injected =
1794 events.interrupt.injected ? events.interrupt.nr : -1;
1795 env->soft_interrupt = events.interrupt.soft;
1796
1797 env->nmi_injected = events.nmi.injected;
1798 env->nmi_pending = events.nmi.pending;
1799 if (events.nmi.masked) {
1800 env->hflags2 |= HF2_NMI_MASK;
1801 } else {
1802 env->hflags2 &= ~HF2_NMI_MASK;
1803 }
1804
1805 env->sipi_vector = events.sipi_vector;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001806
1807 return 0;
1808}
1809
Andreas Färber1bc22652012-10-31 06:06:49 +01001810static int kvm_guest_debug_workarounds(X86CPU *cpu)
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001811{
Andreas Färbered2803d2013-06-21 20:20:45 +02001812 CPUState *cs = CPU(cpu);
Andreas Färber1bc22652012-10-31 06:06:49 +01001813 CPUX86State *env = &cpu->env;
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001814 int ret = 0;
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001815 unsigned long reinject_trap = 0;
1816
1817 if (!kvm_has_vcpu_events()) {
1818 if (env->exception_injected == 1) {
1819 reinject_trap = KVM_GUESTDBG_INJECT_DB;
1820 } else if (env->exception_injected == 3) {
1821 reinject_trap = KVM_GUESTDBG_INJECT_BP;
1822 }
1823 env->exception_injected = -1;
1824 }
1825
1826 /*
1827 * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF
1828 * injected via SET_GUEST_DEBUG while updating GP regs. Work around this
1829 * by updating the debug state once again if single-stepping is on.
1830 * Another reason to call kvm_update_guest_debug here is a pending debug
1831 * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to
1832 * reinject them via SET_GUEST_DEBUG.
1833 */
1834 if (reinject_trap ||
Andreas Färbered2803d2013-06-21 20:20:45 +02001835 (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) {
Stefan Weil38e478e2013-07-25 20:50:21 +02001836 ret = kvm_update_guest_debug(cs, reinject_trap);
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001837 }
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001838 return ret;
1839}
1840
Andreas Färber1bc22652012-10-31 06:06:49 +01001841static int kvm_put_debugregs(X86CPU *cpu)
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001842{
Andreas Färber1bc22652012-10-31 06:06:49 +01001843 CPUX86State *env = &cpu->env;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001844 struct kvm_debugregs dbgregs;
1845 int i;
1846
1847 if (!kvm_has_debugregs()) {
1848 return 0;
1849 }
1850
1851 for (i = 0; i < 4; i++) {
1852 dbgregs.db[i] = env->dr[i];
1853 }
1854 dbgregs.dr6 = env->dr[6];
1855 dbgregs.dr7 = env->dr[7];
1856 dbgregs.flags = 0;
1857
Andreas Färber1bc22652012-10-31 06:06:49 +01001858 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs);
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001859}
1860
Andreas Färber1bc22652012-10-31 06:06:49 +01001861static int kvm_get_debugregs(X86CPU *cpu)
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001862{
Andreas Färber1bc22652012-10-31 06:06:49 +01001863 CPUX86State *env = &cpu->env;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001864 struct kvm_debugregs dbgregs;
1865 int i, ret;
1866
1867 if (!kvm_has_debugregs()) {
1868 return 0;
1869 }
1870
Andreas Färber1bc22652012-10-31 06:06:49 +01001871 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs);
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001872 if (ret < 0) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001873 return ret;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001874 }
1875 for (i = 0; i < 4; i++) {
1876 env->dr[i] = dbgregs.db[i];
1877 }
1878 env->dr[4] = env->dr[6] = dbgregs.dr6;
1879 env->dr[5] = env->dr[7] = dbgregs.dr7;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001880
1881 return 0;
1882}
1883
Andreas Färber20d695a2012-10-31 06:57:49 +01001884int kvm_arch_put_registers(CPUState *cpu, int level)
aliguori05330442008-11-05 16:29:27 +00001885{
Andreas Färber20d695a2012-10-31 06:57:49 +01001886 X86CPU *x86_cpu = X86_CPU(cpu);
aliguori05330442008-11-05 16:29:27 +00001887 int ret;
1888
Andreas Färber2fa45342012-05-02 23:38:39 +02001889 assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu));
Jan Kiszkadbaa07c2010-05-04 09:45:26 -03001890
Jan Kiszka6bdf8632013-12-17 20:05:13 +01001891 if (level >= KVM_PUT_RESET_STATE && has_msr_feature_control) {
1892 ret = kvm_put_msr_feature_control(x86_cpu);
1893 if (ret < 0) {
1894 return ret;
1895 }
1896 }
1897
Andreas Färber1bc22652012-10-31 06:06:49 +01001898 ret = kvm_getput_regs(x86_cpu, 1);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001899 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001900 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001901 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001902 ret = kvm_put_xsave(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001903 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001904 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001905 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001906 ret = kvm_put_xcrs(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001907 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001908 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001909 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001910 ret = kvm_put_sregs(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001911 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001912 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001913 }
Jan Kiszkaab443472011-03-02 08:56:14 +01001914 /* must be before kvm_put_msrs */
Andreas Färber1bc22652012-10-31 06:06:49 +01001915 ret = kvm_inject_mce_oldstyle(x86_cpu);
Jan Kiszkaab443472011-03-02 08:56:14 +01001916 if (ret < 0) {
1917 return ret;
1918 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001919 ret = kvm_put_msrs(x86_cpu, level);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001920 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001921 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001922 }
Jan Kiszkaea643052010-03-01 19:10:31 +01001923 if (level >= KVM_PUT_RESET_STATE) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001924 ret = kvm_put_mp_state(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001925 if (ret < 0) {
Jan Kiszkaea643052010-03-01 19:10:31 +01001926 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001927 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001928 ret = kvm_put_apic(x86_cpu);
Jan Kiszka680c1c62011-10-16 13:23:26 +02001929 if (ret < 0) {
1930 return ret;
1931 }
Jan Kiszkaea643052010-03-01 19:10:31 +01001932 }
Marcelo Tosatti7477cd32013-08-19 14:13:42 -03001933
1934 ret = kvm_put_tscdeadline_msr(x86_cpu);
1935 if (ret < 0) {
1936 return ret;
1937 }
1938
Andreas Färber1bc22652012-10-31 06:06:49 +01001939 ret = kvm_put_vcpu_events(x86_cpu, level);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001940 if (ret < 0) {
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001941 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001942 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001943 ret = kvm_put_debugregs(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001944 if (ret < 0) {
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001945 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001946 }
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001947 /* must be last */
Andreas Färber1bc22652012-10-31 06:06:49 +01001948 ret = kvm_guest_debug_workarounds(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001949 if (ret < 0) {
Jan Kiszkab0b1d692010-03-01 19:10:29 +01001950 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001951 }
aliguori05330442008-11-05 16:29:27 +00001952 return 0;
1953}
1954
Andreas Färber20d695a2012-10-31 06:57:49 +01001955int kvm_arch_get_registers(CPUState *cs)
aliguori05330442008-11-05 16:29:27 +00001956{
Andreas Färber20d695a2012-10-31 06:57:49 +01001957 X86CPU *cpu = X86_CPU(cs);
aliguori05330442008-11-05 16:29:27 +00001958 int ret;
1959
Andreas Färber20d695a2012-10-31 06:57:49 +01001960 assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs));
Jan Kiszkadbaa07c2010-05-04 09:45:26 -03001961
Andreas Färber1bc22652012-10-31 06:06:49 +01001962 ret = kvm_getput_regs(cpu, 0);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001963 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001964 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001965 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001966 ret = kvm_get_xsave(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001967 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001968 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001969 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001970 ret = kvm_get_xcrs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001971 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001972 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001973 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001974 ret = kvm_get_sregs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001975 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001976 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001977 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001978 ret = kvm_get_msrs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001979 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001980 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001981 }
Andreas Färber23d02d92012-05-03 16:56:46 +02001982 ret = kvm_get_mp_state(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001983 if (ret < 0) {
Jan Kiszka5a2e3c22009-11-25 00:31:03 +01001984 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001985 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001986 ret = kvm_get_apic(cpu);
Jan Kiszka680c1c62011-10-16 13:23:26 +02001987 if (ret < 0) {
1988 return ret;
1989 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001990 ret = kvm_get_vcpu_events(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001991 if (ret < 0) {
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01001992 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001993 }
Andreas Färber1bc22652012-10-31 06:06:49 +01001994 ret = kvm_get_debugregs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001995 if (ret < 0) {
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01001996 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001997 }
aliguori05330442008-11-05 16:29:27 +00001998 return 0;
1999}
2000
Andreas Färber20d695a2012-10-31 06:57:49 +01002001void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run)
aliguori05330442008-11-05 16:29:27 +00002002{
Andreas Färber20d695a2012-10-31 06:57:49 +01002003 X86CPU *x86_cpu = X86_CPU(cpu);
2004 CPUX86State *env = &x86_cpu->env;
Jan Kiszkace377af2011-02-07 12:19:21 +01002005 int ret;
2006
Lai Jiangshan276ce812010-12-10 15:42:53 +08002007 /* Inject NMI */
Andreas Färber259186a2013-01-17 18:51:17 +01002008 if (cpu->interrupt_request & CPU_INTERRUPT_NMI) {
2009 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
Lai Jiangshan276ce812010-12-10 15:42:53 +08002010 DPRINTF("injected NMI\n");
Andreas Färber1bc22652012-10-31 06:06:49 +01002011 ret = kvm_vcpu_ioctl(cpu, KVM_NMI);
Jan Kiszkace377af2011-02-07 12:19:21 +01002012 if (ret < 0) {
2013 fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
2014 strerror(-ret));
2015 }
Lai Jiangshan276ce812010-12-10 15:42:53 +08002016 }
2017
Paolo Bonzinie0723c42013-03-08 19:21:50 +01002018 /* Force the VCPU out of its inner loop to process any INIT requests
2019 * or (for userspace APIC, but it is cheap to combine the checks here)
2020 * pending TPR access reports.
2021 */
2022 if (cpu->interrupt_request & (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) {
2023 cpu->exit_request = 1;
2024 }
aliguori05330442008-11-05 16:29:27 +00002025
Paolo Bonzinie0723c42013-03-08 19:21:50 +01002026 if (!kvm_irqchip_in_kernel()) {
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002027 /* Try to inject an interrupt if the guest can accept it */
2028 if (run->ready_for_interrupt_injection &&
Andreas Färber259186a2013-01-17 18:51:17 +01002029 (cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002030 (env->eflags & IF_MASK)) {
2031 int irq;
aliguori05330442008-11-05 16:29:27 +00002032
Andreas Färber259186a2013-01-17 18:51:17 +01002033 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002034 irq = cpu_get_pic_interrupt(env);
2035 if (irq >= 0) {
2036 struct kvm_interrupt intr;
2037
2038 intr.irq = irq;
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002039 DPRINTF("injected interrupt %d\n", irq);
Andreas Färber1bc22652012-10-31 06:06:49 +01002040 ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr);
Jan Kiszkace377af2011-02-07 12:19:21 +01002041 if (ret < 0) {
2042 fprintf(stderr,
2043 "KVM: injection failed, interrupt lost (%s)\n",
2044 strerror(-ret));
2045 }
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002046 }
2047 }
2048
2049 /* If we have an interrupt but the guest is not ready to receive an
2050 * interrupt, request an interrupt window exit. This will
2051 * cause a return to userspace as soon as the guest is ready to
2052 * receive interrupts. */
Andreas Färber259186a2013-01-17 18:51:17 +01002053 if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) {
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002054 run->request_interrupt_window = 1;
2055 } else {
2056 run->request_interrupt_window = 0;
2057 }
2058
2059 DPRINTF("setting tpr\n");
Chen Fan02e51482013-12-23 17:04:02 +08002060 run->cr8 = cpu_get_apic_tpr(x86_cpu->apic_state);
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002061 }
aliguori05330442008-11-05 16:29:27 +00002062}
2063
Andreas Färber20d695a2012-10-31 06:57:49 +01002064void kvm_arch_post_run(CPUState *cpu, struct kvm_run *run)
aliguori05330442008-11-05 16:29:27 +00002065{
Andreas Färber20d695a2012-10-31 06:57:49 +01002066 X86CPU *x86_cpu = X86_CPU(cpu);
2067 CPUX86State *env = &x86_cpu->env;
2068
Jan Kiszkab9bec742010-12-27 16:19:29 +01002069 if (run->if_flag) {
aliguori05330442008-11-05 16:29:27 +00002070 env->eflags |= IF_MASK;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002071 } else {
aliguori05330442008-11-05 16:29:27 +00002072 env->eflags &= ~IF_MASK;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002073 }
Chen Fan02e51482013-12-23 17:04:02 +08002074 cpu_set_apic_tpr(x86_cpu->apic_state, run->cr8);
2075 cpu_set_apic_base(x86_cpu->apic_state, run->apic_base);
aliguori05330442008-11-05 16:29:27 +00002076}
2077
Andreas Färber20d695a2012-10-31 06:57:49 +01002078int kvm_arch_process_async_events(CPUState *cs)
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002079{
Andreas Färber20d695a2012-10-31 06:57:49 +01002080 X86CPU *cpu = X86_CPU(cs);
2081 CPUX86State *env = &cpu->env;
Andreas Färber232fc232012-05-05 01:14:41 +02002082
Andreas Färber259186a2013-01-17 18:51:17 +01002083 if (cs->interrupt_request & CPU_INTERRUPT_MCE) {
Jan Kiszkaab443472011-03-02 08:56:14 +01002084 /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */
2085 assert(env->mcg_cap);
2086
Andreas Färber259186a2013-01-17 18:51:17 +01002087 cs->interrupt_request &= ~CPU_INTERRUPT_MCE;
Jan Kiszkaab443472011-03-02 08:56:14 +01002088
Andreas Färberdd1750d2013-05-01 13:45:44 +02002089 kvm_cpu_synchronize_state(cs);
Jan Kiszkaab443472011-03-02 08:56:14 +01002090
2091 if (env->exception_injected == EXCP08_DBLE) {
2092 /* this means triple fault */
2093 qemu_system_reset_request();
Andreas Färberfcd7d002012-12-17 08:02:44 +01002094 cs->exit_request = 1;
Jan Kiszkaab443472011-03-02 08:56:14 +01002095 return 0;
2096 }
2097 env->exception_injected = EXCP12_MCHK;
2098 env->has_error_code = 0;
2099
Andreas Färber259186a2013-01-17 18:51:17 +01002100 cs->halted = 0;
Jan Kiszkaab443472011-03-02 08:56:14 +01002101 if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) {
2102 env->mp_state = KVM_MP_STATE_RUNNABLE;
2103 }
2104 }
2105
Paolo Bonzinie0723c42013-03-08 19:21:50 +01002106 if (cs->interrupt_request & CPU_INTERRUPT_INIT) {
2107 kvm_cpu_synchronize_state(cs);
2108 do_cpu_init(cpu);
2109 }
2110
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002111 if (kvm_irqchip_in_kernel()) {
2112 return 0;
2113 }
2114
Andreas Färber259186a2013-01-17 18:51:17 +01002115 if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
2116 cs->interrupt_request &= ~CPU_INTERRUPT_POLL;
Chen Fan02e51482013-12-23 17:04:02 +08002117 apic_poll_irq(cpu->apic_state);
Jan Kiszka5d62c432012-07-09 16:42:32 +02002118 }
Andreas Färber259186a2013-01-17 18:51:17 +01002119 if (((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
Jan Kiszka4601f7b2011-03-15 12:26:19 +01002120 (env->eflags & IF_MASK)) ||
Andreas Färber259186a2013-01-17 18:51:17 +01002121 (cs->interrupt_request & CPU_INTERRUPT_NMI)) {
2122 cs->halted = 0;
Jan Kiszka6792a572011-02-07 12:19:18 +01002123 }
Andreas Färber259186a2013-01-17 18:51:17 +01002124 if (cs->interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färberdd1750d2013-05-01 13:45:44 +02002125 kvm_cpu_synchronize_state(cs);
Andreas Färber232fc232012-05-05 01:14:41 +02002126 do_cpu_sipi(cpu);
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002127 }
Andreas Färber259186a2013-01-17 18:51:17 +01002128 if (cs->interrupt_request & CPU_INTERRUPT_TPR) {
2129 cs->interrupt_request &= ~CPU_INTERRUPT_TPR;
Andreas Färberdd1750d2013-05-01 13:45:44 +02002130 kvm_cpu_synchronize_state(cs);
Chen Fan02e51482013-12-23 17:04:02 +08002131 apic_handle_tpr_access_report(cpu->apic_state, env->eip,
Jan Kiszkad362e752012-02-17 18:31:17 +01002132 env->tpr_access_type);
2133 }
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002134
Andreas Färber259186a2013-01-17 18:51:17 +01002135 return cs->halted;
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002136}
2137
Andreas Färber839b5632012-05-03 17:00:31 +02002138static int kvm_handle_halt(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00002139{
Andreas Färber259186a2013-01-17 18:51:17 +01002140 CPUState *cs = CPU(cpu);
Andreas Färber839b5632012-05-03 17:00:31 +02002141 CPUX86State *env = &cpu->env;
2142
Andreas Färber259186a2013-01-17 18:51:17 +01002143 if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
aliguori05330442008-11-05 16:29:27 +00002144 (env->eflags & IF_MASK)) &&
Andreas Färber259186a2013-01-17 18:51:17 +01002145 !(cs->interrupt_request & CPU_INTERRUPT_NMI)) {
2146 cs->halted = 1;
Jan Kiszkabb4ea392011-03-15 12:26:28 +01002147 return EXCP_HLT;
aliguori05330442008-11-05 16:29:27 +00002148 }
2149
Jan Kiszkabb4ea392011-03-15 12:26:28 +01002150 return 0;
aliguori05330442008-11-05 16:29:27 +00002151}
2152
Andreas Färberf7575c962012-12-01 06:18:14 +01002153static int kvm_handle_tpr_access(X86CPU *cpu)
Jan Kiszkad362e752012-02-17 18:31:17 +01002154{
Andreas Färberf7575c962012-12-01 06:18:14 +01002155 CPUState *cs = CPU(cpu);
2156 struct kvm_run *run = cs->kvm_run;
Jan Kiszkad362e752012-02-17 18:31:17 +01002157
Chen Fan02e51482013-12-23 17:04:02 +08002158 apic_handle_tpr_access_report(cpu->apic_state, run->tpr_access.rip,
Jan Kiszkad362e752012-02-17 18:31:17 +01002159 run->tpr_access.is_write ? TPR_ACCESS_WRITE
2160 : TPR_ACCESS_READ);
2161 return 1;
2162}
2163
Andreas Färberf17ec442013-06-29 19:40:58 +02002164int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
aliguorie22a25c2009-03-12 20:12:48 +00002165{
Juan Quintela38972932009-09-23 01:19:02 +02002166 static const uint8_t int3 = 0xcc;
aliguori64bf3f42009-03-28 17:51:40 +00002167
Andreas Färberf17ec442013-06-29 19:40:58 +02002168 if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) ||
2169 cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002170 return -EINVAL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002171 }
aliguorie22a25c2009-03-12 20:12:48 +00002172 return 0;
2173}
2174
Andreas Färberf17ec442013-06-29 19:40:58 +02002175int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
aliguorie22a25c2009-03-12 20:12:48 +00002176{
2177 uint8_t int3;
2178
Andreas Färberf17ec442013-06-29 19:40:58 +02002179 if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc ||
2180 cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002181 return -EINVAL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002182 }
aliguorie22a25c2009-03-12 20:12:48 +00002183 return 0;
2184}
2185
2186static struct {
2187 target_ulong addr;
2188 int len;
2189 int type;
2190} hw_breakpoint[4];
2191
2192static int nb_hw_breakpoint;
2193
2194static int find_hw_breakpoint(target_ulong addr, int len, int type)
2195{
2196 int n;
2197
Jan Kiszkab9bec742010-12-27 16:19:29 +01002198 for (n = 0; n < nb_hw_breakpoint; n++) {
aliguorie22a25c2009-03-12 20:12:48 +00002199 if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type &&
Jan Kiszkab9bec742010-12-27 16:19:29 +01002200 (hw_breakpoint[n].len == len || len == -1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002201 return n;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002202 }
2203 }
aliguorie22a25c2009-03-12 20:12:48 +00002204 return -1;
2205}
2206
2207int kvm_arch_insert_hw_breakpoint(target_ulong addr,
2208 target_ulong len, int type)
2209{
2210 switch (type) {
2211 case GDB_BREAKPOINT_HW:
2212 len = 1;
2213 break;
2214 case GDB_WATCHPOINT_WRITE:
2215 case GDB_WATCHPOINT_ACCESS:
2216 switch (len) {
2217 case 1:
2218 break;
2219 case 2:
2220 case 4:
2221 case 8:
Jan Kiszkab9bec742010-12-27 16:19:29 +01002222 if (addr & (len - 1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002223 return -EINVAL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002224 }
aliguorie22a25c2009-03-12 20:12:48 +00002225 break;
2226 default:
2227 return -EINVAL;
2228 }
2229 break;
2230 default:
2231 return -ENOSYS;
2232 }
2233
Jan Kiszkab9bec742010-12-27 16:19:29 +01002234 if (nb_hw_breakpoint == 4) {
aliguorie22a25c2009-03-12 20:12:48 +00002235 return -ENOBUFS;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002236 }
2237 if (find_hw_breakpoint(addr, len, type) >= 0) {
aliguorie22a25c2009-03-12 20:12:48 +00002238 return -EEXIST;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002239 }
aliguorie22a25c2009-03-12 20:12:48 +00002240 hw_breakpoint[nb_hw_breakpoint].addr = addr;
2241 hw_breakpoint[nb_hw_breakpoint].len = len;
2242 hw_breakpoint[nb_hw_breakpoint].type = type;
2243 nb_hw_breakpoint++;
2244
2245 return 0;
2246}
2247
2248int kvm_arch_remove_hw_breakpoint(target_ulong addr,
2249 target_ulong len, int type)
2250{
2251 int n;
2252
2253 n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002254 if (n < 0) {
aliguorie22a25c2009-03-12 20:12:48 +00002255 return -ENOENT;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002256 }
aliguorie22a25c2009-03-12 20:12:48 +00002257 nb_hw_breakpoint--;
2258 hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint];
2259
2260 return 0;
2261}
2262
2263void kvm_arch_remove_all_hw_breakpoints(void)
2264{
2265 nb_hw_breakpoint = 0;
2266}
2267
2268static CPUWatchpoint hw_watchpoint;
2269
Andreas Färbera60f24b2012-12-01 05:35:08 +01002270static int kvm_handle_debug(X86CPU *cpu,
Blue Swirl48405522012-09-08 12:43:16 +00002271 struct kvm_debug_exit_arch *arch_info)
aliguorie22a25c2009-03-12 20:12:48 +00002272{
Andreas Färbered2803d2013-06-21 20:20:45 +02002273 CPUState *cs = CPU(cpu);
Andreas Färbera60f24b2012-12-01 05:35:08 +01002274 CPUX86State *env = &cpu->env;
Jan Kiszkaf2574732011-03-15 12:26:30 +01002275 int ret = 0;
aliguorie22a25c2009-03-12 20:12:48 +00002276 int n;
2277
2278 if (arch_info->exception == 1) {
2279 if (arch_info->dr6 & (1 << 14)) {
Andreas Färbered2803d2013-06-21 20:20:45 +02002280 if (cs->singlestep_enabled) {
Jan Kiszkaf2574732011-03-15 12:26:30 +01002281 ret = EXCP_DEBUG;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002282 }
aliguorie22a25c2009-03-12 20:12:48 +00002283 } else {
Jan Kiszkab9bec742010-12-27 16:19:29 +01002284 for (n = 0; n < 4; n++) {
2285 if (arch_info->dr6 & (1 << n)) {
aliguorie22a25c2009-03-12 20:12:48 +00002286 switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) {
2287 case 0x0:
Jan Kiszkaf2574732011-03-15 12:26:30 +01002288 ret = EXCP_DEBUG;
aliguorie22a25c2009-03-12 20:12:48 +00002289 break;
2290 case 0x1:
Jan Kiszkaf2574732011-03-15 12:26:30 +01002291 ret = EXCP_DEBUG;
Andreas Färberff4700b2013-08-26 18:23:18 +02002292 cs->watchpoint_hit = &hw_watchpoint;
aliguorie22a25c2009-03-12 20:12:48 +00002293 hw_watchpoint.vaddr = hw_breakpoint[n].addr;
2294 hw_watchpoint.flags = BP_MEM_WRITE;
2295 break;
2296 case 0x3:
Jan Kiszkaf2574732011-03-15 12:26:30 +01002297 ret = EXCP_DEBUG;
Andreas Färberff4700b2013-08-26 18:23:18 +02002298 cs->watchpoint_hit = &hw_watchpoint;
aliguorie22a25c2009-03-12 20:12:48 +00002299 hw_watchpoint.vaddr = hw_breakpoint[n].addr;
2300 hw_watchpoint.flags = BP_MEM_ACCESS;
2301 break;
2302 }
Jan Kiszkab9bec742010-12-27 16:19:29 +01002303 }
2304 }
aliguorie22a25c2009-03-12 20:12:48 +00002305 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002306 } else if (kvm_find_sw_breakpoint(cs, arch_info->pc)) {
Jan Kiszkaf2574732011-03-15 12:26:30 +01002307 ret = EXCP_DEBUG;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002308 }
Jan Kiszkaf2574732011-03-15 12:26:30 +01002309 if (ret == 0) {
Andreas Färberff4700b2013-08-26 18:23:18 +02002310 cpu_synchronize_state(cs);
Blue Swirl48405522012-09-08 12:43:16 +00002311 assert(env->exception_injected == -1);
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002312
Jan Kiszkaf2574732011-03-15 12:26:30 +01002313 /* pass to guest */
Blue Swirl48405522012-09-08 12:43:16 +00002314 env->exception_injected = arch_info->exception;
2315 env->has_error_code = 0;
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002316 }
aliguorie22a25c2009-03-12 20:12:48 +00002317
Jan Kiszkaf2574732011-03-15 12:26:30 +01002318 return ret;
aliguorie22a25c2009-03-12 20:12:48 +00002319}
2320
Andreas Färber20d695a2012-10-31 06:57:49 +01002321void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg)
aliguorie22a25c2009-03-12 20:12:48 +00002322{
2323 const uint8_t type_code[] = {
2324 [GDB_BREAKPOINT_HW] = 0x0,
2325 [GDB_WATCHPOINT_WRITE] = 0x1,
2326 [GDB_WATCHPOINT_ACCESS] = 0x3
2327 };
2328 const uint8_t len_code[] = {
2329 [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2
2330 };
2331 int n;
2332
Andreas Färbera60f24b2012-12-01 05:35:08 +01002333 if (kvm_sw_breakpoints_active(cpu)) {
aliguorie22a25c2009-03-12 20:12:48 +00002334 dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002335 }
aliguorie22a25c2009-03-12 20:12:48 +00002336 if (nb_hw_breakpoint > 0) {
2337 dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP;
2338 dbg->arch.debugreg[7] = 0x0600;
2339 for (n = 0; n < nb_hw_breakpoint; n++) {
2340 dbg->arch.debugreg[n] = hw_breakpoint[n].addr;
2341 dbg->arch.debugreg[7] |= (2 << (n * 2)) |
2342 (type_code[hw_breakpoint[n].type] << (16 + n*4)) |
Jan Kiszka95c077c2010-12-27 15:58:23 +01002343 ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4));
aliguorie22a25c2009-03-12 20:12:48 +00002344 }
2345 }
2346}
Gleb Natapov4513d922010-05-10 11:21:34 +03002347
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002348static bool host_supports_vmx(void)
2349{
2350 uint32_t ecx, unused;
2351
2352 host_cpuid(1, 0, &unused, &unused, &ecx, &unused);
2353 return ecx & CPUID_EXT_VMX;
2354}
2355
2356#define VMX_INVALID_GUEST_STATE 0x80000021
2357
Andreas Färber20d695a2012-10-31 06:57:49 +01002358int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002359{
Andreas Färber20d695a2012-10-31 06:57:49 +01002360 X86CPU *cpu = X86_CPU(cs);
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002361 uint64_t code;
2362 int ret;
2363
2364 switch (run->exit_reason) {
2365 case KVM_EXIT_HLT:
2366 DPRINTF("handle_hlt\n");
Andreas Färber839b5632012-05-03 17:00:31 +02002367 ret = kvm_handle_halt(cpu);
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002368 break;
2369 case KVM_EXIT_SET_TPR:
2370 ret = 0;
2371 break;
Jan Kiszkad362e752012-02-17 18:31:17 +01002372 case KVM_EXIT_TPR_ACCESS:
Andreas Färberf7575c962012-12-01 06:18:14 +01002373 ret = kvm_handle_tpr_access(cpu);
Jan Kiszkad362e752012-02-17 18:31:17 +01002374 break;
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002375 case KVM_EXIT_FAIL_ENTRY:
2376 code = run->fail_entry.hardware_entry_failure_reason;
2377 fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n",
2378 code);
2379 if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) {
2380 fprintf(stderr,
Vagrant Cascadian12619722011-11-14 14:06:23 -08002381 "\nIf you're running a guest on an Intel machine without "
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002382 "unrestricted mode\n"
2383 "support, the failure can be most likely due to the guest "
2384 "entering an invalid\n"
2385 "state for Intel VT. For example, the guest maybe running "
2386 "in big real mode\n"
2387 "which is not supported on less recent Intel processors."
2388 "\n\n");
2389 }
2390 ret = -1;
2391 break;
2392 case KVM_EXIT_EXCEPTION:
2393 fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n",
2394 run->ex.exception, run->ex.error_code);
2395 ret = -1;
2396 break;
Jan Kiszkaf2574732011-03-15 12:26:30 +01002397 case KVM_EXIT_DEBUG:
2398 DPRINTF("kvm_exit_debug\n");
Andreas Färbera60f24b2012-12-01 05:35:08 +01002399 ret = kvm_handle_debug(cpu, &run->debug.arch);
Jan Kiszkaf2574732011-03-15 12:26:30 +01002400 break;
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002401 default:
2402 fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason);
2403 ret = -1;
2404 break;
2405 }
2406
2407 return ret;
2408}
2409
Andreas Färber20d695a2012-10-31 06:57:49 +01002410bool kvm_arch_stop_on_emulation_error(CPUState *cs)
Gleb Natapov4513d922010-05-10 11:21:34 +03002411{
Andreas Färber20d695a2012-10-31 06:57:49 +01002412 X86CPU *cpu = X86_CPU(cs);
2413 CPUX86State *env = &cpu->env;
2414
Andreas Färberdd1750d2013-05-01 13:45:44 +02002415 kvm_cpu_synchronize_state(cs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002416 return !(env->cr[0] & CR0_PE_MASK) ||
2417 ((env->segs[R_CS].selector & 3) != 3);
Gleb Natapov4513d922010-05-10 11:21:34 +03002418}
Jan Kiszka84b058d2011-10-15 11:49:47 +02002419
2420void kvm_arch_init_irq_routing(KVMState *s)
2421{
2422 if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) {
2423 /* If kernel can't do irq routing, interrupt source
2424 * override 0->2 cannot be set up as required by HPET.
2425 * So we have to disable it.
2426 */
2427 no_hpet = 1;
2428 }
Peter Maydellcc7e0dd2012-07-26 15:35:14 +01002429 /* We know at this point that we're using the in-kernel
Peter Maydell614e41b2012-07-26 15:35:15 +01002430 * irqchip, so we can use irqfds, and on x86 we know
Peter Maydellf3e1bed2012-07-26 15:35:16 +01002431 * we can use msi via irqfd and GSI routing.
Peter Maydellcc7e0dd2012-07-26 15:35:14 +01002432 */
2433 kvm_irqfds_allowed = true;
Peter Maydell614e41b2012-07-26 15:35:15 +01002434 kvm_msi_via_irqfd_allowed = true;
Peter Maydellf3e1bed2012-07-26 15:35:16 +01002435 kvm_gsi_routing_allowed = true;
Jan Kiszka84b058d2011-10-15 11:49:47 +02002436}
Jan Kiszkab139bd32012-08-27 08:28:40 +02002437
2438/* Classic KVM device assignment interface. Will remain x86 only. */
2439int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr,
2440 uint32_t flags, uint32_t *dev_id)
2441{
2442 struct kvm_assigned_pci_dev dev_data = {
2443 .segnr = dev_addr->domain,
2444 .busnr = dev_addr->bus,
2445 .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function),
2446 .flags = flags,
2447 };
2448 int ret;
2449
2450 dev_data.assigned_dev_id =
2451 (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn;
2452
2453 ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data);
2454 if (ret < 0) {
2455 return ret;
2456 }
2457
2458 *dev_id = dev_data.assigned_dev_id;
2459
2460 return 0;
2461}
2462
2463int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id)
2464{
2465 struct kvm_assigned_pci_dev dev_data = {
2466 .assigned_dev_id = dev_id,
2467 };
2468
2469 return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data);
2470}
2471
2472static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id,
2473 uint32_t irq_type, uint32_t guest_irq)
2474{
2475 struct kvm_assigned_irq assigned_irq = {
2476 .assigned_dev_id = dev_id,
2477 .guest_irq = guest_irq,
2478 .flags = irq_type,
2479 };
2480
2481 if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) {
2482 return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq);
2483 } else {
2484 return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq);
2485 }
2486}
2487
2488int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi,
2489 uint32_t guest_irq)
2490{
2491 uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX |
2492 (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX);
2493
2494 return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq);
2495}
2496
2497int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked)
2498{
2499 struct kvm_assigned_pci_dev dev_data = {
2500 .assigned_dev_id = dev_id,
2501 .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0,
2502 };
2503
2504 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data);
2505}
2506
2507static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id,
2508 uint32_t type)
2509{
2510 struct kvm_assigned_irq assigned_irq = {
2511 .assigned_dev_id = dev_id,
2512 .flags = type,
2513 };
2514
2515 return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq);
2516}
2517
2518int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi)
2519{
2520 return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX |
2521 (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX));
2522}
2523
2524int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq)
2525{
2526 return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI |
2527 KVM_DEV_IRQ_GUEST_MSI, virq);
2528}
2529
2530int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id)
2531{
2532 return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI |
2533 KVM_DEV_IRQ_HOST_MSI);
2534}
2535
2536bool kvm_device_msix_supported(KVMState *s)
2537{
2538 /* The kernel lacks a corresponding KVM_CAP, so we probe by calling
2539 * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */
2540 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT;
2541}
2542
2543int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id,
2544 uint32_t nr_vectors)
2545{
2546 struct kvm_assigned_msix_nr msix_nr = {
2547 .assigned_dev_id = dev_id,
2548 .entry_nr = nr_vectors,
2549 };
2550
2551 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr);
2552}
2553
2554int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector,
2555 int virq)
2556{
2557 struct kvm_assigned_msix_entry msix_entry = {
2558 .assigned_dev_id = dev_id,
2559 .gsi = virq,
2560 .entry = vector,
2561 };
2562
2563 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry);
2564}
2565
2566int kvm_device_msix_assign(KVMState *s, uint32_t dev_id)
2567{
2568 return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX |
2569 KVM_DEV_IRQ_GUEST_MSIX, 0);
2570}
2571
2572int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id)
2573{
2574 return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX |
2575 KVM_DEV_IRQ_HOST_MSIX);
2576}