blob: 3e26f9256c77d22f2c61e228ae0bd44e83514b4c [file] [log] [blame]
Isaku Yamahata4f5e19e2009-10-30 21:21:06 +09001/*
2 * pci_host.c
3 *
4 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
5 * VA Linux Systems Japan K.K.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16
17 * You should have received a copy of the GNU General Public License along
Blue Swirl70539e12010-03-07 15:48:43 +000018 * with this program; if not, see <http://www.gnu.org/licenses/>.
Isaku Yamahata4f5e19e2009-10-30 21:21:06 +090019 */
20
Michael S. Tsirkinc759b242012-12-12 23:05:42 +020021#include "hw/pci/pci.h"
22#include "hw/pci/pci_host.h"
Alexey Kardashevskiy3bf4dfd2013-08-21 14:42:06 +100023#include "trace.h"
Isaku Yamahata4f5e19e2009-10-30 21:21:06 +090024
25/* debug PCI */
26//#define DEBUG_PCI
27
28#ifdef DEBUG_PCI
29#define PCI_DPRINTF(fmt, ...) \
30do { printf("pci_host_data: " fmt , ## __VA_ARGS__); } while (0)
31#else
32#define PCI_DPRINTF(fmt, ...)
33#endif
34
Isaku Yamahata766347c2009-10-30 21:21:15 +090035/*
36 * PCI address
37 * bit 16 - 24: bus number
38 * bit 8 - 15: devfun number
39 * bit 0 - 7: offset in configuration space of a given pci device
40 */
41
Peter Maydell085d8132013-03-18 17:20:07 +000042/* the helper function to get a PCIDevice* for a given pci address */
Isaku Yamahata8d6514f2009-11-12 13:17:23 +020043static inline PCIDevice *pci_dev_find_by_addr(PCIBus *bus, uint32_t addr)
Isaku Yamahata766347c2009-10-30 21:21:15 +090044{
Isaku Yamahata42331e92009-11-12 14:58:37 +090045 uint8_t bus_num = addr >> 16;
46 uint8_t devfn = addr >> 8;
47
Isaku Yamahata5256d8b2011-01-27 15:56:36 +090048 return pci_find_device(bus, bus_num, devfn);
Isaku Yamahata766347c2009-10-30 21:21:15 +090049}
50
Jan Kiszka42e41262011-07-22 11:05:01 +020051void pci_host_config_write_common(PCIDevice *pci_dev, uint32_t addr,
52 uint32_t limit, uint32_t val, uint32_t len)
53{
54 assert(len <= 4);
Alexey Kardashevskiy3bf4dfd2013-08-21 14:42:06 +100055 trace_pci_cfg_write(pci_dev->name, PCI_SLOT(pci_dev->devfn),
56 PCI_FUNC(pci_dev->devfn), addr, val);
Jan Kiszka42e41262011-07-22 11:05:01 +020057 pci_dev->config_write(pci_dev, addr, val, MIN(len, limit - addr));
58}
59
60uint32_t pci_host_config_read_common(PCIDevice *pci_dev, uint32_t addr,
61 uint32_t limit, uint32_t len)
62{
Alexey Kardashevskiy3bf4dfd2013-08-21 14:42:06 +100063 uint32_t ret;
64
Jan Kiszka42e41262011-07-22 11:05:01 +020065 assert(len <= 4);
Alexey Kardashevskiy3bf4dfd2013-08-21 14:42:06 +100066 ret = pci_dev->config_read(pci_dev, addr, MIN(len, limit - addr));
67 trace_pci_cfg_read(pci_dev->name, PCI_SLOT(pci_dev->devfn),
68 PCI_FUNC(pci_dev->devfn), addr, ret);
69
70 return ret;
Jan Kiszka42e41262011-07-22 11:05:01 +020071}
72
Isaku Yamahatace195fb2009-10-30 21:21:16 +090073void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len)
Isaku Yamahata766347c2009-10-30 21:21:15 +090074{
Isaku Yamahata8d6514f2009-11-12 13:17:23 +020075 PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
Isaku Yamahata7ac901c2009-11-12 14:58:32 +090076 uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
Isaku Yamahata766347c2009-10-30 21:21:15 +090077
Jan Kiszka42e41262011-07-22 11:05:01 +020078 if (!pci_dev) {
Isaku Yamahata766347c2009-10-30 21:21:15 +090079 return;
Jan Kiszka42e41262011-07-22 11:05:01 +020080 }
Isaku Yamahata766347c2009-10-30 21:21:15 +090081
Blue Swirl0b987f12010-01-10 20:54:38 +000082 PCI_DPRINTF("%s: %s: addr=%02" PRIx32 " val=%08" PRIx32 " len=%d\n",
Isaku Yamahata766347c2009-10-30 21:21:15 +090083 __func__, pci_dev->name, config_addr, val, len);
Jan Kiszka42e41262011-07-22 11:05:01 +020084 pci_host_config_write_common(pci_dev, config_addr, PCI_CONFIG_SPACE_SIZE,
85 val, len);
Isaku Yamahata766347c2009-10-30 21:21:15 +090086}
87
Isaku Yamahatace195fb2009-10-30 21:21:16 +090088uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len)
Isaku Yamahata766347c2009-10-30 21:21:15 +090089{
Isaku Yamahata8d6514f2009-11-12 13:17:23 +020090 PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
Isaku Yamahata7ac901c2009-11-12 14:58:32 +090091 uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
Isaku Yamahata766347c2009-10-30 21:21:15 +090092 uint32_t val;
93
94 if (!pci_dev) {
Michael S. Tsirkin4677d8e2009-11-12 14:58:31 +090095 return ~0x0;
Isaku Yamahata766347c2009-10-30 21:21:15 +090096 }
97
Jan Kiszka42e41262011-07-22 11:05:01 +020098 val = pci_host_config_read_common(pci_dev, config_addr,
99 PCI_CONFIG_SPACE_SIZE, len);
Michael S. Tsirkin4677d8e2009-11-12 14:58:31 +0900100 PCI_DPRINTF("%s: %s: addr=%02"PRIx32" val=%08"PRIx32" len=%d\n",
101 __func__, pci_dev->name, config_addr, val, len);
102
Isaku Yamahata766347c2009-10-30 21:21:15 +0900103 return val;
104}
105
Avi Kivitya8170e52012-10-23 12:30:10 +0200106static void pci_host_config_write(void *opaque, hwaddr addr,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300107 uint64_t val, unsigned len)
Isaku Yamahataa4557832009-10-30 21:21:07 +0900108{
Avi Kivityd0ed8072011-07-24 17:47:18 +0300109 PCIHostState *s = opaque;
Isaku Yamahataa4557832009-10-30 21:21:07 +0900110
Avi Kivityd0ed8072011-07-24 17:47:18 +0300111 PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx64"\n",
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200112 __func__, addr, len, val);
Avi Kivitycdde6ff2012-01-04 16:28:42 +0200113 if (addr != 0 || len != 4) {
114 return;
115 }
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200116 s->config_reg = val;
117}
118
Avi Kivitya8170e52012-10-23 12:30:10 +0200119static uint64_t pci_host_config_read(void *opaque, hwaddr addr,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300120 unsigned len)
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200121{
Avi Kivityd0ed8072011-07-24 17:47:18 +0300122 PCIHostState *s = opaque;
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200123 uint32_t val = s->config_reg;
124
Avi Kivityd0ed8072011-07-24 17:47:18 +0300125 PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx32"\n",
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200126 __func__, addr, len, val);
127 return val;
128}
129
Avi Kivitya8170e52012-10-23 12:30:10 +0200130static void pci_host_data_write(void *opaque, hwaddr addr,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300131 uint64_t val, unsigned len)
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200132{
Avi Kivityd0ed8072011-07-24 17:47:18 +0300133 PCIHostState *s = opaque;
134 PCI_DPRINTF("write addr " TARGET_FMT_plx " len %d val %x\n",
135 addr, len, (unsigned)val);
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200136 if (s->config_reg & (1u << 31))
137 pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
138}
139
Avi Kivityd0ed8072011-07-24 17:47:18 +0300140static uint64_t pci_host_data_read(void *opaque,
Avi Kivitya8170e52012-10-23 12:30:10 +0200141 hwaddr addr, unsigned len)
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200142{
Avi Kivityd0ed8072011-07-24 17:47:18 +0300143 PCIHostState *s = opaque;
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200144 uint32_t val;
Peter Maydellac43fa52014-03-17 16:00:32 +0000145 if (!(s->config_reg & (1U << 31))) {
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200146 return 0xffffffff;
Peter Maydellac43fa52014-03-17 16:00:32 +0000147 }
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200148 val = pci_data_read(s->bus, s->config_reg | (addr & 3), len);
Avi Kivityd0ed8072011-07-24 17:47:18 +0300149 PCI_DPRINTF("read addr " TARGET_FMT_plx " len %d val %x\n",
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200150 addr, len, val);
Michael S. Tsirkin9f6f0422010-01-16 19:20:07 +0200151 return val;
152}
153
Avi Kivityd0ed8072011-07-24 17:47:18 +0300154const MemoryRegionOps pci_host_conf_le_ops = {
155 .read = pci_host_config_read,
156 .write = pci_host_config_write,
157 .endianness = DEVICE_LITTLE_ENDIAN,
158};
Isaku Yamahataa4557832009-10-30 21:21:07 +0900159
Avi Kivityd0ed8072011-07-24 17:47:18 +0300160const MemoryRegionOps pci_host_conf_be_ops = {
161 .read = pci_host_config_read,
162 .write = pci_host_config_write,
163 .endianness = DEVICE_BIG_ENDIAN,
164};
Isaku Yamahataa4557832009-10-30 21:21:07 +0900165
Avi Kivityd0ed8072011-07-24 17:47:18 +0300166const MemoryRegionOps pci_host_data_le_ops = {
167 .read = pci_host_data_read,
168 .write = pci_host_data_write,
169 .endianness = DEVICE_LITTLE_ENDIAN,
170};
Isaku Yamahataa4557832009-10-30 21:21:07 +0900171
Avi Kivityd0ed8072011-07-24 17:47:18 +0300172const MemoryRegionOps pci_host_data_be_ops = {
173 .read = pci_host_data_read,
174 .write = pci_host_data_write,
175 .endianness = DEVICE_BIG_ENDIAN,
176};
Isaku Yamahata4f5e19e2009-10-30 21:21:06 +0900177
Andreas Färberb44ff9d2012-08-20 19:08:07 +0200178static const TypeInfo pci_host_type_info = {
179 .name = TYPE_PCI_HOST_BRIDGE,
180 .parent = TYPE_SYS_BUS_DEVICE,
181 .abstract = true,
David Gibson568f0692013-06-06 18:48:49 +1000182 .class_size = sizeof(PCIHostBridgeClass),
Andreas Färberb44ff9d2012-08-20 19:08:07 +0200183 .instance_size = sizeof(PCIHostState),
184};
Avi Kivityd0ed8072011-07-24 17:47:18 +0300185
Andreas Färberb44ff9d2012-08-20 19:08:07 +0200186static void pci_host_register_types(void)
187{
188 type_register_static(&pci_host_type_info);
189}
190
191type_init(pci_host_register_types)