blob: edf0360d1bca32d9e66c636fe6acbbc1f537db6e [file] [log] [blame]
bellard8977f3c2004-01-05 00:09:06 +00001/*
bellard890fa6b2004-10-07 23:10:29 +00002 * QEMU Floppy disk emulator (Intel 82078)
ths5fafdf22007-09-16 21:08:06 +00003 *
blueswir13ccacc42007-04-14 13:01:31 +00004 * Copyright (c) 2003, 2007 Jocelyn Mayer
blueswir165cef782008-04-08 17:18:53 +00005 * Copyright (c) 2008 Hervé Poussineau
ths5fafdf22007-09-16 21:08:06 +00006 *
bellard8977f3c2004-01-05 00:09:06 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
bellarde80cfcf2004-12-19 23:18:01 +000025/*
26 * The controller is used in Sun4m systems in a slightly different
27 * way. There are changes in DOR register and DMA is not available.
28 */
Blue Swirlf64ab222009-07-15 14:41:54 +000029
pbrook87ecb682007-11-17 17:14:51 +000030#include "hw.h"
31#include "fdc.h"
Markus Armbrusterb47b3522010-05-27 20:06:12 +020032#include "qemu-error.h"
pbrook87ecb682007-11-17 17:14:51 +000033#include "qemu-timer.h"
34#include "isa.h"
Blue Swirlf64ab222009-07-15 14:41:54 +000035#include "sysbus.h"
Blue Swirle8133762009-07-17 11:01:48 +000036#include "qdev-addr.h"
Blue Swirl24463332010-08-24 15:22:24 +000037#include "blockdev.h"
Gleb Natapov1ca4d092010-12-08 13:35:05 +020038#include "sysemu.h"
Jason Wang7d905f72011-04-06 18:34:31 +080039#include "block_int.h"
bellard8977f3c2004-01-05 00:09:06 +000040
41/********************************************************/
42/* debug Floppy devices */
43//#define DEBUG_FLOPPY
44
45#ifdef DEBUG_FLOPPY
Blue Swirl001faf32009-05-13 17:53:17 +000046#define FLOPPY_DPRINTF(fmt, ...) \
47 do { printf("FLOPPY: " fmt , ## __VA_ARGS__); } while (0)
bellard8977f3c2004-01-05 00:09:06 +000048#else
Blue Swirl001faf32009-05-13 17:53:17 +000049#define FLOPPY_DPRINTF(fmt, ...)
bellard8977f3c2004-01-05 00:09:06 +000050#endif
51
Blue Swirl001faf32009-05-13 17:53:17 +000052#define FLOPPY_ERROR(fmt, ...) \
53 do { printf("FLOPPY ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
bellard8977f3c2004-01-05 00:09:06 +000054
55/********************************************************/
56/* Floppy drive emulation */
57
blueswir1cefec4f2008-04-29 16:18:58 +000058#define GET_CUR_DRV(fdctrl) ((fdctrl)->cur_drv)
59#define SET_CUR_DRV(fdctrl, drive) ((fdctrl)->cur_drv = (drive))
60
bellard8977f3c2004-01-05 00:09:06 +000061/* Will always be a fixed parameter for us */
blueswir1f2d81b32009-01-24 12:09:52 +000062#define FD_SECTOR_LEN 512
63#define FD_SECTOR_SC 2 /* Sector size code */
64#define FD_RESET_SENSEI_COUNT 4 /* Number of sense interrupts on RESET */
bellard8977f3c2004-01-05 00:09:06 +000065
66/* Floppy disk drive emulation */
Blue Swirl5c02c032010-02-07 09:01:18 +000067typedef enum FDiskFlags {
bellardbaca51f2004-03-19 23:05:34 +000068 FDISK_DBL_SIDES = 0x01,
Blue Swirl5c02c032010-02-07 09:01:18 +000069} FDiskFlags;
bellardbaca51f2004-03-19 23:05:34 +000070
Blue Swirl5c02c032010-02-07 09:01:18 +000071typedef struct FDrive {
bellard8977f3c2004-01-05 00:09:06 +000072 BlockDriverState *bs;
73 /* Drive status */
Blue Swirl5c02c032010-02-07 09:01:18 +000074 FDriveType drive;
bellard8977f3c2004-01-05 00:09:06 +000075 uint8_t perpendicular; /* 2.88 MB access mode */
bellard8977f3c2004-01-05 00:09:06 +000076 /* Position */
77 uint8_t head;
78 uint8_t track;
79 uint8_t sect;
bellard8977f3c2004-01-05 00:09:06 +000080 /* Media */
Blue Swirl5c02c032010-02-07 09:01:18 +000081 FDiskFlags flags;
bellard8977f3c2004-01-05 00:09:06 +000082 uint8_t last_sect; /* Nb sector per track */
83 uint8_t max_track; /* Nb of tracks */
bellardbaca51f2004-03-19 23:05:34 +000084 uint16_t bps; /* Bytes per sector */
bellard8977f3c2004-01-05 00:09:06 +000085 uint8_t ro; /* Is read-only */
Jason Wang7d905f72011-04-06 18:34:31 +080086 uint8_t media_changed; /* Is media changed */
Blue Swirl5c02c032010-02-07 09:01:18 +000087} FDrive;
bellard8977f3c2004-01-05 00:09:06 +000088
Blue Swirl5c02c032010-02-07 09:01:18 +000089static void fd_init(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +000090{
91 /* Drive */
bellardb9397772004-05-12 22:07:40 +000092 drv->drive = FDRIVE_DRV_NONE;
bellard8977f3c2004-01-05 00:09:06 +000093 drv->perpendicular = 0;
bellard8977f3c2004-01-05 00:09:06 +000094 /* Disk */
bellardbaca51f2004-03-19 23:05:34 +000095 drv->last_sect = 0;
bellard8977f3c2004-01-05 00:09:06 +000096 drv->max_track = 0;
97}
98
Blue Swirl7859cb92010-02-07 09:13:51 +000099static int fd_sector_calc(uint8_t head, uint8_t track, uint8_t sect,
100 uint8_t last_sect)
bellard8977f3c2004-01-05 00:09:06 +0000101{
102 return (((track * 2) + head) * last_sect) + sect - 1;
103}
104
105/* Returns current position, in sectors, for given drive */
Blue Swirl5c02c032010-02-07 09:01:18 +0000106static int fd_sector(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +0000107{
Blue Swirl7859cb92010-02-07 09:13:51 +0000108 return fd_sector_calc(drv->head, drv->track, drv->sect, drv->last_sect);
bellard8977f3c2004-01-05 00:09:06 +0000109}
110
blueswir177370522008-04-29 16:17:08 +0000111/* Seek to a new position:
112 * returns 0 if already on right track
113 * returns 1 if track changed
114 * returns 2 if track is invalid
115 * returns 3 if sector is invalid
116 * returns 4 if seek is disabled
117 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000118static int fd_seek(FDrive *drv, uint8_t head, uint8_t track, uint8_t sect,
119 int enable_seek)
bellard8977f3c2004-01-05 00:09:06 +0000120{
121 uint32_t sector;
bellardbaca51f2004-03-19 23:05:34 +0000122 int ret;
bellard8977f3c2004-01-05 00:09:06 +0000123
bellardbaca51f2004-03-19 23:05:34 +0000124 if (track > drv->max_track ||
j_mayer4f431962007-11-05 03:11:37 +0000125 (head != 0 && (drv->flags & FDISK_DBL_SIDES) == 0)) {
bellarded5fd2c2004-05-08 13:14:18 +0000126 FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
127 head, track, sect, 1,
128 (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
129 drv->max_track, drv->last_sect);
bellard8977f3c2004-01-05 00:09:06 +0000130 return 2;
131 }
132 if (sect > drv->last_sect) {
bellarded5fd2c2004-05-08 13:14:18 +0000133 FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
134 head, track, sect, 1,
135 (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
136 drv->max_track, drv->last_sect);
bellard8977f3c2004-01-05 00:09:06 +0000137 return 3;
138 }
Blue Swirl7859cb92010-02-07 09:13:51 +0000139 sector = fd_sector_calc(head, track, sect, drv->last_sect);
bellardbaca51f2004-03-19 23:05:34 +0000140 ret = 0;
bellard8977f3c2004-01-05 00:09:06 +0000141 if (sector != fd_sector(drv)) {
142#if 0
143 if (!enable_seek) {
144 FLOPPY_ERROR("no implicit seek %d %02x %02x (max=%d %02x %02x)\n",
145 head, track, sect, 1, drv->max_track, drv->last_sect);
146 return 4;
147 }
148#endif
149 drv->head = head;
j_mayer4f431962007-11-05 03:11:37 +0000150 if (drv->track != track)
151 ret = 1;
bellard8977f3c2004-01-05 00:09:06 +0000152 drv->track = track;
153 drv->sect = sect;
bellard8977f3c2004-01-05 00:09:06 +0000154 }
155
bellardbaca51f2004-03-19 23:05:34 +0000156 return ret;
bellard8977f3c2004-01-05 00:09:06 +0000157}
158
159/* Set drive back to track 0 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000160static void fd_recalibrate(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +0000161{
162 FLOPPY_DPRINTF("recalibrate\n");
163 drv->head = 0;
164 drv->track = 0;
165 drv->sect = 1;
bellard8977f3c2004-01-05 00:09:06 +0000166}
167
168/* Revalidate a disk drive after a disk change */
Blue Swirl5c02c032010-02-07 09:01:18 +0000169static void fd_revalidate(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +0000170{
bellardbaca51f2004-03-19 23:05:34 +0000171 int nb_heads, max_track, last_sect, ro;
Blue Swirl5bbdbb42011-02-12 20:43:32 +0000172 FDriveType drive;
bellard8977f3c2004-01-05 00:09:06 +0000173
174 FLOPPY_DPRINTF("revalidate\n");
bellarda541f292004-04-12 20:39:29 +0000175 if (drv->bs != NULL && bdrv_is_inserted(drv->bs)) {
j_mayer4f431962007-11-05 03:11:37 +0000176 ro = bdrv_is_read_only(drv->bs);
Blue Swirl5bbdbb42011-02-12 20:43:32 +0000177 bdrv_get_floppy_geometry_hint(drv->bs, &nb_heads, &max_track,
178 &last_sect, drv->drive, &drive);
j_mayer4f431962007-11-05 03:11:37 +0000179 if (nb_heads != 0 && max_track != 0 && last_sect != 0) {
180 FLOPPY_DPRINTF("User defined disk (%d %d %d)",
bellarded5fd2c2004-05-08 13:14:18 +0000181 nb_heads - 1, max_track, last_sect);
j_mayer4f431962007-11-05 03:11:37 +0000182 } else {
Blue Swirl5bbdbb42011-02-12 20:43:32 +0000183 FLOPPY_DPRINTF("Floppy disk (%d h %d t %d s) %s\n", nb_heads,
184 max_track, last_sect, ro ? "ro" : "rw");
j_mayer4f431962007-11-05 03:11:37 +0000185 }
186 if (nb_heads == 1) {
187 drv->flags &= ~FDISK_DBL_SIDES;
188 } else {
189 drv->flags |= FDISK_DBL_SIDES;
190 }
191 drv->max_track = max_track;
192 drv->last_sect = last_sect;
193 drv->ro = ro;
Blue Swirl5bbdbb42011-02-12 20:43:32 +0000194 drv->drive = drive;
bellardbaca51f2004-03-19 23:05:34 +0000195 } else {
j_mayer4f431962007-11-05 03:11:37 +0000196 FLOPPY_DPRINTF("No disk in drive\n");
bellardbaca51f2004-03-19 23:05:34 +0000197 drv->last_sect = 0;
j_mayer4f431962007-11-05 03:11:37 +0000198 drv->max_track = 0;
199 drv->flags &= ~FDISK_DBL_SIDES;
bellardbaca51f2004-03-19 23:05:34 +0000200 }
bellardcaed8802004-03-14 21:40:43 +0000201}
202
bellard8977f3c2004-01-05 00:09:06 +0000203/********************************************************/
bellard4b19ec02004-10-09 16:44:33 +0000204/* Intel 82078 floppy disk controller emulation */
bellard8977f3c2004-01-05 00:09:06 +0000205
Blue Swirl63ffb562011-02-05 16:32:23 +0000206typedef struct FDCtrl FDCtrl;
207
Blue Swirl5c02c032010-02-07 09:01:18 +0000208static void fdctrl_reset(FDCtrl *fdctrl, int do_irq);
209static void fdctrl_reset_fifo(FDCtrl *fdctrl);
bellard85571bc2004-11-07 18:04:02 +0000210static int fdctrl_transfer_handler (void *opaque, int nchan,
Anthony Liguoric227f092009-10-01 16:12:16 -0500211 int dma_pos, int dma_len);
Blue Swirl5c02c032010-02-07 09:01:18 +0000212static void fdctrl_raise_irq(FDCtrl *fdctrl, uint8_t status0);
bellard8977f3c2004-01-05 00:09:06 +0000213
Blue Swirl5c02c032010-02-07 09:01:18 +0000214static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl);
215static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl);
216static uint32_t fdctrl_read_dor(FDCtrl *fdctrl);
217static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value);
218static uint32_t fdctrl_read_tape(FDCtrl *fdctrl);
219static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value);
220static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl);
221static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value);
222static uint32_t fdctrl_read_data(FDCtrl *fdctrl);
223static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value);
224static uint32_t fdctrl_read_dir(FDCtrl *fdctrl);
bellard8977f3c2004-01-05 00:09:06 +0000225
226enum {
bellard8977f3c2004-01-05 00:09:06 +0000227 FD_DIR_WRITE = 0,
228 FD_DIR_READ = 1,
229 FD_DIR_SCANE = 2,
230 FD_DIR_SCANL = 3,
231 FD_DIR_SCANH = 4,
232};
233
234enum {
blueswir1b9b3d222008-04-29 16:16:30 +0000235 FD_STATE_MULTI = 0x01, /* multi track flag */
236 FD_STATE_FORMAT = 0x02, /* format flag */
237 FD_STATE_SEEK = 0x04, /* seek flag */
bellard8977f3c2004-01-05 00:09:06 +0000238};
239
blueswir19fea8082008-02-29 19:24:00 +0000240enum {
blueswir18c6a4d72008-04-29 16:14:15 +0000241 FD_REG_SRA = 0x00,
242 FD_REG_SRB = 0x01,
blueswir19fea8082008-02-29 19:24:00 +0000243 FD_REG_DOR = 0x02,
244 FD_REG_TDR = 0x03,
245 FD_REG_MSR = 0x04,
246 FD_REG_DSR = 0x04,
247 FD_REG_FIFO = 0x05,
248 FD_REG_DIR = 0x07,
249};
250
251enum {
blueswir165cef782008-04-08 17:18:53 +0000252 FD_CMD_READ_TRACK = 0x02,
blueswir19fea8082008-02-29 19:24:00 +0000253 FD_CMD_SPECIFY = 0x03,
254 FD_CMD_SENSE_DRIVE_STATUS = 0x04,
blueswir165cef782008-04-08 17:18:53 +0000255 FD_CMD_WRITE = 0x05,
256 FD_CMD_READ = 0x06,
blueswir19fea8082008-02-29 19:24:00 +0000257 FD_CMD_RECALIBRATE = 0x07,
258 FD_CMD_SENSE_INTERRUPT_STATUS = 0x08,
blueswir165cef782008-04-08 17:18:53 +0000259 FD_CMD_WRITE_DELETED = 0x09,
260 FD_CMD_READ_ID = 0x0a,
261 FD_CMD_READ_DELETED = 0x0c,
262 FD_CMD_FORMAT_TRACK = 0x0d,
blueswir19fea8082008-02-29 19:24:00 +0000263 FD_CMD_DUMPREG = 0x0e,
264 FD_CMD_SEEK = 0x0f,
265 FD_CMD_VERSION = 0x10,
blueswir165cef782008-04-08 17:18:53 +0000266 FD_CMD_SCAN_EQUAL = 0x11,
blueswir19fea8082008-02-29 19:24:00 +0000267 FD_CMD_PERPENDICULAR_MODE = 0x12,
268 FD_CMD_CONFIGURE = 0x13,
blueswir165cef782008-04-08 17:18:53 +0000269 FD_CMD_LOCK = 0x14,
270 FD_CMD_VERIFY = 0x16,
blueswir19fea8082008-02-29 19:24:00 +0000271 FD_CMD_POWERDOWN_MODE = 0x17,
272 FD_CMD_PART_ID = 0x18,
blueswir165cef782008-04-08 17:18:53 +0000273 FD_CMD_SCAN_LOW_OR_EQUAL = 0x19,
274 FD_CMD_SCAN_HIGH_OR_EQUAL = 0x1d,
Jes Sorensenbb350a52010-06-11 16:02:34 +0200275 FD_CMD_SAVE = 0x2e,
blueswir19fea8082008-02-29 19:24:00 +0000276 FD_CMD_OPTION = 0x33,
Jes Sorensenbb350a52010-06-11 16:02:34 +0200277 FD_CMD_RESTORE = 0x4e,
blueswir19fea8082008-02-29 19:24:00 +0000278 FD_CMD_DRIVE_SPECIFICATION_COMMAND = 0x8e,
279 FD_CMD_RELATIVE_SEEK_OUT = 0x8f,
blueswir19fea8082008-02-29 19:24:00 +0000280 FD_CMD_FORMAT_AND_WRITE = 0xcd,
281 FD_CMD_RELATIVE_SEEK_IN = 0xcf,
282};
283
284enum {
285 FD_CONFIG_PRETRK = 0xff, /* Pre-compensation set to track 0 */
286 FD_CONFIG_FIFOTHR = 0x0f, /* FIFO threshold set to 1 byte */
287 FD_CONFIG_POLL = 0x10, /* Poll enabled */
288 FD_CONFIG_EFIFO = 0x20, /* FIFO disabled */
289 FD_CONFIG_EIS = 0x40, /* No implied seeks */
290};
291
292enum {
293 FD_SR0_EQPMT = 0x10,
294 FD_SR0_SEEK = 0x20,
295 FD_SR0_ABNTERM = 0x40,
296 FD_SR0_INVCMD = 0x80,
297 FD_SR0_RDYCHG = 0xc0,
298};
299
300enum {
blueswir177370522008-04-29 16:17:08 +0000301 FD_SR1_EC = 0x80, /* End of cylinder */
302};
303
304enum {
305 FD_SR2_SNS = 0x04, /* Scan not satisfied */
306 FD_SR2_SEH = 0x08, /* Scan equal hit */
307};
308
309enum {
blueswir18c6a4d72008-04-29 16:14:15 +0000310 FD_SRA_DIR = 0x01,
311 FD_SRA_nWP = 0x02,
312 FD_SRA_nINDX = 0x04,
313 FD_SRA_HDSEL = 0x08,
314 FD_SRA_nTRK0 = 0x10,
315 FD_SRA_STEP = 0x20,
316 FD_SRA_nDRV2 = 0x40,
317 FD_SRA_INTPEND = 0x80,
318};
319
320enum {
321 FD_SRB_MTR0 = 0x01,
322 FD_SRB_MTR1 = 0x02,
323 FD_SRB_WGATE = 0x04,
324 FD_SRB_RDATA = 0x08,
325 FD_SRB_WDATA = 0x10,
326 FD_SRB_DR0 = 0x20,
327};
328
329enum {
blueswir178ae8202008-04-29 16:18:26 +0000330#if MAX_FD == 4
331 FD_DOR_SELMASK = 0x03,
332#else
blueswir19fea8082008-02-29 19:24:00 +0000333 FD_DOR_SELMASK = 0x01,
blueswir178ae8202008-04-29 16:18:26 +0000334#endif
blueswir19fea8082008-02-29 19:24:00 +0000335 FD_DOR_nRESET = 0x04,
336 FD_DOR_DMAEN = 0x08,
337 FD_DOR_MOTEN0 = 0x10,
338 FD_DOR_MOTEN1 = 0x20,
339 FD_DOR_MOTEN2 = 0x40,
340 FD_DOR_MOTEN3 = 0x80,
341};
342
343enum {
blueswir178ae8202008-04-29 16:18:26 +0000344#if MAX_FD == 4
blueswir19fea8082008-02-29 19:24:00 +0000345 FD_TDR_BOOTSEL = 0x0c,
blueswir178ae8202008-04-29 16:18:26 +0000346#else
347 FD_TDR_BOOTSEL = 0x04,
348#endif
blueswir19fea8082008-02-29 19:24:00 +0000349};
350
351enum {
352 FD_DSR_DRATEMASK= 0x03,
353 FD_DSR_PWRDOWN = 0x40,
354 FD_DSR_SWRESET = 0x80,
355};
356
357enum {
358 FD_MSR_DRV0BUSY = 0x01,
359 FD_MSR_DRV1BUSY = 0x02,
360 FD_MSR_DRV2BUSY = 0x04,
361 FD_MSR_DRV3BUSY = 0x08,
362 FD_MSR_CMDBUSY = 0x10,
363 FD_MSR_NONDMA = 0x20,
364 FD_MSR_DIO = 0x40,
365 FD_MSR_RQM = 0x80,
366};
367
368enum {
369 FD_DIR_DSKCHG = 0x80,
370};
371
bellard8977f3c2004-01-05 00:09:06 +0000372#define FD_MULTI_TRACK(state) ((state) & FD_STATE_MULTI)
373#define FD_DID_SEEK(state) ((state) & FD_STATE_SEEK)
bellardbaca51f2004-03-19 23:05:34 +0000374#define FD_FORMAT_CMD(state) ((state) & FD_STATE_FORMAT)
bellard8977f3c2004-01-05 00:09:06 +0000375
Blue Swirl5c02c032010-02-07 09:01:18 +0000376struct FDCtrl {
bellard4b19ec02004-10-09 16:44:33 +0000377 /* Controller's identification */
bellard8977f3c2004-01-05 00:09:06 +0000378 uint8_t version;
379 /* HW */
pbrookd537cf62007-04-07 18:14:41 +0000380 qemu_irq irq;
bellard8977f3c2004-01-05 00:09:06 +0000381 int dma_chann;
bellard4b19ec02004-10-09 16:44:33 +0000382 /* Controller state */
bellarded5fd2c2004-05-08 13:14:18 +0000383 QEMUTimer *result_timer;
blueswir18c6a4d72008-04-29 16:14:15 +0000384 uint8_t sra;
385 uint8_t srb;
blueswir1368df942008-04-29 16:15:12 +0000386 uint8_t dor;
Juan Quintelad7a6c272009-09-10 03:04:37 +0200387 uint8_t dor_vmstate; /* only used as temp during vmstate */
blueswir146d32332008-04-29 16:17:42 +0000388 uint8_t tdr;
blueswir1b9b3d222008-04-29 16:16:30 +0000389 uint8_t dsr;
blueswir1368df942008-04-29 16:15:12 +0000390 uint8_t msr;
bellard8977f3c2004-01-05 00:09:06 +0000391 uint8_t cur_drv;
blueswir177370522008-04-29 16:17:08 +0000392 uint8_t status0;
393 uint8_t status1;
394 uint8_t status2;
bellard8977f3c2004-01-05 00:09:06 +0000395 /* Command FIFO */
balrog33f00272007-12-24 14:33:24 +0000396 uint8_t *fifo;
Juan Quintelad7a6c272009-09-10 03:04:37 +0200397 int32_t fifo_size;
bellard8977f3c2004-01-05 00:09:06 +0000398 uint32_t data_pos;
399 uint32_t data_len;
400 uint8_t data_state;
401 uint8_t data_dir;
bellard890fa6b2004-10-07 23:10:29 +0000402 uint8_t eot; /* last wanted sector */
bellard8977f3c2004-01-05 00:09:06 +0000403 /* States kept only to be returned back */
404 /* Timers state */
405 uint8_t timer0;
406 uint8_t timer1;
407 /* precompensation */
408 uint8_t precomp_trk;
409 uint8_t config;
410 uint8_t lock;
411 /* Power down config (also with status regB access mode */
412 uint8_t pwrd;
blueswir1741402f2007-11-04 11:59:15 +0000413 /* Sun4m quirks? */
blueswir1a06e5a32007-11-04 16:58:07 +0000414 int sun4m;
bellard8977f3c2004-01-05 00:09:06 +0000415 /* Floppy drives */
Juan Quintelad7a6c272009-09-10 03:04:37 +0200416 uint8_t num_floppies;
Blue Swirl5c02c032010-02-07 09:01:18 +0000417 FDrive drives[MAX_FD];
blueswir1f2d81b32009-01-24 12:09:52 +0000418 int reset_sensei;
bellardbaca51f2004-03-19 23:05:34 +0000419};
bellard8977f3c2004-01-05 00:09:06 +0000420
Blue Swirl5c02c032010-02-07 09:01:18 +0000421typedef struct FDCtrlSysBus {
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200422 SysBusDevice busdev;
Blue Swirl5c02c032010-02-07 09:01:18 +0000423 struct FDCtrl state;
424} FDCtrlSysBus;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200425
Blue Swirl5c02c032010-02-07 09:01:18 +0000426typedef struct FDCtrlISABus {
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200427 ISADevice busdev;
Blue Swirl5c02c032010-02-07 09:01:18 +0000428 struct FDCtrl state;
Gleb Natapov1ca4d092010-12-08 13:35:05 +0200429 int32_t bootindexA;
430 int32_t bootindexB;
Blue Swirl5c02c032010-02-07 09:01:18 +0000431} FDCtrlISABus;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200432
bellardbaca51f2004-03-19 23:05:34 +0000433static uint32_t fdctrl_read (void *opaque, uint32_t reg)
bellard8977f3c2004-01-05 00:09:06 +0000434{
Blue Swirl5c02c032010-02-07 09:01:18 +0000435 FDCtrl *fdctrl = opaque;
bellardbaca51f2004-03-19 23:05:34 +0000436 uint32_t retval;
437
blueswir1e64d7d52008-12-02 17:47:02 +0000438 switch (reg) {
blueswir18c6a4d72008-04-29 16:14:15 +0000439 case FD_REG_SRA:
440 retval = fdctrl_read_statusA(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000441 break;
blueswir18c6a4d72008-04-29 16:14:15 +0000442 case FD_REG_SRB:
j_mayer4f431962007-11-05 03:11:37 +0000443 retval = fdctrl_read_statusB(fdctrl);
444 break;
blueswir19fea8082008-02-29 19:24:00 +0000445 case FD_REG_DOR:
j_mayer4f431962007-11-05 03:11:37 +0000446 retval = fdctrl_read_dor(fdctrl);
447 break;
blueswir19fea8082008-02-29 19:24:00 +0000448 case FD_REG_TDR:
bellardbaca51f2004-03-19 23:05:34 +0000449 retval = fdctrl_read_tape(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000450 break;
blueswir19fea8082008-02-29 19:24:00 +0000451 case FD_REG_MSR:
bellardbaca51f2004-03-19 23:05:34 +0000452 retval = fdctrl_read_main_status(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000453 break;
blueswir19fea8082008-02-29 19:24:00 +0000454 case FD_REG_FIFO:
bellardbaca51f2004-03-19 23:05:34 +0000455 retval = fdctrl_read_data(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000456 break;
blueswir19fea8082008-02-29 19:24:00 +0000457 case FD_REG_DIR:
bellardbaca51f2004-03-19 23:05:34 +0000458 retval = fdctrl_read_dir(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000459 break;
bellarda541f292004-04-12 20:39:29 +0000460 default:
j_mayer4f431962007-11-05 03:11:37 +0000461 retval = (uint32_t)(-1);
462 break;
bellarda541f292004-04-12 20:39:29 +0000463 }
bellarded5fd2c2004-05-08 13:14:18 +0000464 FLOPPY_DPRINTF("read reg%d: 0x%02x\n", reg & 7, retval);
bellardbaca51f2004-03-19 23:05:34 +0000465
466 return retval;
467}
468
469static void fdctrl_write (void *opaque, uint32_t reg, uint32_t value)
470{
Blue Swirl5c02c032010-02-07 09:01:18 +0000471 FDCtrl *fdctrl = opaque;
bellardbaca51f2004-03-19 23:05:34 +0000472
bellarded5fd2c2004-05-08 13:14:18 +0000473 FLOPPY_DPRINTF("write reg%d: 0x%02x\n", reg & 7, value);
474
blueswir1e64d7d52008-12-02 17:47:02 +0000475 switch (reg) {
blueswir19fea8082008-02-29 19:24:00 +0000476 case FD_REG_DOR:
j_mayer4f431962007-11-05 03:11:37 +0000477 fdctrl_write_dor(fdctrl, value);
478 break;
blueswir19fea8082008-02-29 19:24:00 +0000479 case FD_REG_TDR:
bellardbaca51f2004-03-19 23:05:34 +0000480 fdctrl_write_tape(fdctrl, value);
j_mayer4f431962007-11-05 03:11:37 +0000481 break;
blueswir19fea8082008-02-29 19:24:00 +0000482 case FD_REG_DSR:
bellardbaca51f2004-03-19 23:05:34 +0000483 fdctrl_write_rate(fdctrl, value);
j_mayer4f431962007-11-05 03:11:37 +0000484 break;
blueswir19fea8082008-02-29 19:24:00 +0000485 case FD_REG_FIFO:
bellardbaca51f2004-03-19 23:05:34 +0000486 fdctrl_write_data(fdctrl, value);
j_mayer4f431962007-11-05 03:11:37 +0000487 break;
bellarda541f292004-04-12 20:39:29 +0000488 default:
j_mayer4f431962007-11-05 03:11:37 +0000489 break;
bellarda541f292004-04-12 20:39:29 +0000490 }
bellardbaca51f2004-03-19 23:05:34 +0000491}
492
blueswir1e64d7d52008-12-02 17:47:02 +0000493static uint32_t fdctrl_read_port (void *opaque, uint32_t reg)
494{
495 return fdctrl_read(opaque, reg & 7);
496}
497
498static void fdctrl_write_port (void *opaque, uint32_t reg, uint32_t value)
499{
500 fdctrl_write(opaque, reg & 7, value);
501}
502
Anthony Liguoric227f092009-10-01 16:12:16 -0500503static uint32_t fdctrl_read_mem (void *opaque, target_phys_addr_t reg)
bellard62a46c62005-01-03 23:28:27 +0000504{
blueswir15dcb6b92007-05-19 12:58:30 +0000505 return fdctrl_read(opaque, (uint32_t)reg);
bellard62a46c62005-01-03 23:28:27 +0000506}
507
ths5fafdf22007-09-16 21:08:06 +0000508static void fdctrl_write_mem (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -0500509 target_phys_addr_t reg, uint32_t value)
bellard62a46c62005-01-03 23:28:27 +0000510{
blueswir15dcb6b92007-05-19 12:58:30 +0000511 fdctrl_write(opaque, (uint32_t)reg, value);
bellard62a46c62005-01-03 23:28:27 +0000512}
513
Blue Swirld60efc62009-08-25 18:29:31 +0000514static CPUReadMemoryFunc * const fdctrl_mem_read[3] = {
bellard62a46c62005-01-03 23:28:27 +0000515 fdctrl_read_mem,
516 fdctrl_read_mem,
517 fdctrl_read_mem,
bellarde80cfcf2004-12-19 23:18:01 +0000518};
519
Blue Swirld60efc62009-08-25 18:29:31 +0000520static CPUWriteMemoryFunc * const fdctrl_mem_write[3] = {
bellard62a46c62005-01-03 23:28:27 +0000521 fdctrl_write_mem,
522 fdctrl_write_mem,
523 fdctrl_write_mem,
bellarde80cfcf2004-12-19 23:18:01 +0000524};
525
Blue Swirld60efc62009-08-25 18:29:31 +0000526static CPUReadMemoryFunc * const fdctrl_mem_read_strict[3] = {
blueswir17c560452008-01-01 17:06:38 +0000527 fdctrl_read_mem,
528 NULL,
529 NULL,
530};
531
Blue Swirld60efc62009-08-25 18:29:31 +0000532static CPUWriteMemoryFunc * const fdctrl_mem_write_strict[3] = {
blueswir17c560452008-01-01 17:06:38 +0000533 fdctrl_write_mem,
534 NULL,
535 NULL,
536};
537
Jason Wang7d905f72011-04-06 18:34:31 +0800538static void fdrive_media_changed_pre_save(void *opaque)
539{
540 FDrive *drive = opaque;
541
542 drive->media_changed = drive->bs->media_changed;
543}
544
545static int fdrive_media_changed_post_load(void *opaque, int version_id)
546{
547 FDrive *drive = opaque;
548
549 if (drive->bs != NULL) {
550 drive->bs->media_changed = drive->media_changed;
551 }
552
553 /* User ejected the floppy when drive->bs == NULL */
554 return 0;
555}
556
557static bool fdrive_media_changed_needed(void *opaque)
558{
559 FDrive *drive = opaque;
560
561 return (drive->bs != NULL && drive->bs->media_changed != 1);
562}
563
564static const VMStateDescription vmstate_fdrive_media_changed = {
565 .name = "fdrive/media_changed",
566 .version_id = 1,
567 .minimum_version_id = 1,
568 .minimum_version_id_old = 1,
569 .pre_save = fdrive_media_changed_pre_save,
570 .post_load = fdrive_media_changed_post_load,
571 .fields = (VMStateField[]) {
572 VMSTATE_UINT8(media_changed, FDrive),
573 VMSTATE_END_OF_LIST()
574 }
575};
576
Juan Quintelad7a6c272009-09-10 03:04:37 +0200577static const VMStateDescription vmstate_fdrive = {
578 .name = "fdrive",
579 .version_id = 1,
580 .minimum_version_id = 1,
581 .minimum_version_id_old = 1,
Jason Wang7d905f72011-04-06 18:34:31 +0800582 .fields = (VMStateField[]) {
Blue Swirl5c02c032010-02-07 09:01:18 +0000583 VMSTATE_UINT8(head, FDrive),
584 VMSTATE_UINT8(track, FDrive),
585 VMSTATE_UINT8(sect, FDrive),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200586 VMSTATE_END_OF_LIST()
Jason Wang7d905f72011-04-06 18:34:31 +0800587 },
588 .subsections = (VMStateSubsection[]) {
589 {
590 .vmsd = &vmstate_fdrive_media_changed,
591 .needed = &fdrive_media_changed_needed,
592 } , {
593 /* empty */
594 }
Juan Quintelad7a6c272009-09-10 03:04:37 +0200595 }
596};
597
Juan Quintelad4bfa4d2009-09-29 22:48:22 +0200598static void fdc_pre_save(void *opaque)
blueswir13ccacc42007-04-14 13:01:31 +0000599{
Blue Swirl5c02c032010-02-07 09:01:18 +0000600 FDCtrl *s = opaque;
Juan Quintelad7a6c272009-09-10 03:04:37 +0200601
602 s->dor_vmstate = s->dor | GET_CUR_DRV(s);
blueswir13ccacc42007-04-14 13:01:31 +0000603}
604
Juan Quintelae59fb372009-09-29 22:48:21 +0200605static int fdc_post_load(void *opaque, int version_id)
blueswir13ccacc42007-04-14 13:01:31 +0000606{
Blue Swirl5c02c032010-02-07 09:01:18 +0000607 FDCtrl *s = opaque;
blueswir13ccacc42007-04-14 13:01:31 +0000608
Juan Quintelad7a6c272009-09-10 03:04:37 +0200609 SET_CUR_DRV(s, s->dor_vmstate & FD_DOR_SELMASK);
610 s->dor = s->dor_vmstate & ~FD_DOR_SELMASK;
blueswir13ccacc42007-04-14 13:01:31 +0000611 return 0;
612}
613
Juan Quintelad7a6c272009-09-10 03:04:37 +0200614static const VMStateDescription vmstate_fdc = {
Juan Quintelaaef30c32009-12-15 14:34:34 +0100615 .name = "fdc",
Juan Quintelad7a6c272009-09-10 03:04:37 +0200616 .version_id = 2,
617 .minimum_version_id = 2,
618 .minimum_version_id_old = 2,
619 .pre_save = fdc_pre_save,
620 .post_load = fdc_post_load,
621 .fields = (VMStateField []) {
622 /* Controller State */
Blue Swirl5c02c032010-02-07 09:01:18 +0000623 VMSTATE_UINT8(sra, FDCtrl),
624 VMSTATE_UINT8(srb, FDCtrl),
625 VMSTATE_UINT8(dor_vmstate, FDCtrl),
626 VMSTATE_UINT8(tdr, FDCtrl),
627 VMSTATE_UINT8(dsr, FDCtrl),
628 VMSTATE_UINT8(msr, FDCtrl),
629 VMSTATE_UINT8(status0, FDCtrl),
630 VMSTATE_UINT8(status1, FDCtrl),
631 VMSTATE_UINT8(status2, FDCtrl),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200632 /* Command FIFO */
Blue Swirl8ec68b02010-03-21 12:30:46 +0000633 VMSTATE_VARRAY_INT32(fifo, FDCtrl, fifo_size, 0, vmstate_info_uint8,
634 uint8_t),
Blue Swirl5c02c032010-02-07 09:01:18 +0000635 VMSTATE_UINT32(data_pos, FDCtrl),
636 VMSTATE_UINT32(data_len, FDCtrl),
637 VMSTATE_UINT8(data_state, FDCtrl),
638 VMSTATE_UINT8(data_dir, FDCtrl),
639 VMSTATE_UINT8(eot, FDCtrl),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200640 /* States kept only to be returned back */
Blue Swirl5c02c032010-02-07 09:01:18 +0000641 VMSTATE_UINT8(timer0, FDCtrl),
642 VMSTATE_UINT8(timer1, FDCtrl),
643 VMSTATE_UINT8(precomp_trk, FDCtrl),
644 VMSTATE_UINT8(config, FDCtrl),
645 VMSTATE_UINT8(lock, FDCtrl),
646 VMSTATE_UINT8(pwrd, FDCtrl),
647 VMSTATE_UINT8_EQUAL(num_floppies, FDCtrl),
648 VMSTATE_STRUCT_ARRAY(drives, FDCtrl, MAX_FD, 1,
649 vmstate_fdrive, FDrive),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200650 VMSTATE_END_OF_LIST()
blueswir178ae8202008-04-29 16:18:26 +0000651 }
Juan Quintelad7a6c272009-09-10 03:04:37 +0200652};
blueswir13ccacc42007-04-14 13:01:31 +0000653
Blue Swirl2be37832009-10-24 16:56:20 +0000654static void fdctrl_external_reset_sysbus(DeviceState *d)
blueswir13ccacc42007-04-14 13:01:31 +0000655{
Blue Swirl5c02c032010-02-07 09:01:18 +0000656 FDCtrlSysBus *sys = container_of(d, FDCtrlSysBus, busdev.qdev);
657 FDCtrl *s = &sys->state;
Blue Swirl2be37832009-10-24 16:56:20 +0000658
659 fdctrl_reset(s, 0);
660}
661
662static void fdctrl_external_reset_isa(DeviceState *d)
663{
Blue Swirl5c02c032010-02-07 09:01:18 +0000664 FDCtrlISABus *isa = container_of(d, FDCtrlISABus, busdev.qdev);
665 FDCtrl *s = &isa->state;
blueswir13ccacc42007-04-14 13:01:31 +0000666
667 fdctrl_reset(s, 0);
668}
669
blueswir12be17eb2008-03-21 18:05:23 +0000670static void fdctrl_handle_tc(void *opaque, int irq, int level)
671{
Blue Swirl5c02c032010-02-07 09:01:18 +0000672 //FDCtrl *s = opaque;
blueswir12be17eb2008-03-21 18:05:23 +0000673
674 if (level) {
675 // XXX
676 FLOPPY_DPRINTF("TC pulsed\n");
677 }
678}
679
bellard8977f3c2004-01-05 00:09:06 +0000680/* Change IRQ state */
Blue Swirl5c02c032010-02-07 09:01:18 +0000681static void fdctrl_reset_irq(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000682{
blueswir18c6a4d72008-04-29 16:14:15 +0000683 if (!(fdctrl->sra & FD_SRA_INTPEND))
684 return;
bellarded5fd2c2004-05-08 13:14:18 +0000685 FLOPPY_DPRINTF("Reset interrupt\n");
pbrookd537cf62007-04-07 18:14:41 +0000686 qemu_set_irq(fdctrl->irq, 0);
blueswir18c6a4d72008-04-29 16:14:15 +0000687 fdctrl->sra &= ~FD_SRA_INTPEND;
bellard8977f3c2004-01-05 00:09:06 +0000688}
689
Blue Swirl5c02c032010-02-07 09:01:18 +0000690static void fdctrl_raise_irq(FDCtrl *fdctrl, uint8_t status0)
bellard8977f3c2004-01-05 00:09:06 +0000691{
blueswir1b9b3d222008-04-29 16:16:30 +0000692 /* Sparc mutation */
693 if (fdctrl->sun4m && (fdctrl->msr & FD_MSR_CMDBUSY)) {
694 /* XXX: not sure */
695 fdctrl->msr &= ~FD_MSR_CMDBUSY;
696 fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO;
blueswir177370522008-04-29 16:17:08 +0000697 fdctrl->status0 = status0;
j_mayer4f431962007-11-05 03:11:37 +0000698 return;
bellard6f7e9ae2005-03-13 09:43:36 +0000699 }
blueswir18c6a4d72008-04-29 16:14:15 +0000700 if (!(fdctrl->sra & FD_SRA_INTPEND)) {
pbrookd537cf62007-04-07 18:14:41 +0000701 qemu_set_irq(fdctrl->irq, 1);
blueswir18c6a4d72008-04-29 16:14:15 +0000702 fdctrl->sra |= FD_SRA_INTPEND;
bellard8977f3c2004-01-05 00:09:06 +0000703 }
blueswir1f2d81b32009-01-24 12:09:52 +0000704 fdctrl->reset_sensei = 0;
blueswir177370522008-04-29 16:17:08 +0000705 fdctrl->status0 = status0;
706 FLOPPY_DPRINTF("Set interrupt status to 0x%02x\n", fdctrl->status0);
bellard8977f3c2004-01-05 00:09:06 +0000707}
708
bellard4b19ec02004-10-09 16:44:33 +0000709/* Reset controller */
Blue Swirl5c02c032010-02-07 09:01:18 +0000710static void fdctrl_reset(FDCtrl *fdctrl, int do_irq)
bellard8977f3c2004-01-05 00:09:06 +0000711{
712 int i;
713
bellard4b19ec02004-10-09 16:44:33 +0000714 FLOPPY_DPRINTF("reset controller\n");
bellardbaca51f2004-03-19 23:05:34 +0000715 fdctrl_reset_irq(fdctrl);
bellard4b19ec02004-10-09 16:44:33 +0000716 /* Initialise controller */
blueswir18c6a4d72008-04-29 16:14:15 +0000717 fdctrl->sra = 0;
718 fdctrl->srb = 0xc0;
719 if (!fdctrl->drives[1].bs)
720 fdctrl->sra |= FD_SRA_nDRV2;
bellardbaca51f2004-03-19 23:05:34 +0000721 fdctrl->cur_drv = 0;
blueswir11c346df2008-04-29 16:15:53 +0000722 fdctrl->dor = FD_DOR_nRESET;
blueswir1368df942008-04-29 16:15:12 +0000723 fdctrl->dor |= (fdctrl->dma_chann != -1) ? FD_DOR_DMAEN : 0;
blueswir1b9b3d222008-04-29 16:16:30 +0000724 fdctrl->msr = FD_MSR_RQM;
bellard8977f3c2004-01-05 00:09:06 +0000725 /* FIFO state */
bellardbaca51f2004-03-19 23:05:34 +0000726 fdctrl->data_pos = 0;
727 fdctrl->data_len = 0;
blueswir1b9b3d222008-04-29 16:16:30 +0000728 fdctrl->data_state = 0;
bellardbaca51f2004-03-19 23:05:34 +0000729 fdctrl->data_dir = FD_DIR_WRITE;
bellard8977f3c2004-01-05 00:09:06 +0000730 for (i = 0; i < MAX_FD; i++)
blueswir11c346df2008-04-29 16:15:53 +0000731 fd_recalibrate(&fdctrl->drives[i]);
bellardbaca51f2004-03-19 23:05:34 +0000732 fdctrl_reset_fifo(fdctrl);
blueswir177370522008-04-29 16:17:08 +0000733 if (do_irq) {
blueswir19fea8082008-02-29 19:24:00 +0000734 fdctrl_raise_irq(fdctrl, FD_SR0_RDYCHG);
blueswir1f2d81b32009-01-24 12:09:52 +0000735 fdctrl->reset_sensei = FD_RESET_SENSEI_COUNT;
blueswir177370522008-04-29 16:17:08 +0000736 }
bellardbaca51f2004-03-19 23:05:34 +0000737}
738
Blue Swirl5c02c032010-02-07 09:01:18 +0000739static inline FDrive *drv0(FDCtrl *fdctrl)
bellardbaca51f2004-03-19 23:05:34 +0000740{
blueswir146d32332008-04-29 16:17:42 +0000741 return &fdctrl->drives[(fdctrl->tdr & FD_TDR_BOOTSEL) >> 2];
bellardbaca51f2004-03-19 23:05:34 +0000742}
743
Blue Swirl5c02c032010-02-07 09:01:18 +0000744static inline FDrive *drv1(FDCtrl *fdctrl)
bellardbaca51f2004-03-19 23:05:34 +0000745{
blueswir146d32332008-04-29 16:17:42 +0000746 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (1 << 2))
747 return &fdctrl->drives[1];
748 else
749 return &fdctrl->drives[0];
bellardbaca51f2004-03-19 23:05:34 +0000750}
751
blueswir178ae8202008-04-29 16:18:26 +0000752#if MAX_FD == 4
Blue Swirl5c02c032010-02-07 09:01:18 +0000753static inline FDrive *drv2(FDCtrl *fdctrl)
blueswir178ae8202008-04-29 16:18:26 +0000754{
755 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (2 << 2))
756 return &fdctrl->drives[2];
757 else
758 return &fdctrl->drives[1];
759}
760
Blue Swirl5c02c032010-02-07 09:01:18 +0000761static inline FDrive *drv3(FDCtrl *fdctrl)
blueswir178ae8202008-04-29 16:18:26 +0000762{
763 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (3 << 2))
764 return &fdctrl->drives[3];
765 else
766 return &fdctrl->drives[2];
767}
768#endif
769
Blue Swirl5c02c032010-02-07 09:01:18 +0000770static FDrive *get_cur_drv(FDCtrl *fdctrl)
bellardbaca51f2004-03-19 23:05:34 +0000771{
blueswir178ae8202008-04-29 16:18:26 +0000772 switch (fdctrl->cur_drv) {
773 case 0: return drv0(fdctrl);
774 case 1: return drv1(fdctrl);
775#if MAX_FD == 4
776 case 2: return drv2(fdctrl);
777 case 3: return drv3(fdctrl);
778#endif
779 default: return NULL;
780 }
bellard8977f3c2004-01-05 00:09:06 +0000781}
782
blueswir18c6a4d72008-04-29 16:14:15 +0000783/* Status A register : 0x00 (read-only) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000784static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl)
blueswir18c6a4d72008-04-29 16:14:15 +0000785{
786 uint32_t retval = fdctrl->sra;
787
788 FLOPPY_DPRINTF("status register A: 0x%02x\n", retval);
789
790 return retval;
791}
792
bellard8977f3c2004-01-05 00:09:06 +0000793/* Status B register : 0x01 (read-only) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000794static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000795{
blueswir18c6a4d72008-04-29 16:14:15 +0000796 uint32_t retval = fdctrl->srb;
797
798 FLOPPY_DPRINTF("status register B: 0x%02x\n", retval);
799
800 return retval;
bellard8977f3c2004-01-05 00:09:06 +0000801}
802
803/* Digital output register : 0x02 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000804static uint32_t fdctrl_read_dor(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000805{
blueswir11c346df2008-04-29 16:15:53 +0000806 uint32_t retval = fdctrl->dor;
bellard8977f3c2004-01-05 00:09:06 +0000807
bellard8977f3c2004-01-05 00:09:06 +0000808 /* Selected drive */
bellardbaca51f2004-03-19 23:05:34 +0000809 retval |= fdctrl->cur_drv;
bellard8977f3c2004-01-05 00:09:06 +0000810 FLOPPY_DPRINTF("digital output register: 0x%02x\n", retval);
811
812 return retval;
813}
814
Blue Swirl5c02c032010-02-07 09:01:18 +0000815static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value)
bellard8977f3c2004-01-05 00:09:06 +0000816{
bellard8977f3c2004-01-05 00:09:06 +0000817 FLOPPY_DPRINTF("digital output register set to 0x%02x\n", value);
blueswir18c6a4d72008-04-29 16:14:15 +0000818
819 /* Motors */
820 if (value & FD_DOR_MOTEN0)
821 fdctrl->srb |= FD_SRB_MTR0;
822 else
823 fdctrl->srb &= ~FD_SRB_MTR0;
824 if (value & FD_DOR_MOTEN1)
825 fdctrl->srb |= FD_SRB_MTR1;
826 else
827 fdctrl->srb &= ~FD_SRB_MTR1;
828
829 /* Drive */
830 if (value & 1)
831 fdctrl->srb |= FD_SRB_DR0;
832 else
833 fdctrl->srb &= ~FD_SRB_DR0;
834
bellard8977f3c2004-01-05 00:09:06 +0000835 /* Reset */
blueswir19fea8082008-02-29 19:24:00 +0000836 if (!(value & FD_DOR_nRESET)) {
blueswir11c346df2008-04-29 16:15:53 +0000837 if (fdctrl->dor & FD_DOR_nRESET) {
bellard4b19ec02004-10-09 16:44:33 +0000838 FLOPPY_DPRINTF("controller enter RESET state\n");
bellard8977f3c2004-01-05 00:09:06 +0000839 }
840 } else {
blueswir11c346df2008-04-29 16:15:53 +0000841 if (!(fdctrl->dor & FD_DOR_nRESET)) {
bellard4b19ec02004-10-09 16:44:33 +0000842 FLOPPY_DPRINTF("controller out of RESET state\n");
bellardfb6cf1d2004-05-04 02:04:17 +0000843 fdctrl_reset(fdctrl, 1);
blueswir1b9b3d222008-04-29 16:16:30 +0000844 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
bellard8977f3c2004-01-05 00:09:06 +0000845 }
846 }
847 /* Selected drive */
blueswir19fea8082008-02-29 19:24:00 +0000848 fdctrl->cur_drv = value & FD_DOR_SELMASK;
blueswir1368df942008-04-29 16:15:12 +0000849
850 fdctrl->dor = value;
bellard8977f3c2004-01-05 00:09:06 +0000851}
852
853/* Tape drive register : 0x03 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000854static uint32_t fdctrl_read_tape(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000855{
blueswir146d32332008-04-29 16:17:42 +0000856 uint32_t retval = fdctrl->tdr;
bellard8977f3c2004-01-05 00:09:06 +0000857
bellard8977f3c2004-01-05 00:09:06 +0000858 FLOPPY_DPRINTF("tape drive register: 0x%02x\n", retval);
859
860 return retval;
861}
862
Blue Swirl5c02c032010-02-07 09:01:18 +0000863static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value)
bellard8977f3c2004-01-05 00:09:06 +0000864{
bellard8977f3c2004-01-05 00:09:06 +0000865 /* Reset mode */
blueswir11c346df2008-04-29 16:15:53 +0000866 if (!(fdctrl->dor & FD_DOR_nRESET)) {
bellard4b19ec02004-10-09 16:44:33 +0000867 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
bellard8977f3c2004-01-05 00:09:06 +0000868 return;
869 }
870 FLOPPY_DPRINTF("tape drive register set to 0x%02x\n", value);
871 /* Disk boot selection indicator */
blueswir146d32332008-04-29 16:17:42 +0000872 fdctrl->tdr = value & FD_TDR_BOOTSEL;
bellard8977f3c2004-01-05 00:09:06 +0000873 /* Tape indicators: never allow */
874}
875
876/* Main status register : 0x04 (read) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000877static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000878{
blueswir1b9b3d222008-04-29 16:16:30 +0000879 uint32_t retval = fdctrl->msr;
bellard8977f3c2004-01-05 00:09:06 +0000880
blueswir1b9b3d222008-04-29 16:16:30 +0000881 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
blueswir11c346df2008-04-29 16:15:53 +0000882 fdctrl->dor |= FD_DOR_nRESET;
blueswir1b9b3d222008-04-29 16:16:30 +0000883
Artyom Tarasenko82407d12009-12-13 13:30:44 +0000884 /* Sparc mutation */
885 if (fdctrl->sun4m) {
886 retval |= FD_MSR_DIO;
887 fdctrl_reset_irq(fdctrl);
888 };
889
bellard8977f3c2004-01-05 00:09:06 +0000890 FLOPPY_DPRINTF("main status register: 0x%02x\n", retval);
891
892 return retval;
893}
894
895/* Data select rate register : 0x04 (write) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000896static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value)
bellard8977f3c2004-01-05 00:09:06 +0000897{
bellard8977f3c2004-01-05 00:09:06 +0000898 /* Reset mode */
blueswir11c346df2008-04-29 16:15:53 +0000899 if (!(fdctrl->dor & FD_DOR_nRESET)) {
j_mayer4f431962007-11-05 03:11:37 +0000900 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
901 return;
902 }
bellard8977f3c2004-01-05 00:09:06 +0000903 FLOPPY_DPRINTF("select rate register set to 0x%02x\n", value);
904 /* Reset: autoclear */
blueswir19fea8082008-02-29 19:24:00 +0000905 if (value & FD_DSR_SWRESET) {
blueswir11c346df2008-04-29 16:15:53 +0000906 fdctrl->dor &= ~FD_DOR_nRESET;
bellardbaca51f2004-03-19 23:05:34 +0000907 fdctrl_reset(fdctrl, 1);
blueswir11c346df2008-04-29 16:15:53 +0000908 fdctrl->dor |= FD_DOR_nRESET;
bellard8977f3c2004-01-05 00:09:06 +0000909 }
blueswir19fea8082008-02-29 19:24:00 +0000910 if (value & FD_DSR_PWRDOWN) {
bellardbaca51f2004-03-19 23:05:34 +0000911 fdctrl_reset(fdctrl, 1);
bellard8977f3c2004-01-05 00:09:06 +0000912 }
blueswir1b9b3d222008-04-29 16:16:30 +0000913 fdctrl->dsr = value;
bellard8977f3c2004-01-05 00:09:06 +0000914}
915
Blue Swirl5c02c032010-02-07 09:01:18 +0000916static int fdctrl_media_changed(FDrive *drv)
bellardea185bb2006-08-19 11:43:22 +0000917{
918 int ret;
j_mayer4f431962007-11-05 03:11:37 +0000919
ths5fafdf22007-09-16 21:08:06 +0000920 if (!drv->bs)
bellardea185bb2006-08-19 11:43:22 +0000921 return 0;
922 ret = bdrv_media_changed(drv->bs);
923 if (ret) {
924 fd_revalidate(drv);
925 }
926 return ret;
927}
928
bellard8977f3c2004-01-05 00:09:06 +0000929/* Digital input register : 0x07 (read-only) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000930static uint32_t fdctrl_read_dir(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000931{
bellard8977f3c2004-01-05 00:09:06 +0000932 uint32_t retval = 0;
933
blueswir178ae8202008-04-29 16:18:26 +0000934 if (fdctrl_media_changed(drv0(fdctrl))
935 || fdctrl_media_changed(drv1(fdctrl))
936#if MAX_FD == 4
937 || fdctrl_media_changed(drv2(fdctrl))
938 || fdctrl_media_changed(drv3(fdctrl))
939#endif
940 )
blueswir19fea8082008-02-29 19:24:00 +0000941 retval |= FD_DIR_DSKCHG;
Blue Swirl3c83eb42010-04-18 08:45:03 +0000942 if (retval != 0) {
bellardbaca51f2004-03-19 23:05:34 +0000943 FLOPPY_DPRINTF("Floppy digital input register: 0x%02x\n", retval);
Blue Swirl3c83eb42010-04-18 08:45:03 +0000944 }
bellard8977f3c2004-01-05 00:09:06 +0000945
946 return retval;
947}
948
949/* FIFO state control */
Blue Swirl5c02c032010-02-07 09:01:18 +0000950static void fdctrl_reset_fifo(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000951{
bellardbaca51f2004-03-19 23:05:34 +0000952 fdctrl->data_dir = FD_DIR_WRITE;
953 fdctrl->data_pos = 0;
blueswir1b9b3d222008-04-29 16:16:30 +0000954 fdctrl->msr &= ~(FD_MSR_CMDBUSY | FD_MSR_DIO);
bellard8977f3c2004-01-05 00:09:06 +0000955}
956
957/* Set FIFO status for the host to read */
Blue Swirl5c02c032010-02-07 09:01:18 +0000958static void fdctrl_set_fifo(FDCtrl *fdctrl, int fifo_len, int do_irq)
bellard8977f3c2004-01-05 00:09:06 +0000959{
bellardbaca51f2004-03-19 23:05:34 +0000960 fdctrl->data_dir = FD_DIR_READ;
961 fdctrl->data_len = fifo_len;
962 fdctrl->data_pos = 0;
blueswir1b9b3d222008-04-29 16:16:30 +0000963 fdctrl->msr |= FD_MSR_CMDBUSY | FD_MSR_RQM | FD_MSR_DIO;
bellard8977f3c2004-01-05 00:09:06 +0000964 if (do_irq)
bellardbaca51f2004-03-19 23:05:34 +0000965 fdctrl_raise_irq(fdctrl, 0x00);
bellard8977f3c2004-01-05 00:09:06 +0000966}
967
968/* Set an error: unimplemented/unknown command */
Blue Swirl5c02c032010-02-07 09:01:18 +0000969static void fdctrl_unimplemented(FDCtrl *fdctrl, int direction)
bellard8977f3c2004-01-05 00:09:06 +0000970{
blueswir177370522008-04-29 16:17:08 +0000971 FLOPPY_ERROR("unimplemented command 0x%02x\n", fdctrl->fifo[0]);
blueswir19fea8082008-02-29 19:24:00 +0000972 fdctrl->fifo[0] = FD_SR0_INVCMD;
bellardbaca51f2004-03-19 23:05:34 +0000973 fdctrl_set_fifo(fdctrl, 1, 0);
bellard8977f3c2004-01-05 00:09:06 +0000974}
975
blueswir1746d6de2008-04-29 16:13:36 +0000976/* Seek to next sector */
Blue Swirl5c02c032010-02-07 09:01:18 +0000977static int fdctrl_seek_to_next_sect(FDCtrl *fdctrl, FDrive *cur_drv)
blueswir1746d6de2008-04-29 16:13:36 +0000978{
979 FLOPPY_DPRINTF("seek to next sector (%d %02x %02x => %d)\n",
980 cur_drv->head, cur_drv->track, cur_drv->sect,
981 fd_sector(cur_drv));
982 /* XXX: cur_drv->sect >= cur_drv->last_sect should be an
983 error in fact */
984 if (cur_drv->sect >= cur_drv->last_sect ||
985 cur_drv->sect == fdctrl->eot) {
986 cur_drv->sect = 1;
987 if (FD_MULTI_TRACK(fdctrl->data_state)) {
988 if (cur_drv->head == 0 &&
989 (cur_drv->flags & FDISK_DBL_SIDES) != 0) {
990 cur_drv->head = 1;
991 } else {
992 cur_drv->head = 0;
993 cur_drv->track++;
994 if ((cur_drv->flags & FDISK_DBL_SIDES) == 0)
995 return 0;
996 }
997 } else {
998 cur_drv->track++;
999 return 0;
1000 }
1001 FLOPPY_DPRINTF("seek to next track (%d %02x %02x => %d)\n",
1002 cur_drv->head, cur_drv->track,
1003 cur_drv->sect, fd_sector(cur_drv));
1004 } else {
1005 cur_drv->sect++;
1006 }
1007 return 1;
1008}
1009
bellard8977f3c2004-01-05 00:09:06 +00001010/* Callback for transfer end (stop or abort) */
Blue Swirl5c02c032010-02-07 09:01:18 +00001011static void fdctrl_stop_transfer(FDCtrl *fdctrl, uint8_t status0,
1012 uint8_t status1, uint8_t status2)
bellard8977f3c2004-01-05 00:09:06 +00001013{
Blue Swirl5c02c032010-02-07 09:01:18 +00001014 FDrive *cur_drv;
bellard8977f3c2004-01-05 00:09:06 +00001015
bellardbaca51f2004-03-19 23:05:34 +00001016 cur_drv = get_cur_drv(fdctrl);
bellard8977f3c2004-01-05 00:09:06 +00001017 FLOPPY_DPRINTF("transfer status: %02x %02x %02x (%02x)\n",
1018 status0, status1, status2,
blueswir1cefec4f2008-04-29 16:18:58 +00001019 status0 | (cur_drv->head << 2) | GET_CUR_DRV(fdctrl));
1020 fdctrl->fifo[0] = status0 | (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
bellardbaca51f2004-03-19 23:05:34 +00001021 fdctrl->fifo[1] = status1;
1022 fdctrl->fifo[2] = status2;
1023 fdctrl->fifo[3] = cur_drv->track;
1024 fdctrl->fifo[4] = cur_drv->head;
1025 fdctrl->fifo[5] = cur_drv->sect;
1026 fdctrl->fifo[6] = FD_SECTOR_SC;
1027 fdctrl->data_dir = FD_DIR_READ;
blueswir1368df942008-04-29 16:15:12 +00001028 if (!(fdctrl->msr & FD_MSR_NONDMA)) {
bellardbaca51f2004-03-19 23:05:34 +00001029 DMA_release_DREQ(fdctrl->dma_chann);
bellarded5fd2c2004-05-08 13:14:18 +00001030 }
blueswir1b9b3d222008-04-29 16:16:30 +00001031 fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO;
blueswir1368df942008-04-29 16:15:12 +00001032 fdctrl->msr &= ~FD_MSR_NONDMA;
bellardbaca51f2004-03-19 23:05:34 +00001033 fdctrl_set_fifo(fdctrl, 7, 1);
bellard8977f3c2004-01-05 00:09:06 +00001034}
1035
1036/* Prepare a data transfer (either DMA or FIFO) */
Blue Swirl5c02c032010-02-07 09:01:18 +00001037static void fdctrl_start_transfer(FDCtrl *fdctrl, int direction)
bellard8977f3c2004-01-05 00:09:06 +00001038{
Blue Swirl5c02c032010-02-07 09:01:18 +00001039 FDrive *cur_drv;
bellard8977f3c2004-01-05 00:09:06 +00001040 uint8_t kh, kt, ks;
blueswir177370522008-04-29 16:17:08 +00001041 int did_seek = 0;
bellard8977f3c2004-01-05 00:09:06 +00001042
blueswir1cefec4f2008-04-29 16:18:58 +00001043 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
bellardbaca51f2004-03-19 23:05:34 +00001044 cur_drv = get_cur_drv(fdctrl);
1045 kt = fdctrl->fifo[2];
1046 kh = fdctrl->fifo[3];
1047 ks = fdctrl->fifo[4];
bellard4b19ec02004-10-09 16:44:33 +00001048 FLOPPY_DPRINTF("Start transfer at %d %d %02x %02x (%d)\n",
blueswir1cefec4f2008-04-29 16:18:58 +00001049 GET_CUR_DRV(fdctrl), kh, kt, ks,
Blue Swirl7859cb92010-02-07 09:13:51 +00001050 fd_sector_calc(kh, kt, ks, cur_drv->last_sect));
blueswir177370522008-04-29 16:17:08 +00001051 switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
bellard8977f3c2004-01-05 00:09:06 +00001052 case 2:
1053 /* sect too big */
blueswir19fea8082008-02-29 19:24:00 +00001054 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001055 fdctrl->fifo[3] = kt;
1056 fdctrl->fifo[4] = kh;
1057 fdctrl->fifo[5] = ks;
bellard8977f3c2004-01-05 00:09:06 +00001058 return;
1059 case 3:
1060 /* track too big */
blueswir177370522008-04-29 16:17:08 +00001061 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001062 fdctrl->fifo[3] = kt;
1063 fdctrl->fifo[4] = kh;
1064 fdctrl->fifo[5] = ks;
bellard8977f3c2004-01-05 00:09:06 +00001065 return;
1066 case 4:
1067 /* No seek enabled */
blueswir19fea8082008-02-29 19:24:00 +00001068 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001069 fdctrl->fifo[3] = kt;
1070 fdctrl->fifo[4] = kh;
1071 fdctrl->fifo[5] = ks;
bellard8977f3c2004-01-05 00:09:06 +00001072 return;
1073 case 1:
1074 did_seek = 1;
1075 break;
1076 default:
1077 break;
1078 }
blueswir1b9b3d222008-04-29 16:16:30 +00001079
bellard8977f3c2004-01-05 00:09:06 +00001080 /* Set the FIFO state */
bellardbaca51f2004-03-19 23:05:34 +00001081 fdctrl->data_dir = direction;
1082 fdctrl->data_pos = 0;
blueswir1b9b3d222008-04-29 16:16:30 +00001083 fdctrl->msr |= FD_MSR_CMDBUSY;
bellardbaca51f2004-03-19 23:05:34 +00001084 if (fdctrl->fifo[0] & 0x80)
1085 fdctrl->data_state |= FD_STATE_MULTI;
1086 else
1087 fdctrl->data_state &= ~FD_STATE_MULTI;
bellard8977f3c2004-01-05 00:09:06 +00001088 if (did_seek)
bellardbaca51f2004-03-19 23:05:34 +00001089 fdctrl->data_state |= FD_STATE_SEEK;
1090 else
1091 fdctrl->data_state &= ~FD_STATE_SEEK;
1092 if (fdctrl->fifo[5] == 00) {
1093 fdctrl->data_len = fdctrl->fifo[8];
1094 } else {
j_mayer4f431962007-11-05 03:11:37 +00001095 int tmp;
ths3bcb80f2006-12-10 23:07:39 +00001096 fdctrl->data_len = 128 << (fdctrl->fifo[5] > 7 ? 7 : fdctrl->fifo[5]);
blueswir1771effe2008-05-01 19:05:12 +00001097 tmp = (fdctrl->fifo[6] - ks + 1);
bellardbaca51f2004-03-19 23:05:34 +00001098 if (fdctrl->fifo[0] & 0x80)
blueswir1771effe2008-05-01 19:05:12 +00001099 tmp += fdctrl->fifo[6];
j_mayer4f431962007-11-05 03:11:37 +00001100 fdctrl->data_len *= tmp;
bellardbaca51f2004-03-19 23:05:34 +00001101 }
bellard890fa6b2004-10-07 23:10:29 +00001102 fdctrl->eot = fdctrl->fifo[6];
blueswir1368df942008-04-29 16:15:12 +00001103 if (fdctrl->dor & FD_DOR_DMAEN) {
bellard8977f3c2004-01-05 00:09:06 +00001104 int dma_mode;
1105 /* DMA transfer are enabled. Check if DMA channel is well programmed */
bellardbaca51f2004-03-19 23:05:34 +00001106 dma_mode = DMA_get_channel_mode(fdctrl->dma_chann);
bellard8977f3c2004-01-05 00:09:06 +00001107 dma_mode = (dma_mode >> 2) & 3;
bellardbaca51f2004-03-19 23:05:34 +00001108 FLOPPY_DPRINTF("dma_mode=%d direction=%d (%d - %d)\n",
j_mayer4f431962007-11-05 03:11:37 +00001109 dma_mode, direction,
bellardbaca51f2004-03-19 23:05:34 +00001110 (128 << fdctrl->fifo[5]) *
j_mayer4f431962007-11-05 03:11:37 +00001111 (cur_drv->last_sect - ks + 1), fdctrl->data_len);
bellard8977f3c2004-01-05 00:09:06 +00001112 if (((direction == FD_DIR_SCANE || direction == FD_DIR_SCANL ||
1113 direction == FD_DIR_SCANH) && dma_mode == 0) ||
1114 (direction == FD_DIR_WRITE && dma_mode == 2) ||
1115 (direction == FD_DIR_READ && dma_mode == 1)) {
1116 /* No access is allowed until DMA transfer has completed */
blueswir1b9b3d222008-04-29 16:16:30 +00001117 fdctrl->msr &= ~FD_MSR_RQM;
bellard4b19ec02004-10-09 16:44:33 +00001118 /* Now, we just have to wait for the DMA controller to
bellard8977f3c2004-01-05 00:09:06 +00001119 * recall us...
1120 */
bellardbaca51f2004-03-19 23:05:34 +00001121 DMA_hold_DREQ(fdctrl->dma_chann);
1122 DMA_schedule(fdctrl->dma_chann);
bellard8977f3c2004-01-05 00:09:06 +00001123 return;
bellardbaca51f2004-03-19 23:05:34 +00001124 } else {
j_mayer4f431962007-11-05 03:11:37 +00001125 FLOPPY_ERROR("dma_mode=%d direction=%d\n", dma_mode, direction);
bellard8977f3c2004-01-05 00:09:06 +00001126 }
1127 }
1128 FLOPPY_DPRINTF("start non-DMA transfer\n");
blueswir1368df942008-04-29 16:15:12 +00001129 fdctrl->msr |= FD_MSR_NONDMA;
blueswir1b9b3d222008-04-29 16:16:30 +00001130 if (direction != FD_DIR_WRITE)
1131 fdctrl->msr |= FD_MSR_DIO;
bellard8977f3c2004-01-05 00:09:06 +00001132 /* IO based transfer: calculate len */
bellardbaca51f2004-03-19 23:05:34 +00001133 fdctrl_raise_irq(fdctrl, 0x00);
bellard8977f3c2004-01-05 00:09:06 +00001134
1135 return;
1136}
1137
1138/* Prepare a transfer of deleted data */
Blue Swirl5c02c032010-02-07 09:01:18 +00001139static void fdctrl_start_transfer_del(FDCtrl *fdctrl, int direction)
bellard8977f3c2004-01-05 00:09:06 +00001140{
blueswir177370522008-04-29 16:17:08 +00001141 FLOPPY_ERROR("fdctrl_start_transfer_del() unimplemented\n");
1142
bellard8977f3c2004-01-05 00:09:06 +00001143 /* We don't handle deleted data,
1144 * so we don't return *ANYTHING*
1145 */
blueswir19fea8082008-02-29 19:24:00 +00001146 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
bellard8977f3c2004-01-05 00:09:06 +00001147}
1148
1149/* handlers for DMA transfers */
bellard85571bc2004-11-07 18:04:02 +00001150static int fdctrl_transfer_handler (void *opaque, int nchan,
1151 int dma_pos, int dma_len)
bellard8977f3c2004-01-05 00:09:06 +00001152{
Blue Swirl5c02c032010-02-07 09:01:18 +00001153 FDCtrl *fdctrl;
1154 FDrive *cur_drv;
bellardbaca51f2004-03-19 23:05:34 +00001155 int len, start_pos, rel_pos;
bellard8977f3c2004-01-05 00:09:06 +00001156 uint8_t status0 = 0x00, status1 = 0x00, status2 = 0x00;
1157
bellardbaca51f2004-03-19 23:05:34 +00001158 fdctrl = opaque;
blueswir1b9b3d222008-04-29 16:16:30 +00001159 if (fdctrl->msr & FD_MSR_RQM) {
bellard8977f3c2004-01-05 00:09:06 +00001160 FLOPPY_DPRINTF("Not in DMA transfer mode !\n");
1161 return 0;
1162 }
bellardbaca51f2004-03-19 23:05:34 +00001163 cur_drv = get_cur_drv(fdctrl);
1164 if (fdctrl->data_dir == FD_DIR_SCANE || fdctrl->data_dir == FD_DIR_SCANL ||
1165 fdctrl->data_dir == FD_DIR_SCANH)
blueswir177370522008-04-29 16:17:08 +00001166 status2 = FD_SR2_SNS;
bellard85571bc2004-11-07 18:04:02 +00001167 if (dma_len > fdctrl->data_len)
1168 dma_len = fdctrl->data_len;
bellard890fa6b2004-10-07 23:10:29 +00001169 if (cur_drv->bs == NULL) {
j_mayer4f431962007-11-05 03:11:37 +00001170 if (fdctrl->data_dir == FD_DIR_WRITE)
blueswir19fea8082008-02-29 19:24:00 +00001171 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
j_mayer4f431962007-11-05 03:11:37 +00001172 else
blueswir19fea8082008-02-29 19:24:00 +00001173 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
j_mayer4f431962007-11-05 03:11:37 +00001174 len = 0;
bellard890fa6b2004-10-07 23:10:29 +00001175 goto transfer_error;
1176 }
bellardbaca51f2004-03-19 23:05:34 +00001177 rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
bellard85571bc2004-11-07 18:04:02 +00001178 for (start_pos = fdctrl->data_pos; fdctrl->data_pos < dma_len;) {
1179 len = dma_len - fdctrl->data_pos;
bellardbaca51f2004-03-19 23:05:34 +00001180 if (len + rel_pos > FD_SECTOR_LEN)
1181 len = FD_SECTOR_LEN - rel_pos;
bellard6f7e9ae2005-03-13 09:43:36 +00001182 FLOPPY_DPRINTF("copy %d bytes (%d %d %d) %d pos %d %02x "
1183 "(%d-0x%08x 0x%08x)\n", len, dma_len, fdctrl->data_pos,
blueswir1cefec4f2008-04-29 16:18:58 +00001184 fdctrl->data_len, GET_CUR_DRV(fdctrl), cur_drv->head,
bellardbaca51f2004-03-19 23:05:34 +00001185 cur_drv->track, cur_drv->sect, fd_sector(cur_drv),
blueswir19fea8082008-02-29 19:24:00 +00001186 fd_sector(cur_drv) * FD_SECTOR_LEN);
bellardbaca51f2004-03-19 23:05:34 +00001187 if (fdctrl->data_dir != FD_DIR_WRITE ||
j_mayer4f431962007-11-05 03:11:37 +00001188 len < FD_SECTOR_LEN || rel_pos != 0) {
bellardbaca51f2004-03-19 23:05:34 +00001189 /* READ & SCAN commands and realign to a sector for WRITE */
1190 if (bdrv_read(cur_drv->bs, fd_sector(cur_drv),
j_mayer4f431962007-11-05 03:11:37 +00001191 fdctrl->fifo, 1) < 0) {
bellard8977f3c2004-01-05 00:09:06 +00001192 FLOPPY_DPRINTF("Floppy: error getting sector %d\n",
1193 fd_sector(cur_drv));
1194 /* Sure, image size is too small... */
bellardbaca51f2004-03-19 23:05:34 +00001195 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
bellard8977f3c2004-01-05 00:09:06 +00001196 }
bellard890fa6b2004-10-07 23:10:29 +00001197 }
j_mayer4f431962007-11-05 03:11:37 +00001198 switch (fdctrl->data_dir) {
1199 case FD_DIR_READ:
1200 /* READ commands */
bellard85571bc2004-11-07 18:04:02 +00001201 DMA_write_memory (nchan, fdctrl->fifo + rel_pos,
1202 fdctrl->data_pos, len);
j_mayer4f431962007-11-05 03:11:37 +00001203 break;
1204 case FD_DIR_WRITE:
bellardbaca51f2004-03-19 23:05:34 +00001205 /* WRITE commands */
bellard85571bc2004-11-07 18:04:02 +00001206 DMA_read_memory (nchan, fdctrl->fifo + rel_pos,
1207 fdctrl->data_pos, len);
bellardbaca51f2004-03-19 23:05:34 +00001208 if (bdrv_write(cur_drv->bs, fd_sector(cur_drv),
j_mayer4f431962007-11-05 03:11:37 +00001209 fdctrl->fifo, 1) < 0) {
blueswir177370522008-04-29 16:17:08 +00001210 FLOPPY_ERROR("writing sector %d\n", fd_sector(cur_drv));
blueswir19fea8082008-02-29 19:24:00 +00001211 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001212 goto transfer_error;
bellard890fa6b2004-10-07 23:10:29 +00001213 }
j_mayer4f431962007-11-05 03:11:37 +00001214 break;
1215 default:
1216 /* SCAN commands */
bellardbaca51f2004-03-19 23:05:34 +00001217 {
j_mayer4f431962007-11-05 03:11:37 +00001218 uint8_t tmpbuf[FD_SECTOR_LEN];
bellard8977f3c2004-01-05 00:09:06 +00001219 int ret;
bellard85571bc2004-11-07 18:04:02 +00001220 DMA_read_memory (nchan, tmpbuf, fdctrl->data_pos, len);
bellardbaca51f2004-03-19 23:05:34 +00001221 ret = memcmp(tmpbuf, fdctrl->fifo + rel_pos, len);
bellard8977f3c2004-01-05 00:09:06 +00001222 if (ret == 0) {
blueswir177370522008-04-29 16:17:08 +00001223 status2 = FD_SR2_SEH;
bellard8977f3c2004-01-05 00:09:06 +00001224 goto end_transfer;
1225 }
bellardbaca51f2004-03-19 23:05:34 +00001226 if ((ret < 0 && fdctrl->data_dir == FD_DIR_SCANL) ||
1227 (ret > 0 && fdctrl->data_dir == FD_DIR_SCANH)) {
bellard8977f3c2004-01-05 00:09:06 +00001228 status2 = 0x00;
1229 goto end_transfer;
1230 }
1231 }
j_mayer4f431962007-11-05 03:11:37 +00001232 break;
bellard8977f3c2004-01-05 00:09:06 +00001233 }
j_mayer4f431962007-11-05 03:11:37 +00001234 fdctrl->data_pos += len;
1235 rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
bellardbaca51f2004-03-19 23:05:34 +00001236 if (rel_pos == 0) {
bellard8977f3c2004-01-05 00:09:06 +00001237 /* Seek to next sector */
blueswir1746d6de2008-04-29 16:13:36 +00001238 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv))
1239 break;
bellard8977f3c2004-01-05 00:09:06 +00001240 }
1241 }
j_mayer4f431962007-11-05 03:11:37 +00001242 end_transfer:
bellardbaca51f2004-03-19 23:05:34 +00001243 len = fdctrl->data_pos - start_pos;
1244 FLOPPY_DPRINTF("end transfer %d %d %d\n",
j_mayer4f431962007-11-05 03:11:37 +00001245 fdctrl->data_pos, len, fdctrl->data_len);
bellardbaca51f2004-03-19 23:05:34 +00001246 if (fdctrl->data_dir == FD_DIR_SCANE ||
1247 fdctrl->data_dir == FD_DIR_SCANL ||
1248 fdctrl->data_dir == FD_DIR_SCANH)
blueswir177370522008-04-29 16:17:08 +00001249 status2 = FD_SR2_SEH;
bellardbaca51f2004-03-19 23:05:34 +00001250 if (FD_DID_SEEK(fdctrl->data_state))
blueswir19fea8082008-02-29 19:24:00 +00001251 status0 |= FD_SR0_SEEK;
bellardbaca51f2004-03-19 23:05:34 +00001252 fdctrl->data_len -= len;
bellard890fa6b2004-10-07 23:10:29 +00001253 fdctrl_stop_transfer(fdctrl, status0, status1, status2);
j_mayer4f431962007-11-05 03:11:37 +00001254 transfer_error:
bellard8977f3c2004-01-05 00:09:06 +00001255
bellardbaca51f2004-03-19 23:05:34 +00001256 return len;
bellard8977f3c2004-01-05 00:09:06 +00001257}
1258
bellard8977f3c2004-01-05 00:09:06 +00001259/* Data register : 0x05 */
Blue Swirl5c02c032010-02-07 09:01:18 +00001260static uint32_t fdctrl_read_data(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +00001261{
Blue Swirl5c02c032010-02-07 09:01:18 +00001262 FDrive *cur_drv;
bellard8977f3c2004-01-05 00:09:06 +00001263 uint32_t retval = 0;
blueswir1746d6de2008-04-29 16:13:36 +00001264 int pos;
bellard8977f3c2004-01-05 00:09:06 +00001265
bellardbaca51f2004-03-19 23:05:34 +00001266 cur_drv = get_cur_drv(fdctrl);
blueswir1b9b3d222008-04-29 16:16:30 +00001267 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
1268 if (!(fdctrl->msr & FD_MSR_RQM) || !(fdctrl->msr & FD_MSR_DIO)) {
1269 FLOPPY_ERROR("controller not ready for reading\n");
bellard8977f3c2004-01-05 00:09:06 +00001270 return 0;
1271 }
bellardbaca51f2004-03-19 23:05:34 +00001272 pos = fdctrl->data_pos;
blueswir1368df942008-04-29 16:15:12 +00001273 if (fdctrl->msr & FD_MSR_NONDMA) {
bellard8977f3c2004-01-05 00:09:06 +00001274 pos %= FD_SECTOR_LEN;
1275 if (pos == 0) {
blueswir1746d6de2008-04-29 16:13:36 +00001276 if (fdctrl->data_pos != 0)
1277 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
1278 FLOPPY_DPRINTF("error seeking to next sector %d\n",
1279 fd_sector(cur_drv));
1280 return 0;
1281 }
blueswir177370522008-04-29 16:17:08 +00001282 if (bdrv_read(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
1283 FLOPPY_DPRINTF("error getting sector %d\n",
1284 fd_sector(cur_drv));
1285 /* Sure, image size is too small... */
1286 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1287 }
bellard8977f3c2004-01-05 00:09:06 +00001288 }
1289 }
bellardbaca51f2004-03-19 23:05:34 +00001290 retval = fdctrl->fifo[pos];
1291 if (++fdctrl->data_pos == fdctrl->data_len) {
1292 fdctrl->data_pos = 0;
bellard890fa6b2004-10-07 23:10:29 +00001293 /* Switch from transfer mode to status mode
bellard8977f3c2004-01-05 00:09:06 +00001294 * then from status mode to command mode
1295 */
blueswir1368df942008-04-29 16:15:12 +00001296 if (fdctrl->msr & FD_MSR_NONDMA) {
blueswir19fea8082008-02-29 19:24:00 +00001297 fdctrl_stop_transfer(fdctrl, FD_SR0_SEEK, 0x00, 0x00);
bellarded5fd2c2004-05-08 13:14:18 +00001298 } else {
bellardbaca51f2004-03-19 23:05:34 +00001299 fdctrl_reset_fifo(fdctrl);
bellarded5fd2c2004-05-08 13:14:18 +00001300 fdctrl_reset_irq(fdctrl);
1301 }
bellard8977f3c2004-01-05 00:09:06 +00001302 }
1303 FLOPPY_DPRINTF("data register: 0x%02x\n", retval);
1304
1305 return retval;
1306}
1307
Blue Swirl5c02c032010-02-07 09:01:18 +00001308static void fdctrl_format_sector(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +00001309{
Blue Swirl5c02c032010-02-07 09:01:18 +00001310 FDrive *cur_drv;
bellardbaca51f2004-03-19 23:05:34 +00001311 uint8_t kh, kt, ks;
bellard8977f3c2004-01-05 00:09:06 +00001312
blueswir1cefec4f2008-04-29 16:18:58 +00001313 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
bellardbaca51f2004-03-19 23:05:34 +00001314 cur_drv = get_cur_drv(fdctrl);
1315 kt = fdctrl->fifo[6];
1316 kh = fdctrl->fifo[7];
1317 ks = fdctrl->fifo[8];
1318 FLOPPY_DPRINTF("format sector at %d %d %02x %02x (%d)\n",
blueswir1cefec4f2008-04-29 16:18:58 +00001319 GET_CUR_DRV(fdctrl), kh, kt, ks,
Blue Swirl7859cb92010-02-07 09:13:51 +00001320 fd_sector_calc(kh, kt, ks, cur_drv->last_sect));
blueswir19fea8082008-02-29 19:24:00 +00001321 switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
bellardbaca51f2004-03-19 23:05:34 +00001322 case 2:
1323 /* sect too big */
blueswir19fea8082008-02-29 19:24:00 +00001324 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001325 fdctrl->fifo[3] = kt;
1326 fdctrl->fifo[4] = kh;
1327 fdctrl->fifo[5] = ks;
1328 return;
1329 case 3:
1330 /* track too big */
blueswir177370522008-04-29 16:17:08 +00001331 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001332 fdctrl->fifo[3] = kt;
1333 fdctrl->fifo[4] = kh;
1334 fdctrl->fifo[5] = ks;
1335 return;
1336 case 4:
1337 /* No seek enabled */
blueswir19fea8082008-02-29 19:24:00 +00001338 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001339 fdctrl->fifo[3] = kt;
1340 fdctrl->fifo[4] = kh;
1341 fdctrl->fifo[5] = ks;
1342 return;
1343 case 1:
bellardbaca51f2004-03-19 23:05:34 +00001344 fdctrl->data_state |= FD_STATE_SEEK;
1345 break;
1346 default:
1347 break;
1348 }
1349 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1350 if (cur_drv->bs == NULL ||
1351 bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
ths37a4c532007-07-11 22:50:53 +00001352 FLOPPY_ERROR("formatting sector %d\n", fd_sector(cur_drv));
blueswir19fea8082008-02-29 19:24:00 +00001353 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001354 } else {
j_mayer4f431962007-11-05 03:11:37 +00001355 if (cur_drv->sect == cur_drv->last_sect) {
1356 fdctrl->data_state &= ~FD_STATE_FORMAT;
1357 /* Last sector done */
1358 if (FD_DID_SEEK(fdctrl->data_state))
blueswir19fea8082008-02-29 19:24:00 +00001359 fdctrl_stop_transfer(fdctrl, FD_SR0_SEEK, 0x00, 0x00);
j_mayer4f431962007-11-05 03:11:37 +00001360 else
1361 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1362 } else {
1363 /* More to do */
1364 fdctrl->data_pos = 0;
1365 fdctrl->data_len = 4;
1366 }
bellardbaca51f2004-03-19 23:05:34 +00001367 }
1368}
1369
Blue Swirl5c02c032010-02-07 09:01:18 +00001370static void fdctrl_handle_lock(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001371{
1372 fdctrl->lock = (fdctrl->fifo[0] & 0x80) ? 1 : 0;
1373 fdctrl->fifo[0] = fdctrl->lock << 4;
1374 fdctrl_set_fifo(fdctrl, 1, fdctrl->lock);
1375}
1376
Blue Swirl5c02c032010-02-07 09:01:18 +00001377static void fdctrl_handle_dumpreg(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001378{
Blue Swirl5c02c032010-02-07 09:01:18 +00001379 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001380
1381 /* Drives position */
1382 fdctrl->fifo[0] = drv0(fdctrl)->track;
1383 fdctrl->fifo[1] = drv1(fdctrl)->track;
blueswir178ae8202008-04-29 16:18:26 +00001384#if MAX_FD == 4
1385 fdctrl->fifo[2] = drv2(fdctrl)->track;
1386 fdctrl->fifo[3] = drv3(fdctrl)->track;
1387#else
blueswir165cef782008-04-08 17:18:53 +00001388 fdctrl->fifo[2] = 0;
1389 fdctrl->fifo[3] = 0;
blueswir178ae8202008-04-29 16:18:26 +00001390#endif
blueswir165cef782008-04-08 17:18:53 +00001391 /* timers */
1392 fdctrl->fifo[4] = fdctrl->timer0;
blueswir1368df942008-04-29 16:15:12 +00001393 fdctrl->fifo[5] = (fdctrl->timer1 << 1) | (fdctrl->dor & FD_DOR_DMAEN ? 1 : 0);
blueswir165cef782008-04-08 17:18:53 +00001394 fdctrl->fifo[6] = cur_drv->last_sect;
1395 fdctrl->fifo[7] = (fdctrl->lock << 7) |
1396 (cur_drv->perpendicular << 2);
1397 fdctrl->fifo[8] = fdctrl->config;
1398 fdctrl->fifo[9] = fdctrl->precomp_trk;
1399 fdctrl_set_fifo(fdctrl, 10, 0);
1400}
1401
Blue Swirl5c02c032010-02-07 09:01:18 +00001402static void fdctrl_handle_version(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001403{
1404 /* Controller's version */
1405 fdctrl->fifo[0] = fdctrl->version;
1406 fdctrl_set_fifo(fdctrl, 1, 1);
1407}
1408
Blue Swirl5c02c032010-02-07 09:01:18 +00001409static void fdctrl_handle_partid(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001410{
1411 fdctrl->fifo[0] = 0x41; /* Stepping 1 */
1412 fdctrl_set_fifo(fdctrl, 1, 0);
1413}
1414
Blue Swirl5c02c032010-02-07 09:01:18 +00001415static void fdctrl_handle_restore(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001416{
Blue Swirl5c02c032010-02-07 09:01:18 +00001417 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001418
1419 /* Drives position */
1420 drv0(fdctrl)->track = fdctrl->fifo[3];
1421 drv1(fdctrl)->track = fdctrl->fifo[4];
blueswir178ae8202008-04-29 16:18:26 +00001422#if MAX_FD == 4
1423 drv2(fdctrl)->track = fdctrl->fifo[5];
1424 drv3(fdctrl)->track = fdctrl->fifo[6];
1425#endif
blueswir165cef782008-04-08 17:18:53 +00001426 /* timers */
1427 fdctrl->timer0 = fdctrl->fifo[7];
1428 fdctrl->timer1 = fdctrl->fifo[8];
1429 cur_drv->last_sect = fdctrl->fifo[9];
1430 fdctrl->lock = fdctrl->fifo[10] >> 7;
1431 cur_drv->perpendicular = (fdctrl->fifo[10] >> 2) & 0xF;
1432 fdctrl->config = fdctrl->fifo[11];
1433 fdctrl->precomp_trk = fdctrl->fifo[12];
1434 fdctrl->pwrd = fdctrl->fifo[13];
1435 fdctrl_reset_fifo(fdctrl);
1436}
1437
Blue Swirl5c02c032010-02-07 09:01:18 +00001438static void fdctrl_handle_save(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001439{
Blue Swirl5c02c032010-02-07 09:01:18 +00001440 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001441
1442 fdctrl->fifo[0] = 0;
1443 fdctrl->fifo[1] = 0;
1444 /* Drives position */
1445 fdctrl->fifo[2] = drv0(fdctrl)->track;
1446 fdctrl->fifo[3] = drv1(fdctrl)->track;
blueswir178ae8202008-04-29 16:18:26 +00001447#if MAX_FD == 4
1448 fdctrl->fifo[4] = drv2(fdctrl)->track;
1449 fdctrl->fifo[5] = drv3(fdctrl)->track;
1450#else
blueswir165cef782008-04-08 17:18:53 +00001451 fdctrl->fifo[4] = 0;
1452 fdctrl->fifo[5] = 0;
blueswir178ae8202008-04-29 16:18:26 +00001453#endif
blueswir165cef782008-04-08 17:18:53 +00001454 /* timers */
1455 fdctrl->fifo[6] = fdctrl->timer0;
1456 fdctrl->fifo[7] = fdctrl->timer1;
1457 fdctrl->fifo[8] = cur_drv->last_sect;
1458 fdctrl->fifo[9] = (fdctrl->lock << 7) |
1459 (cur_drv->perpendicular << 2);
1460 fdctrl->fifo[10] = fdctrl->config;
1461 fdctrl->fifo[11] = fdctrl->precomp_trk;
1462 fdctrl->fifo[12] = fdctrl->pwrd;
1463 fdctrl->fifo[13] = 0;
1464 fdctrl->fifo[14] = 0;
1465 fdctrl_set_fifo(fdctrl, 15, 1);
1466}
1467
Blue Swirl5c02c032010-02-07 09:01:18 +00001468static void fdctrl_handle_readid(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001469{
Blue Swirl5c02c032010-02-07 09:01:18 +00001470 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001471
1472 /* XXX: should set main status register to busy */
1473 cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
1474 qemu_mod_timer(fdctrl->result_timer,
Paolo Bonzini74475452011-03-11 16:47:48 +01001475 qemu_get_clock_ns(vm_clock) + (get_ticks_per_sec() / 50));
blueswir165cef782008-04-08 17:18:53 +00001476}
1477
Blue Swirl5c02c032010-02-07 09:01:18 +00001478static void fdctrl_handle_format_track(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001479{
Blue Swirl5c02c032010-02-07 09:01:18 +00001480 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001481
blueswir1cefec4f2008-04-29 16:18:58 +00001482 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001483 cur_drv = get_cur_drv(fdctrl);
1484 fdctrl->data_state |= FD_STATE_FORMAT;
1485 if (fdctrl->fifo[0] & 0x80)
1486 fdctrl->data_state |= FD_STATE_MULTI;
1487 else
1488 fdctrl->data_state &= ~FD_STATE_MULTI;
1489 fdctrl->data_state &= ~FD_STATE_SEEK;
1490 cur_drv->bps =
1491 fdctrl->fifo[2] > 7 ? 16384 : 128 << fdctrl->fifo[2];
1492#if 0
1493 cur_drv->last_sect =
1494 cur_drv->flags & FDISK_DBL_SIDES ? fdctrl->fifo[3] :
1495 fdctrl->fifo[3] / 2;
1496#else
1497 cur_drv->last_sect = fdctrl->fifo[3];
1498#endif
1499 /* TODO: implement format using DMA expected by the Bochs BIOS
1500 * and Linux fdformat (read 3 bytes per sector via DMA and fill
1501 * the sector with the specified fill byte
1502 */
1503 fdctrl->data_state &= ~FD_STATE_FORMAT;
1504 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1505}
1506
Blue Swirl5c02c032010-02-07 09:01:18 +00001507static void fdctrl_handle_specify(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001508{
1509 fdctrl->timer0 = (fdctrl->fifo[1] >> 4) & 0xF;
1510 fdctrl->timer1 = fdctrl->fifo[2] >> 1;
blueswir1368df942008-04-29 16:15:12 +00001511 if (fdctrl->fifo[2] & 1)
1512 fdctrl->dor &= ~FD_DOR_DMAEN;
1513 else
1514 fdctrl->dor |= FD_DOR_DMAEN;
blueswir165cef782008-04-08 17:18:53 +00001515 /* No result back */
1516 fdctrl_reset_fifo(fdctrl);
1517}
1518
Blue Swirl5c02c032010-02-07 09:01:18 +00001519static void fdctrl_handle_sense_drive_status(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001520{
Blue Swirl5c02c032010-02-07 09:01:18 +00001521 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001522
blueswir1cefec4f2008-04-29 16:18:58 +00001523 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001524 cur_drv = get_cur_drv(fdctrl);
1525 cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
1526 /* 1 Byte status back */
1527 fdctrl->fifo[0] = (cur_drv->ro << 6) |
1528 (cur_drv->track == 0 ? 0x10 : 0x00) |
1529 (cur_drv->head << 2) |
blueswir1cefec4f2008-04-29 16:18:58 +00001530 GET_CUR_DRV(fdctrl) |
blueswir165cef782008-04-08 17:18:53 +00001531 0x28;
1532 fdctrl_set_fifo(fdctrl, 1, 0);
1533}
1534
Blue Swirl5c02c032010-02-07 09:01:18 +00001535static void fdctrl_handle_recalibrate(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001536{
Blue Swirl5c02c032010-02-07 09:01:18 +00001537 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001538
blueswir1cefec4f2008-04-29 16:18:58 +00001539 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001540 cur_drv = get_cur_drv(fdctrl);
1541 fd_recalibrate(cur_drv);
1542 fdctrl_reset_fifo(fdctrl);
1543 /* Raise Interrupt */
1544 fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1545}
1546
Blue Swirl5c02c032010-02-07 09:01:18 +00001547static void fdctrl_handle_sense_interrupt_status(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001548{
Blue Swirl5c02c032010-02-07 09:01:18 +00001549 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001550
blueswir1f2d81b32009-01-24 12:09:52 +00001551 if(fdctrl->reset_sensei > 0) {
1552 fdctrl->fifo[0] =
1553 FD_SR0_RDYCHG + FD_RESET_SENSEI_COUNT - fdctrl->reset_sensei;
1554 fdctrl->reset_sensei--;
1555 } else {
1556 /* XXX: status0 handling is broken for read/write
1557 commands, so we do this hack. It should be suppressed
1558 ASAP */
1559 fdctrl->fifo[0] =
1560 FD_SR0_SEEK | (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
1561 }
1562
blueswir165cef782008-04-08 17:18:53 +00001563 fdctrl->fifo[1] = cur_drv->track;
1564 fdctrl_set_fifo(fdctrl, 2, 0);
1565 fdctrl_reset_irq(fdctrl);
blueswir177370522008-04-29 16:17:08 +00001566 fdctrl->status0 = FD_SR0_RDYCHG;
blueswir165cef782008-04-08 17:18:53 +00001567}
1568
Blue Swirl5c02c032010-02-07 09:01:18 +00001569static void fdctrl_handle_seek(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001570{
Blue Swirl5c02c032010-02-07 09:01:18 +00001571 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001572
blueswir1cefec4f2008-04-29 16:18:58 +00001573 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001574 cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001575 fdctrl_reset_fifo(fdctrl);
1576 if (fdctrl->fifo[2] > cur_drv->max_track) {
1577 fdctrl_raise_irq(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK);
1578 } else {
1579 cur_drv->track = fdctrl->fifo[2];
1580 /* Raise Interrupt */
1581 fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1582 }
1583}
1584
Blue Swirl5c02c032010-02-07 09:01:18 +00001585static void fdctrl_handle_perpendicular_mode(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001586{
Blue Swirl5c02c032010-02-07 09:01:18 +00001587 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001588
1589 if (fdctrl->fifo[1] & 0x80)
1590 cur_drv->perpendicular = fdctrl->fifo[1] & 0x7;
1591 /* No result back */
blueswir11c346df2008-04-29 16:15:53 +00001592 fdctrl_reset_fifo(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001593}
1594
Blue Swirl5c02c032010-02-07 09:01:18 +00001595static void fdctrl_handle_configure(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001596{
1597 fdctrl->config = fdctrl->fifo[2];
1598 fdctrl->precomp_trk = fdctrl->fifo[3];
1599 /* No result back */
1600 fdctrl_reset_fifo(fdctrl);
1601}
1602
Blue Swirl5c02c032010-02-07 09:01:18 +00001603static void fdctrl_handle_powerdown_mode(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001604{
1605 fdctrl->pwrd = fdctrl->fifo[1];
1606 fdctrl->fifo[0] = fdctrl->fifo[1];
1607 fdctrl_set_fifo(fdctrl, 1, 1);
1608}
1609
Blue Swirl5c02c032010-02-07 09:01:18 +00001610static void fdctrl_handle_option(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001611{
1612 /* No result back */
1613 fdctrl_reset_fifo(fdctrl);
1614}
1615
Blue Swirl5c02c032010-02-07 09:01:18 +00001616static void fdctrl_handle_drive_specification_command(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001617{
Blue Swirl5c02c032010-02-07 09:01:18 +00001618 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001619
1620 if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x80) {
1621 /* Command parameters done */
1622 if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x40) {
1623 fdctrl->fifo[0] = fdctrl->fifo[1];
1624 fdctrl->fifo[2] = 0;
1625 fdctrl->fifo[3] = 0;
1626 fdctrl_set_fifo(fdctrl, 4, 1);
1627 } else {
1628 fdctrl_reset_fifo(fdctrl);
1629 }
1630 } else if (fdctrl->data_len > 7) {
1631 /* ERROR */
1632 fdctrl->fifo[0] = 0x80 |
blueswir1cefec4f2008-04-29 16:18:58 +00001633 (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001634 fdctrl_set_fifo(fdctrl, 1, 1);
1635 }
1636}
1637
Blue Swirl5c02c032010-02-07 09:01:18 +00001638static void fdctrl_handle_relative_seek_out(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001639{
Blue Swirl5c02c032010-02-07 09:01:18 +00001640 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001641
blueswir1cefec4f2008-04-29 16:18:58 +00001642 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001643 cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001644 if (fdctrl->fifo[2] + cur_drv->track >= cur_drv->max_track) {
1645 cur_drv->track = cur_drv->max_track - 1;
1646 } else {
1647 cur_drv->track += fdctrl->fifo[2];
1648 }
1649 fdctrl_reset_fifo(fdctrl);
blueswir177370522008-04-29 16:17:08 +00001650 /* Raise Interrupt */
blueswir165cef782008-04-08 17:18:53 +00001651 fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1652}
1653
Blue Swirl5c02c032010-02-07 09:01:18 +00001654static void fdctrl_handle_relative_seek_in(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001655{
Blue Swirl5c02c032010-02-07 09:01:18 +00001656 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001657
blueswir1cefec4f2008-04-29 16:18:58 +00001658 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001659 cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001660 if (fdctrl->fifo[2] > cur_drv->track) {
1661 cur_drv->track = 0;
1662 } else {
1663 cur_drv->track -= fdctrl->fifo[2];
1664 }
1665 fdctrl_reset_fifo(fdctrl);
1666 /* Raise Interrupt */
1667 fdctrl_raise_irq(fdctrl, FD_SR0_SEEK);
1668}
1669
blueswir1678803a2008-04-29 16:12:30 +00001670static const struct {
1671 uint8_t value;
1672 uint8_t mask;
1673 const char* name;
1674 int parameters;
Blue Swirl5c02c032010-02-07 09:01:18 +00001675 void (*handler)(FDCtrl *fdctrl, int direction);
blueswir1678803a2008-04-29 16:12:30 +00001676 int direction;
1677} handlers[] = {
1678 { FD_CMD_READ, 0x1f, "READ", 8, fdctrl_start_transfer, FD_DIR_READ },
1679 { FD_CMD_WRITE, 0x3f, "WRITE", 8, fdctrl_start_transfer, FD_DIR_WRITE },
1680 { FD_CMD_SEEK, 0xff, "SEEK", 2, fdctrl_handle_seek },
1681 { FD_CMD_SENSE_INTERRUPT_STATUS, 0xff, "SENSE INTERRUPT STATUS", 0, fdctrl_handle_sense_interrupt_status },
1682 { FD_CMD_RECALIBRATE, 0xff, "RECALIBRATE", 1, fdctrl_handle_recalibrate },
1683 { FD_CMD_FORMAT_TRACK, 0xbf, "FORMAT TRACK", 5, fdctrl_handle_format_track },
1684 { FD_CMD_READ_TRACK, 0xbf, "READ TRACK", 8, fdctrl_start_transfer, FD_DIR_READ },
1685 { FD_CMD_RESTORE, 0xff, "RESTORE", 17, fdctrl_handle_restore }, /* part of READ DELETED DATA */
1686 { FD_CMD_SAVE, 0xff, "SAVE", 0, fdctrl_handle_save }, /* part of READ DELETED DATA */
1687 { FD_CMD_READ_DELETED, 0x1f, "READ DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_READ },
1688 { FD_CMD_SCAN_EQUAL, 0x1f, "SCAN EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANE },
1689 { FD_CMD_VERIFY, 0x1f, "VERIFY", 8, fdctrl_unimplemented },
1690 { FD_CMD_SCAN_LOW_OR_EQUAL, 0x1f, "SCAN LOW OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANL },
1691 { FD_CMD_SCAN_HIGH_OR_EQUAL, 0x1f, "SCAN HIGH OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANH },
1692 { FD_CMD_WRITE_DELETED, 0x3f, "WRITE DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_WRITE },
1693 { FD_CMD_READ_ID, 0xbf, "READ ID", 1, fdctrl_handle_readid },
1694 { FD_CMD_SPECIFY, 0xff, "SPECIFY", 2, fdctrl_handle_specify },
1695 { FD_CMD_SENSE_DRIVE_STATUS, 0xff, "SENSE DRIVE STATUS", 1, fdctrl_handle_sense_drive_status },
1696 { FD_CMD_PERPENDICULAR_MODE, 0xff, "PERPENDICULAR MODE", 1, fdctrl_handle_perpendicular_mode },
1697 { FD_CMD_CONFIGURE, 0xff, "CONFIGURE", 3, fdctrl_handle_configure },
1698 { FD_CMD_POWERDOWN_MODE, 0xff, "POWERDOWN MODE", 2, fdctrl_handle_powerdown_mode },
1699 { FD_CMD_OPTION, 0xff, "OPTION", 1, fdctrl_handle_option },
1700 { FD_CMD_DRIVE_SPECIFICATION_COMMAND, 0xff, "DRIVE SPECIFICATION COMMAND", 5, fdctrl_handle_drive_specification_command },
1701 { FD_CMD_RELATIVE_SEEK_OUT, 0xff, "RELATIVE SEEK OUT", 2, fdctrl_handle_relative_seek_out },
1702 { FD_CMD_FORMAT_AND_WRITE, 0xff, "FORMAT AND WRITE", 10, fdctrl_unimplemented },
1703 { FD_CMD_RELATIVE_SEEK_IN, 0xff, "RELATIVE SEEK IN", 2, fdctrl_handle_relative_seek_in },
1704 { FD_CMD_LOCK, 0x7f, "LOCK", 0, fdctrl_handle_lock },
1705 { FD_CMD_DUMPREG, 0xff, "DUMPREG", 0, fdctrl_handle_dumpreg },
1706 { FD_CMD_VERSION, 0xff, "VERSION", 0, fdctrl_handle_version },
1707 { FD_CMD_PART_ID, 0xff, "PART ID", 0, fdctrl_handle_partid },
1708 { FD_CMD_WRITE, 0x1f, "WRITE (BeOS)", 8, fdctrl_start_transfer, FD_DIR_WRITE }, /* not in specification ; BeOS 4.5 bug */
1709 { 0, 0, "unknown", 0, fdctrl_unimplemented }, /* default handler */
1710};
1711/* Associate command to an index in the 'handlers' array */
1712static uint8_t command_to_handler[256];
1713
Blue Swirl5c02c032010-02-07 09:01:18 +00001714static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value)
bellardbaca51f2004-03-19 23:05:34 +00001715{
Blue Swirl5c02c032010-02-07 09:01:18 +00001716 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001717 int pos;
bellardbaca51f2004-03-19 23:05:34 +00001718
bellard8977f3c2004-01-05 00:09:06 +00001719 /* Reset mode */
blueswir11c346df2008-04-29 16:15:53 +00001720 if (!(fdctrl->dor & FD_DOR_nRESET)) {
bellard4b19ec02004-10-09 16:44:33 +00001721 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
bellard8977f3c2004-01-05 00:09:06 +00001722 return;
1723 }
blueswir1b9b3d222008-04-29 16:16:30 +00001724 if (!(fdctrl->msr & FD_MSR_RQM) || (fdctrl->msr & FD_MSR_DIO)) {
1725 FLOPPY_ERROR("controller not ready for writing\n");
bellard8977f3c2004-01-05 00:09:06 +00001726 return;
1727 }
blueswir1b9b3d222008-04-29 16:16:30 +00001728 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
bellard8977f3c2004-01-05 00:09:06 +00001729 /* Is it write command time ? */
blueswir1368df942008-04-29 16:15:12 +00001730 if (fdctrl->msr & FD_MSR_NONDMA) {
bellard8977f3c2004-01-05 00:09:06 +00001731 /* FIFO data write */
blueswir1b3bc1542008-05-01 19:03:31 +00001732 pos = fdctrl->data_pos++;
1733 pos %= FD_SECTOR_LEN;
1734 fdctrl->fifo[pos] = value;
1735 if (pos == FD_SECTOR_LEN - 1 ||
bellardbaca51f2004-03-19 23:05:34 +00001736 fdctrl->data_pos == fdctrl->data_len) {
blueswir177370522008-04-29 16:17:08 +00001737 cur_drv = get_cur_drv(fdctrl);
1738 if (bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
1739 FLOPPY_ERROR("writing sector %d\n", fd_sector(cur_drv));
1740 return;
1741 }
blueswir1746d6de2008-04-29 16:13:36 +00001742 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
1743 FLOPPY_DPRINTF("error seeking to next sector %d\n",
1744 fd_sector(cur_drv));
1745 return;
1746 }
bellard8977f3c2004-01-05 00:09:06 +00001747 }
bellard890fa6b2004-10-07 23:10:29 +00001748 /* Switch from transfer mode to status mode
bellard8977f3c2004-01-05 00:09:06 +00001749 * then from status mode to command mode
1750 */
blueswir1b9b3d222008-04-29 16:16:30 +00001751 if (fdctrl->data_pos == fdctrl->data_len)
blueswir19fea8082008-02-29 19:24:00 +00001752 fdctrl_stop_transfer(fdctrl, FD_SR0_SEEK, 0x00, 0x00);
bellard8977f3c2004-01-05 00:09:06 +00001753 return;
1754 }
bellardbaca51f2004-03-19 23:05:34 +00001755 if (fdctrl->data_pos == 0) {
bellard8977f3c2004-01-05 00:09:06 +00001756 /* Command */
blueswir1678803a2008-04-29 16:12:30 +00001757 pos = command_to_handler[value & 0xff];
1758 FLOPPY_DPRINTF("%s command\n", handlers[pos].name);
1759 fdctrl->data_len = handlers[pos].parameters + 1;
bellard8977f3c2004-01-05 00:09:06 +00001760 }
blueswir1678803a2008-04-29 16:12:30 +00001761
bellardbaca51f2004-03-19 23:05:34 +00001762 FLOPPY_DPRINTF("%s: %02x\n", __func__, value);
blueswir177370522008-04-29 16:17:08 +00001763 fdctrl->fifo[fdctrl->data_pos++] = value;
1764 if (fdctrl->data_pos == fdctrl->data_len) {
bellard8977f3c2004-01-05 00:09:06 +00001765 /* We now have all parameters
1766 * and will be able to treat the command
1767 */
j_mayer4f431962007-11-05 03:11:37 +00001768 if (fdctrl->data_state & FD_STATE_FORMAT) {
1769 fdctrl_format_sector(fdctrl);
bellard8977f3c2004-01-05 00:09:06 +00001770 return;
1771 }
blueswir165cef782008-04-08 17:18:53 +00001772
blueswir1678803a2008-04-29 16:12:30 +00001773 pos = command_to_handler[fdctrl->fifo[0] & 0xff];
1774 FLOPPY_DPRINTF("treat %s command\n", handlers[pos].name);
1775 (*handlers[pos].handler)(fdctrl, handlers[pos].direction);
bellard8977f3c2004-01-05 00:09:06 +00001776 }
1777}
bellarded5fd2c2004-05-08 13:14:18 +00001778
1779static void fdctrl_result_timer(void *opaque)
1780{
Blue Swirl5c02c032010-02-07 09:01:18 +00001781 FDCtrl *fdctrl = opaque;
1782 FDrive *cur_drv = get_cur_drv(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +00001783
thsb7ffa3b2007-09-13 12:40:37 +00001784 /* Pretend we are spinning.
1785 * This is needed for Coherent, which uses READ ID to check for
1786 * sector interleaving.
1787 */
1788 if (cur_drv->last_sect != 0) {
1789 cur_drv->sect = (cur_drv->sect % cur_drv->last_sect) + 1;
1790 }
bellarded5fd2c2004-05-08 13:14:18 +00001791 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1792}
blueswir1678803a2008-04-29 16:12:30 +00001793
1794/* Init functions */
Markus Armbrusterb47b3522010-05-27 20:06:12 +02001795static int fdctrl_connect_drives(FDCtrl *fdctrl)
blueswir1678803a2008-04-29 16:12:30 +00001796{
Blue Swirl12a71a02009-07-20 06:56:23 +00001797 unsigned int i;
Markus Armbruster7d0d6952010-06-25 13:42:14 +02001798 FDrive *drive;
blueswir1678803a2008-04-29 16:12:30 +00001799
blueswir1678803a2008-04-29 16:12:30 +00001800 for (i = 0; i < MAX_FD; i++) {
Markus Armbruster7d0d6952010-06-25 13:42:14 +02001801 drive = &fdctrl->drives[i];
1802
Markus Armbrusterb47b3522010-05-27 20:06:12 +02001803 if (drive->bs) {
1804 if (bdrv_get_on_error(drive->bs, 0) != BLOCK_ERR_STOP_ENOSPC) {
1805 error_report("fdc doesn't support drive option werror");
1806 return -1;
1807 }
1808 if (bdrv_get_on_error(drive->bs, 1) != BLOCK_ERR_REPORT) {
1809 error_report("fdc doesn't support drive option rerror");
1810 return -1;
1811 }
1812 }
1813
Markus Armbruster7d0d6952010-06-25 13:42:14 +02001814 fd_init(drive);
1815 fd_revalidate(drive);
1816 if (drive->bs) {
1817 bdrv_set_removable(drive->bs, 1);
1818 }
blueswir1678803a2008-04-29 16:12:30 +00001819 }
Markus Armbrusterb47b3522010-05-27 20:06:12 +02001820 return 0;
blueswir1678803a2008-04-29 16:12:30 +00001821}
1822
Blue Swirl63ffb562011-02-05 16:32:23 +00001823void fdctrl_init_sysbus(qemu_irq irq, int dma_chann,
1824 target_phys_addr_t mmio_base, DriveInfo **fds)
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02001825{
Blue Swirl5c02c032010-02-07 09:01:18 +00001826 FDCtrl *fdctrl;
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02001827 DeviceState *dev;
Blue Swirl5c02c032010-02-07 09:01:18 +00001828 FDCtrlSysBus *sys;
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02001829
1830 dev = qdev_create(NULL, "sysbus-fdc");
Blue Swirl5c02c032010-02-07 09:01:18 +00001831 sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev);
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02001832 fdctrl = &sys->state;
1833 fdctrl->dma_chann = dma_chann; /* FIXME */
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01001834 if (fds[0]) {
Markus Armbruster18846de2010-06-29 16:58:30 +02001835 qdev_prop_set_drive_nofail(dev, "driveA", fds[0]->bdrv);
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01001836 }
1837 if (fds[1]) {
Markus Armbruster18846de2010-06-29 16:58:30 +02001838 qdev_prop_set_drive_nofail(dev, "driveB", fds[1]->bdrv);
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01001839 }
Markus Armbrustere23a1b32009-10-07 01:15:58 +02001840 qdev_init_nofail(dev);
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02001841 sysbus_connect_irq(&sys->busdev, 0, irq);
1842 sysbus_mmio_map(&sys->busdev, 0, mmio_base);
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02001843}
1844
Blue Swirl63ffb562011-02-05 16:32:23 +00001845void sun4m_fdctrl_init(qemu_irq irq, target_phys_addr_t io_base,
1846 DriveInfo **fds, qemu_irq *fdc_tc)
blueswir1678803a2008-04-29 16:12:30 +00001847{
Blue Swirlf64ab222009-07-15 14:41:54 +00001848 DeviceState *dev;
Blue Swirl5c02c032010-02-07 09:01:18 +00001849 FDCtrlSysBus *sys;
blueswir1678803a2008-04-29 16:12:30 +00001850
Blue Swirl12a71a02009-07-20 06:56:23 +00001851 dev = qdev_create(NULL, "SUNW,fdtwo");
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01001852 if (fds[0]) {
Markus Armbruster18846de2010-06-29 16:58:30 +02001853 qdev_prop_set_drive_nofail(dev, "drive", fds[0]->bdrv);
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01001854 }
Markus Armbrustere23a1b32009-10-07 01:15:58 +02001855 qdev_init_nofail(dev);
Blue Swirl5c02c032010-02-07 09:01:18 +00001856 sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev);
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001857 sysbus_connect_irq(&sys->busdev, 0, irq);
1858 sysbus_mmio_map(&sys->busdev, 0, io_base);
Blue Swirlf64ab222009-07-15 14:41:54 +00001859 *fdc_tc = qdev_get_gpio_in(dev, 0);
blueswir1678803a2008-04-29 16:12:30 +00001860}
Blue Swirlf64ab222009-07-15 14:41:54 +00001861
Jan Kiszkaa64405d2010-05-15 13:32:42 +02001862static int fdctrl_init_common(FDCtrl *fdctrl)
Blue Swirlf64ab222009-07-15 14:41:54 +00001863{
Blue Swirl12a71a02009-07-20 06:56:23 +00001864 int i, j;
1865 static int command_tables_inited = 0;
Blue Swirlf64ab222009-07-15 14:41:54 +00001866
Blue Swirl12a71a02009-07-20 06:56:23 +00001867 /* Fill 'command_to_handler' lookup table */
1868 if (!command_tables_inited) {
1869 command_tables_inited = 1;
1870 for (i = ARRAY_SIZE(handlers) - 1; i >= 0; i--) {
1871 for (j = 0; j < sizeof(command_to_handler); j++) {
1872 if ((j & handlers[i].mask) == handlers[i].value) {
1873 command_to_handler[j] = i;
1874 }
1875 }
1876 }
1877 }
1878
1879 FLOPPY_DPRINTF("init controller\n");
1880 fdctrl->fifo = qemu_memalign(512, FD_SECTOR_LEN);
Juan Quintelad7a6c272009-09-10 03:04:37 +02001881 fdctrl->fifo_size = 512;
Paolo Bonzini74475452011-03-11 16:47:48 +01001882 fdctrl->result_timer = qemu_new_timer_ns(vm_clock,
Blue Swirl12a71a02009-07-20 06:56:23 +00001883 fdctrl_result_timer, fdctrl);
1884
1885 fdctrl->version = 0x90; /* Intel 82078 controller */
1886 fdctrl->config = FD_CONFIG_EIS | FD_CONFIG_EFIFO; /* Implicit seek, polling & FIFO enabled */
Juan Quintelad7a6c272009-09-10 03:04:37 +02001887 fdctrl->num_floppies = MAX_FD;
Blue Swirl12a71a02009-07-20 06:56:23 +00001888
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02001889 if (fdctrl->dma_chann != -1)
1890 DMA_register_channel(fdctrl->dma_chann, &fdctrl_transfer_handler, fdctrl);
Markus Armbrusterb47b3522010-05-27 20:06:12 +02001891 return fdctrl_connect_drives(fdctrl);
Blue Swirlf64ab222009-07-15 14:41:54 +00001892}
1893
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02001894static int isabus_fdc_init1(ISADevice *dev)
Blue Swirl12a71a02009-07-20 06:56:23 +00001895{
Blue Swirl5c02c032010-02-07 09:01:18 +00001896 FDCtrlISABus *isa = DO_UPCAST(FDCtrlISABus, busdev, dev);
1897 FDCtrl *fdctrl = &isa->state;
Gerd Hoffmann86c86152009-09-10 11:43:26 +02001898 int iobase = 0x3f0;
Gerd Hoffmann2e15e232009-09-10 11:43:27 +02001899 int isairq = 6;
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02001900 int dma_chann = 2;
Blue Swirl2be37832009-10-24 16:56:20 +00001901 int ret;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001902
Gerd Hoffmann86c86152009-09-10 11:43:26 +02001903 register_ioport_read(iobase + 0x01, 5, 1,
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001904 &fdctrl_read_port, fdctrl);
Gerd Hoffmann86c86152009-09-10 11:43:26 +02001905 register_ioport_read(iobase + 0x07, 1, 1,
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001906 &fdctrl_read_port, fdctrl);
Gerd Hoffmann86c86152009-09-10 11:43:26 +02001907 register_ioport_write(iobase + 0x01, 5, 1,
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001908 &fdctrl_write_port, fdctrl);
Gerd Hoffmann86c86152009-09-10 11:43:26 +02001909 register_ioport_write(iobase + 0x07, 1, 1,
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001910 &fdctrl_write_port, fdctrl);
Gleb Natapovdee41d52010-12-08 13:34:56 +02001911 isa_init_ioport_range(dev, iobase, 6);
1912 isa_init_ioport(dev, iobase + 7);
1913
Gerd Hoffmann2e15e232009-09-10 11:43:27 +02001914 isa_init_irq(&isa->busdev, &fdctrl->irq, isairq);
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02001915 fdctrl->dma_chann = dma_chann;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001916
Jan Kiszkaa64405d2010-05-15 13:32:42 +02001917 qdev_set_legacy_instance_id(&dev->qdev, iobase, 2);
1918 ret = fdctrl_init_common(fdctrl);
Blue Swirl2be37832009-10-24 16:56:20 +00001919
Gleb Natapov1ca4d092010-12-08 13:35:05 +02001920 add_boot_device_path(isa->bootindexA, &dev->qdev, "/floppy@0");
1921 add_boot_device_path(isa->bootindexB, &dev->qdev, "/floppy@1");
1922
Blue Swirl2be37832009-10-24 16:56:20 +00001923 return ret;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001924}
1925
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02001926static int sysbus_fdc_init1(SysBusDevice *dev)
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001927{
Blue Swirl5c02c032010-02-07 09:01:18 +00001928 FDCtrlSysBus *sys = DO_UPCAST(FDCtrlSysBus, busdev, dev);
1929 FDCtrl *fdctrl = &sys->state;
Blue Swirl12a71a02009-07-20 06:56:23 +00001930 int io;
Blue Swirl2be37832009-10-24 16:56:20 +00001931 int ret;
Blue Swirl12a71a02009-07-20 06:56:23 +00001932
Alexander Graf2507c122010-12-08 12:05:37 +01001933 io = cpu_register_io_memory(fdctrl_mem_read, fdctrl_mem_write, fdctrl,
1934 DEVICE_NATIVE_ENDIAN);
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001935 sysbus_init_mmio(dev, 0x08, io);
1936 sysbus_init_irq(dev, &fdctrl->irq);
1937 qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1);
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02001938 fdctrl->dma_chann = -1;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001939
Jan Kiszkaa64405d2010-05-15 13:32:42 +02001940 qdev_set_legacy_instance_id(&dev->qdev, io, 2);
1941 ret = fdctrl_init_common(fdctrl);
Blue Swirl2be37832009-10-24 16:56:20 +00001942
1943 return ret;
Blue Swirl12a71a02009-07-20 06:56:23 +00001944}
1945
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02001946static int sun4m_fdc_init1(SysBusDevice *dev)
Blue Swirl12a71a02009-07-20 06:56:23 +00001947{
Blue Swirl5c02c032010-02-07 09:01:18 +00001948 FDCtrl *fdctrl = &(FROM_SYSBUS(FDCtrlSysBus, dev)->state);
Blue Swirl12a71a02009-07-20 06:56:23 +00001949 int io;
1950
1951 io = cpu_register_io_memory(fdctrl_mem_read_strict,
Alexander Graf2507c122010-12-08 12:05:37 +01001952 fdctrl_mem_write_strict, fdctrl,
1953 DEVICE_NATIVE_ENDIAN);
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001954 sysbus_init_mmio(dev, 0x08, io);
1955 sysbus_init_irq(dev, &fdctrl->irq);
1956 qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1);
1957
1958 fdctrl->sun4m = 1;
Jan Kiszkaa64405d2010-05-15 13:32:42 +02001959 qdev_set_legacy_instance_id(&dev->qdev, io, 2);
1960 return fdctrl_init_common(fdctrl);
Blue Swirl12a71a02009-07-20 06:56:23 +00001961}
Blue Swirlf64ab222009-07-15 14:41:54 +00001962
Jan Kiszkaa64405d2010-05-15 13:32:42 +02001963static const VMStateDescription vmstate_isa_fdc ={
1964 .name = "fdc",
1965 .version_id = 2,
1966 .minimum_version_id = 2,
1967 .fields = (VMStateField []) {
1968 VMSTATE_STRUCT(state, FDCtrlISABus, 0, vmstate_fdc, FDCtrl),
1969 VMSTATE_END_OF_LIST()
1970 }
1971};
1972
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001973static ISADeviceInfo isa_fdc_info = {
1974 .init = isabus_fdc_init1,
1975 .qdev.name = "isa-fdc",
Gleb Natapov779206d2010-12-08 13:34:54 +02001976 .qdev.fw_name = "fdc",
Blue Swirl5c02c032010-02-07 09:01:18 +00001977 .qdev.size = sizeof(FDCtrlISABus),
Markus Armbruster39a51df2009-10-27 13:52:13 +01001978 .qdev.no_user = 1,
Jan Kiszkaa64405d2010-05-15 13:32:42 +02001979 .qdev.vmsd = &vmstate_isa_fdc,
Blue Swirl2be37832009-10-24 16:56:20 +00001980 .qdev.reset = fdctrl_external_reset_isa,
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +02001981 .qdev.props = (Property[]) {
Markus Armbrusterf8b6cc02010-05-05 16:36:52 +02001982 DEFINE_PROP_DRIVE("driveA", FDCtrlISABus, state.drives[0].bs),
1983 DEFINE_PROP_DRIVE("driveB", FDCtrlISABus, state.drives[1].bs),
Gleb Natapov1ca4d092010-12-08 13:35:05 +02001984 DEFINE_PROP_INT32("bootindexA", FDCtrlISABus, bootindexA, -1),
1985 DEFINE_PROP_INT32("bootindexB", FDCtrlISABus, bootindexB, -1),
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +02001986 DEFINE_PROP_END_OF_LIST(),
1987 },
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02001988};
1989
Jan Kiszkaa64405d2010-05-15 13:32:42 +02001990static const VMStateDescription vmstate_sysbus_fdc ={
1991 .name = "fdc",
1992 .version_id = 2,
1993 .minimum_version_id = 2,
1994 .fields = (VMStateField []) {
1995 VMSTATE_STRUCT(state, FDCtrlSysBus, 0, vmstate_fdc, FDCtrl),
1996 VMSTATE_END_OF_LIST()
1997 }
1998};
1999
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002000static SysBusDeviceInfo sysbus_fdc_info = {
2001 .init = sysbus_fdc_init1,
2002 .qdev.name = "sysbus-fdc",
Blue Swirl5c02c032010-02-07 09:01:18 +00002003 .qdev.size = sizeof(FDCtrlSysBus),
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002004 .qdev.vmsd = &vmstate_sysbus_fdc,
Blue Swirl2be37832009-10-24 16:56:20 +00002005 .qdev.reset = fdctrl_external_reset_sysbus,
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +02002006 .qdev.props = (Property[]) {
Markus Armbrusterf8b6cc02010-05-05 16:36:52 +02002007 DEFINE_PROP_DRIVE("driveA", FDCtrlSysBus, state.drives[0].bs),
2008 DEFINE_PROP_DRIVE("driveB", FDCtrlSysBus, state.drives[1].bs),
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +02002009 DEFINE_PROP_END_OF_LIST(),
2010 },
Blue Swirl12a71a02009-07-20 06:56:23 +00002011};
2012
2013static SysBusDeviceInfo sun4m_fdc_info = {
2014 .init = sun4m_fdc_init1,
2015 .qdev.name = "SUNW,fdtwo",
Blue Swirl5c02c032010-02-07 09:01:18 +00002016 .qdev.size = sizeof(FDCtrlSysBus),
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002017 .qdev.vmsd = &vmstate_sysbus_fdc,
Blue Swirl2be37832009-10-24 16:56:20 +00002018 .qdev.reset = fdctrl_external_reset_sysbus,
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +02002019 .qdev.props = (Property[]) {
Markus Armbrusterf8b6cc02010-05-05 16:36:52 +02002020 DEFINE_PROP_DRIVE("drive", FDCtrlSysBus, state.drives[0].bs),
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +02002021 DEFINE_PROP_END_OF_LIST(),
2022 },
Blue Swirlf64ab222009-07-15 14:41:54 +00002023};
2024
2025static void fdc_register_devices(void)
2026{
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002027 isa_qdev_register(&isa_fdc_info);
2028 sysbus_register_withprop(&sysbus_fdc_info);
Blue Swirl12a71a02009-07-20 06:56:23 +00002029 sysbus_register_withprop(&sun4m_fdc_info);
Blue Swirlf64ab222009-07-15 14:41:54 +00002030}
2031
2032device_init(fdc_register_devices)