blob: 8d4bf86c531f9ef7bd5f2a11950a1a7ea1c305f3 [file] [log] [blame]
bellardab93bbe2003-08-10 21:35:13 +00001/*
2 * common defines for all CPUs
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardab93bbe2003-08-10 21:35:13 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellardab93bbe2003-08-10 21:35:13 +000018 */
19#ifndef CPU_DEFS_H
20#define CPU_DEFS_H
21
pbrook87ecb682007-11-17 17:14:51 +000022#ifndef NEED_CPU_H
23#error cpu.h included from common code
24#endif
25
bellardab93bbe2003-08-10 21:35:13 +000026#include "config.h"
27#include <setjmp.h>
bellarded1c0bc2004-02-16 22:17:43 +000028#include <inttypes.h>
aurel32be214e62009-03-06 21:48:00 +000029#include <signal.h>
bellarded1c0bc2004-02-16 22:17:43 +000030#include "osdep.h"
Blue Swirl72cf2d42009-09-12 07:36:22 +000031#include "qemu-queue.h"
Paul Brook1ad21342009-05-19 16:17:58 +010032#include "targphys.h"
bellardab93bbe2003-08-10 21:35:13 +000033
bellard35b66fc2004-01-24 15:26:06 +000034#ifndef TARGET_LONG_BITS
35#error TARGET_LONG_BITS must be defined before including this header
36#endif
37
38#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
39
bellardab6d9602004-04-25 21:25:15 +000040/* target_ulong is the type of a virtual address */
bellard35b66fc2004-01-24 15:26:06 +000041#if TARGET_LONG_SIZE == 4
42typedef int32_t target_long;
43typedef uint32_t target_ulong;
bellardc27004e2005-01-03 23:35:10 +000044#define TARGET_FMT_lx "%08x"
j_mayerb62b4612007-04-04 07:58:14 +000045#define TARGET_FMT_ld "%d"
j_mayer71c8b8f2007-09-19 05:46:03 +000046#define TARGET_FMT_lu "%u"
bellard35b66fc2004-01-24 15:26:06 +000047#elif TARGET_LONG_SIZE == 8
48typedef int64_t target_long;
49typedef uint64_t target_ulong;
bellard26a76462006-06-25 18:15:32 +000050#define TARGET_FMT_lx "%016" PRIx64
j_mayerb62b4612007-04-04 07:58:14 +000051#define TARGET_FMT_ld "%" PRId64
j_mayer71c8b8f2007-09-19 05:46:03 +000052#define TARGET_FMT_lu "%" PRIu64
bellard35b66fc2004-01-24 15:26:06 +000053#else
54#error TARGET_LONG_SIZE undefined
55#endif
56
bellardf193c792004-03-21 17:06:25 +000057#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
58
bellard2be00712005-07-02 22:09:27 +000059#define EXCP_INTERRUPT 0x10000 /* async interruption */
60#define EXCP_HLT 0x10001 /* hlt instruction reached */
61#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
bellard5a1e3cf2005-11-23 21:02:53 +000062#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
bellardab93bbe2003-08-10 21:35:13 +000063
bellarda316d332005-11-20 10:32:34 +000064#define TB_JMP_CACHE_BITS 12
65#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
66
pbrookb362e5e2006-11-12 20:40:55 +000067/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
68 addresses on the same page. The top bits are the same. This allows
69 TLB invalidation to quickly clear a subset of the hash table. */
70#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
71#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
72#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
73#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
74
Paul Brook20cb4002010-03-12 16:54:58 +000075#if !defined(CONFIG_USER_ONLY)
bellard84b7b8e2005-11-28 21:19:04 +000076#define CPU_TLB_BITS 8
77#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
bellardab93bbe2003-08-10 21:35:13 +000078
Paul Brook355b1942010-04-05 00:28:53 +010079#if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32
bellardd6564692008-01-31 09:22:27 +000080#define CPU_TLB_ENTRY_BITS 4
81#else
82#define CPU_TLB_ENTRY_BITS 5
83#endif
84
bellardab93bbe2003-08-10 21:35:13 +000085typedef struct CPUTLBEntry {
pbrook0f459d12008-06-09 00:20:13 +000086 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
87 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
88 go directly to ram.
bellarddb8d7462003-10-27 21:12:17 +000089 bit 3 : indicates that the entry is invalid
90 bit 2..0 : zero
91 */
ths5fafdf22007-09-16 21:08:06 +000092 target_ulong addr_read;
93 target_ulong addr_write;
94 target_ulong addr_code;
Paul Brook355b1942010-04-05 00:28:53 +010095 /* Addend to virtual address to get host address. IO accesses
pbrookee50add2008-11-29 13:33:23 +000096 use the corresponding iotlb value. */
Paul Brook355b1942010-04-05 00:28:53 +010097 unsigned long addend;
bellardd6564692008-01-31 09:22:27 +000098 /* padding to get a power of two size */
99 uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) -
100 (sizeof(target_ulong) * 3 +
Paul Brook355b1942010-04-05 00:28:53 +0100101 ((-sizeof(target_ulong) * 3) & (sizeof(unsigned long) - 1)) +
102 sizeof(unsigned long))];
bellardab93bbe2003-08-10 21:35:13 +0000103} CPUTLBEntry;
104
Paul Brook355b1942010-04-05 00:28:53 +0100105extern int CPUTLBEntry_wrong_size[sizeof(CPUTLBEntry) == (1 << CPU_TLB_ENTRY_BITS) ? 1 : -1];
106
Paul Brook20cb4002010-03-12 16:54:58 +0000107#define CPU_COMMON_TLB \
108 /* The meaning of the MMU modes is defined in the target code. */ \
109 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
110 target_phys_addr_t iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
Paul Brookd4c430a2010-03-17 02:14:28 +0000111 target_ulong tlb_flush_addr; \
112 target_ulong tlb_flush_mask;
Paul Brook20cb4002010-03-12 16:54:58 +0000113
114#else
115
116#define CPU_COMMON_TLB
117
118#endif
119
120
Juan Quintelae2542fe2009-07-27 16:13:06 +0200121#ifdef HOST_WORDS_BIGENDIAN
pbrook2e70f6e2008-06-29 01:03:05 +0000122typedef struct icount_decr_u16 {
123 uint16_t high;
124 uint16_t low;
125} icount_decr_u16;
126#else
127typedef struct icount_decr_u16 {
128 uint16_t low;
129 uint16_t high;
130} icount_decr_u16;
131#endif
132
aliguori7ba1e612008-11-05 16:04:33 +0000133struct kvm_run;
134struct KVMState;
Marcelo Tosattie82bcec2010-05-04 09:45:22 -0300135struct qemu_work_item;
aliguori7ba1e612008-11-05 16:04:33 +0000136
aliguoria1d1bb32008-11-18 20:07:32 +0000137typedef struct CPUBreakpoint {
138 target_ulong pc;
139 int flags; /* BP_* */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000140 QTAILQ_ENTRY(CPUBreakpoint) entry;
aliguoria1d1bb32008-11-18 20:07:32 +0000141} CPUBreakpoint;
142
143typedef struct CPUWatchpoint {
144 target_ulong vaddr;
145 target_ulong len_mask;
146 int flags; /* BP_* */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000147 QTAILQ_ENTRY(CPUWatchpoint) entry;
aliguoria1d1bb32008-11-18 20:07:32 +0000148} CPUWatchpoint;
149
blueswir1a20e31d2008-04-08 19:29:54 +0000150#define CPU_TEMP_BUF_NLONGS 128
bellarda316d332005-11-20 10:32:34 +0000151#define CPU_COMMON \
152 struct TranslationBlock *current_tb; /* currently executing TB */ \
153 /* soft mmu support */ \
pbrook2e70f6e2008-06-29 01:03:05 +0000154 /* in order to avoid passing too many arguments to the MMIO \
155 helpers, we store some rarely used information in the CPU \
bellarda316d332005-11-20 10:32:34 +0000156 context) */ \
pbrook2e70f6e2008-06-29 01:03:05 +0000157 unsigned long mem_io_pc; /* host pc at which the memory was \
158 accessed */ \
159 target_ulong mem_io_vaddr; /* target virtual addr at which the \
160 memory was accessed */ \
pbrook9656f322008-07-01 20:01:19 +0000161 uint32_t halted; /* Nonzero if the CPU is in suspend state */ \
162 uint32_t interrupt_request; \
aurel32be214e62009-03-06 21:48:00 +0000163 volatile sig_atomic_t exit_request; \
Paul Brook20cb4002010-03-12 16:54:58 +0000164 CPU_COMMON_TLB \
bellarda316d332005-11-20 10:32:34 +0000165 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
blueswir1a20e31d2008-04-08 19:29:54 +0000166 /* buffer for temporaries in the code generator */ \
167 long temp_buf[CPU_TEMP_BUF_NLONGS]; \
bellarda316d332005-11-20 10:32:34 +0000168 \
pbrook2e70f6e2008-06-29 01:03:05 +0000169 int64_t icount_extra; /* Instructions until next timer event. */ \
170 /* Number of cycles left, with interrupt flag in high bit. \
171 This allows a single read-compare-cbranch-write sequence to test \
172 for both decrementer underflow and exceptions. */ \
173 union { \
174 uint32_t u32; \
175 icount_decr_u16 u16; \
176 } icount_decr; \
177 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
178 \
bellarda316d332005-11-20 10:32:34 +0000179 /* from this point: preserved by CPU reset */ \
180 /* ice debug support */ \
Blue Swirl72cf2d42009-09-12 07:36:22 +0000181 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
bellarda316d332005-11-20 10:32:34 +0000182 int singlestep_enabled; \
183 \
Blue Swirl72cf2d42009-09-12 07:36:22 +0000184 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
aliguoria1d1bb32008-11-18 20:07:32 +0000185 CPUWatchpoint *watchpoint_hit; \
pbrook6658ffb2007-03-16 23:58:11 +0000186 \
pbrook56aebc82008-10-11 17:55:29 +0000187 struct GDBRegisterState *gdb_regs; \
188 \
bellard9133e392008-05-29 10:08:06 +0000189 /* Core interrupt code */ \
190 jmp_buf jmp_env; \
Anthony Liguoriacb66852009-12-18 08:16:30 -0600191 int exception_index; \
bellard9133e392008-05-29 10:08:06 +0000192 \
pbrookc2764712009-03-07 15:24:59 +0000193 CPUState *next_cpu; /* next CPU sharing TB cache */ \
bellard6a00d602005-11-21 23:25:50 +0000194 int cpu_index; /* CPU index (informative) */ \
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700195 uint32_t host_tid; /* host thread ID */ \
aliguori268a3622009-04-21 22:30:27 +0000196 int numa_node; /* NUMA node this cpu is belonging to */ \
Andre Przywaradc6b1c02009-08-19 15:42:40 +0200197 int nr_cores; /* number of cores within this CPU package */ \
198 int nr_threads;/* number of threads within this CPU */ \
pbrookd5975362008-06-07 20:50:51 +0000199 int running; /* Nonzero if cpu is currently running(usermode). */ \
bellarda316d332005-11-20 10:32:34 +0000200 /* user data */ \
ths01ba9812007-12-09 02:22:57 +0000201 void *opaque; \
202 \
aliguorid6dc3d42009-04-24 18:04:07 +0000203 uint32_t created; \
Marcelo Tosatticed6c052010-05-04 09:45:25 -0300204 uint32_t stop; /* Stop request */ \
205 uint32_t stopped; /* Artificially stopped */ \
aliguorid6dc3d42009-04-24 18:04:07 +0000206 struct QemuThread *thread; \
207 struct QemuCond *halt_cond; \
Marcelo Tosattie82bcec2010-05-04 09:45:22 -0300208 struct qemu_work_item *queued_work_first, *queued_work_last; \
aliguori7ba1e612008-11-05 16:04:33 +0000209 const char *cpu_model_str; \
210 struct KVMState *kvm_state; \
211 struct kvm_run *kvm_run; \
Jan Kiszka9ded2742010-02-03 21:17:05 +0100212 int kvm_fd; \
213 int kvm_vcpu_dirty;
bellarda316d332005-11-20 10:32:34 +0000214
bellardab93bbe2003-08-10 21:35:13 +0000215#endif