blob: ffec4a07eece4830a1b0e97dc9b24c4502e865be [file] [log] [blame]
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +01001/*
2 * QEMU GRLIB IRQMP Emulator
3 *
4 * (Multiprocessor and extended interrupt not supported)
5 *
KONRAD Fredericea005da2019-05-15 14:31:28 +02006 * Copyright (c) 2010-2019 AdaCore
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +01007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
26
Peter Maydelldb5ebe52016-01-26 18:16:59 +000027#include "qemu/osdep.h"
Marc-André Lureauab4c0722019-10-17 18:42:35 +020028#include "hw/irq.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010029#include "hw/sysbus.h"
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010030#include "cpu.h"
31
Markus Armbrustera27bd6c2019-08-12 07:23:51 +020032#include "hw/qdev-properties.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/sparc/grlib.h"
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010034
35#include "trace.h"
xiaoqiang.zhao22c70d82016-05-12 13:22:25 +010036#include "qapi/error.h"
Markus Armbruster0b8fa322019-05-23 16:35:07 +020037#include "qemu/module.h"
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040038#include "qom/object.h"
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010039
40#define IRQMP_MAX_CPU 16
41#define IRQMP_REG_SIZE 256 /* Size of memory mapped registers */
42
43/* Memory mapped register offsets */
44#define LEVEL_OFFSET 0x00
45#define PENDING_OFFSET 0x04
46#define FORCE0_OFFSET 0x08
47#define CLEAR_OFFSET 0x0C
48#define MP_STATUS_OFFSET 0x10
49#define BROADCAST_OFFSET 0x14
50#define MASK_OFFSET 0x40
51#define FORCE_OFFSET 0x80
52#define EXTENDED_OFFSET 0xC0
53
Eduardo Habkost80633962020-09-16 14:25:19 -040054OBJECT_DECLARE_SIMPLE_TYPE(IRQMP, GRLIB_IRQMP)
Andreas Färber730bf932013-07-26 19:26:18 +020055
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010056typedef struct IRQMPState IRQMPState;
57
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040058struct IRQMP {
Andreas Färber730bf932013-07-26 19:26:18 +020059 SysBusDevice parent_obj;
60
Avi Kivity847b52c2011-11-14 14:23:17 +020061 MemoryRegion iomem;
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010062
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010063 IRQMPState *state;
Marc-André Lureauab4c0722019-10-17 18:42:35 +020064 qemu_irq irq;
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040065};
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010066
67struct IRQMPState {
68 uint32_t level;
69 uint32_t pending;
70 uint32_t clear;
71 uint32_t broadcast;
72
73 uint32_t mask[IRQMP_MAX_CPU];
74 uint32_t force[IRQMP_MAX_CPU];
75 uint32_t extended[IRQMP_MAX_CPU];
76
77 IRQMP *parent;
78};
79
80static void grlib_irqmp_check_irqs(IRQMPState *state)
81{
82 uint32_t pend = 0;
83 uint32_t level0 = 0;
84 uint32_t level1 = 0;
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010085
86 assert(state != NULL);
87 assert(state->parent != NULL);
88
89 /* IRQ for CPU 0 (no SMP support) */
90 pend = (state->pending | state->force[0])
91 & state->mask[0];
92
93 level0 = pend & ~state->level;
94 level1 = pend & state->level;
95
96 trace_grlib_irqmp_check_irqs(state->pending, state->force[0],
97 state->mask[0], level1, level0);
98
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +010099 /* Trigger level1 interrupt first and level0 if there is no level1 */
Marc-André Lureauab4c0722019-10-17 18:42:35 +0200100 qemu_set_irq(state->parent->irq, level1 ?: level0);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100101}
102
Jean-Christophe Dubois05b9ec92018-01-10 21:43:27 +0100103static void grlib_irqmp_ack_mask(IRQMPState *state, uint32_t mask)
104{
105 /* Clear registers */
106 state->pending &= ~mask;
107 state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */
108
109 grlib_irqmp_check_irqs(state);
110}
111
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100112void grlib_irqmp_ack(DeviceState *dev, int intno)
113{
Andreas Färber730bf932013-07-26 19:26:18 +0200114 IRQMP *irqmp = GRLIB_IRQMP(dev);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100115 IRQMPState *state;
116 uint32_t mask;
117
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100118 state = irqmp->state;
119 assert(state != NULL);
120
121 intno &= 15;
122 mask = 1 << intno;
123
124 trace_grlib_irqmp_ack(intno);
125
Jean-Christophe Dubois05b9ec92018-01-10 21:43:27 +0100126 grlib_irqmp_ack_mask(state, mask);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100127}
128
129void grlib_irqmp_set_irq(void *opaque, int irq, int level)
130{
Andreas Färber730bf932013-07-26 19:26:18 +0200131 IRQMP *irqmp = GRLIB_IRQMP(opaque);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100132 IRQMPState *s;
133 int i = 0;
134
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100135 s = irqmp->state;
136 assert(s != NULL);
137 assert(s->parent != NULL);
138
139
140 if (level) {
141 trace_grlib_irqmp_set_irq(irq);
142
143 if (s->broadcast & 1 << irq) {
144 /* Broadcasted IRQ */
145 for (i = 0; i < IRQMP_MAX_CPU; i++) {
146 s->force[i] |= 1 << irq;
147 }
148 } else {
149 s->pending |= 1 << irq;
150 }
151 grlib_irqmp_check_irqs(s);
152
153 }
154}
155
Avi Kivitya8170e52012-10-23 12:30:10 +0200156static uint64_t grlib_irqmp_read(void *opaque, hwaddr addr,
Avi Kivity847b52c2011-11-14 14:23:17 +0200157 unsigned size)
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100158{
159 IRQMP *irqmp = opaque;
160 IRQMPState *state;
161
162 assert(irqmp != NULL);
163 state = irqmp->state;
164 assert(state != NULL);
165
166 addr &= 0xff;
167
168 /* global registers */
169 switch (addr) {
170 case LEVEL_OFFSET:
171 return state->level;
172
173 case PENDING_OFFSET:
174 return state->pending;
175
176 case FORCE0_OFFSET:
177 /* This register is an "alias" for the force register of CPU 0 */
178 return state->force[0];
179
180 case CLEAR_OFFSET:
181 case MP_STATUS_OFFSET:
182 /* Always read as 0 */
183 return 0;
184
185 case BROADCAST_OFFSET:
186 return state->broadcast;
187
188 default:
189 break;
190 }
191
192 /* mask registers */
193 if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
194 int cpu = (addr - MASK_OFFSET) / 4;
195 assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
196
197 return state->mask[cpu];
198 }
199
200 /* force registers */
201 if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
202 int cpu = (addr - FORCE_OFFSET) / 4;
203 assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
204
205 return state->force[cpu];
206 }
207
208 /* extended (not supported) */
209 if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
210 int cpu = (addr - EXTENDED_OFFSET) / 4;
211 assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
212
213 return state->extended[cpu];
214 }
215
Stefan Hajnoczib4548fc2011-04-14 18:11:00 +0100216 trace_grlib_irqmp_readl_unknown(addr);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100217 return 0;
218}
219
Avi Kivitya8170e52012-10-23 12:30:10 +0200220static void grlib_irqmp_write(void *opaque, hwaddr addr,
Avi Kivity847b52c2011-11-14 14:23:17 +0200221 uint64_t value, unsigned size)
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100222{
223 IRQMP *irqmp = opaque;
224 IRQMPState *state;
225
226 assert(irqmp != NULL);
227 state = irqmp->state;
228 assert(state != NULL);
229
230 addr &= 0xff;
231
232 /* global registers */
233 switch (addr) {
234 case LEVEL_OFFSET:
235 value &= 0xFFFF << 1; /* clean up the value */
236 state->level = value;
237 return;
238
239 case PENDING_OFFSET:
240 /* Read Only */
241 return;
242
243 case FORCE0_OFFSET:
244 /* This register is an "alias" for the force register of CPU 0 */
245
246 value &= 0xFFFE; /* clean up the value */
247 state->force[0] = value;
248 grlib_irqmp_check_irqs(irqmp->state);
249 return;
250
251 case CLEAR_OFFSET:
252 value &= ~1; /* clean up the value */
Jean-Christophe Dubois05b9ec92018-01-10 21:43:27 +0100253 grlib_irqmp_ack_mask(state, value);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100254 return;
255
256 case MP_STATUS_OFFSET:
257 /* Read Only (no SMP support) */
258 return;
259
260 case BROADCAST_OFFSET:
261 value &= 0xFFFE; /* clean up the value */
262 state->broadcast = value;
263 return;
264
265 default:
266 break;
267 }
268
269 /* mask registers */
270 if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
271 int cpu = (addr - MASK_OFFSET) / 4;
272 assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
273
274 value &= ~1; /* clean up the value */
275 state->mask[cpu] = value;
276 grlib_irqmp_check_irqs(irqmp->state);
277 return;
278 }
279
280 /* force registers */
281 if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
282 int cpu = (addr - FORCE_OFFSET) / 4;
283 assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
284
285 uint32_t force = value & 0xFFFE;
286 uint32_t clear = (value >> 16) & 0xFFFE;
287 uint32_t old = state->force[cpu];
288
289 state->force[cpu] = (old | force) & ~clear;
290 grlib_irqmp_check_irqs(irqmp->state);
291 return;
292 }
293
294 /* extended (not supported) */
295 if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
296 int cpu = (addr - EXTENDED_OFFSET) / 4;
297 assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
298
299 value &= 0xF; /* clean up the value */
300 state->extended[cpu] = value;
301 return;
302 }
303
Stefan Hajnoczib4548fc2011-04-14 18:11:00 +0100304 trace_grlib_irqmp_writel_unknown(addr, value);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100305}
306
Avi Kivity847b52c2011-11-14 14:23:17 +0200307static const MemoryRegionOps grlib_irqmp_ops = {
308 .read = grlib_irqmp_read,
309 .write = grlib_irqmp_write,
310 .endianness = DEVICE_NATIVE_ENDIAN,
311 .valid = {
312 .min_access_size = 4,
313 .max_access_size = 4,
314 },
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100315};
316
317static void grlib_irqmp_reset(DeviceState *d)
318{
Andreas Färber730bf932013-07-26 19:26:18 +0200319 IRQMP *irqmp = GRLIB_IRQMP(d);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100320 assert(irqmp->state != NULL);
321
322 memset(irqmp->state, 0, sizeof *irqmp->state);
323 irqmp->state->parent = irqmp;
324}
325
xiaoqiang.zhao22c70d82016-05-12 13:22:25 +0100326static void grlib_irqmp_init(Object *obj)
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100327{
xiaoqiang.zhao22c70d82016-05-12 13:22:25 +0100328 IRQMP *irqmp = GRLIB_IRQMP(obj);
329 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100330
Marc-André Lureauab4c0722019-10-17 18:42:35 +0200331 qdev_init_gpio_out_named(DEVICE(obj), &irqmp->irq, "grlib-irq", 1);
xiaoqiang.zhao22c70d82016-05-12 13:22:25 +0100332 memory_region_init_io(&irqmp->iomem, obj, &grlib_irqmp_ops, irqmp,
Avi Kivity847b52c2011-11-14 14:23:17 +0200333 "irqmp", IRQMP_REG_SIZE);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100334
Anthony Liguori7267c092011-08-20 22:09:37 -0500335 irqmp->state = g_malloc0(sizeof *irqmp->state);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100336
Avi Kivity750ecd42011-11-27 11:38:10 +0200337 sysbus_init_mmio(dev, &irqmp->iomem);
xiaoqiang.zhao22c70d82016-05-12 13:22:25 +0100338}
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100339
Anthony Liguori999e12b2012-01-24 13:12:29 -0600340static void grlib_irqmp_class_init(ObjectClass *klass, void *data)
341{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600342 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600343
Anthony Liguori39bffca2011-12-07 21:34:16 -0600344 dc->reset = grlib_irqmp_reset;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600345}
346
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100347static const TypeInfo grlib_irqmp_info = {
Andreas Färber730bf932013-07-26 19:26:18 +0200348 .name = TYPE_GRLIB_IRQMP,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600349 .parent = TYPE_SYS_BUS_DEVICE,
350 .instance_size = sizeof(IRQMP),
xiaoqiang.zhao22c70d82016-05-12 13:22:25 +0100351 .instance_init = grlib_irqmp_init,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600352 .class_init = grlib_irqmp_class_init,
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100353};
354
Andreas Färber83f7d432012-02-09 15:20:55 +0100355static void grlib_irqmp_register_types(void)
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100356{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600357 type_register_static(&grlib_irqmp_info);
Fabien Chouteau3f10bcb2011-01-24 12:56:53 +0100358}
359
Andreas Färber83f7d432012-02-09 15:20:55 +0100360type_init(grlib_irqmp_register_types)