blob: 3ea93ce1f937a05d4233be80fd404e842c14d6af [file] [log] [blame]
Andreas Färbera4633e12012-04-11 18:24:48 +02001/*
2 * QEMU Xtensa CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions are met:
9 * * Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * * Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * * Neither the name of the Open Source and Linux Lab nor the
15 * names of its contributors may be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
22 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
23 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
25 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
27 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29#ifndef QEMU_XTENSA_CPU_QOM_H
30#define QEMU_XTENSA_CPU_QOM_H
31
Markus Armbruster2e5b09f2019-07-09 17:20:52 +020032#include "hw/core/cpu.h"
Andreas Färbera4633e12012-04-11 18:24:48 +020033
34#define TYPE_XTENSA_CPU "xtensa-cpu"
35
36#define XTENSA_CPU_CLASS(class) \
37 OBJECT_CLASS_CHECK(XtensaCPUClass, (class), TYPE_XTENSA_CPU)
38#define XTENSA_CPU(obj) \
39 OBJECT_CHECK(XtensaCPU, (obj), TYPE_XTENSA_CPU)
40#define XTENSA_CPU_GET_CLASS(obj) \
41 OBJECT_GET_CLASS(XtensaCPUClass, (obj), TYPE_XTENSA_CPU)
42
Paolo Bonzinida374262016-03-15 13:49:25 +010043typedef struct XtensaConfig XtensaConfig;
44
Andreas Färbera4633e12012-04-11 18:24:48 +020045/**
46 * XtensaCPUClass:
Andreas Färber5f6c9642013-01-16 04:19:35 +010047 * @parent_realize: The parent class' realize handler.
Andreas Färbera4633e12012-04-11 18:24:48 +020048 * @parent_reset: The parent class' reset handler.
Andreas Färber67cce562013-07-07 01:47:51 +020049 * @config: The CPU core configuration.
Andreas Färbera4633e12012-04-11 18:24:48 +020050 *
51 * An Xtensa CPU model.
52 */
53typedef struct XtensaCPUClass {
54 /*< private >*/
55 CPUClass parent_class;
56 /*< public >*/
57
Andreas Färber5f6c9642013-01-16 04:19:35 +010058 DeviceRealize parent_realize;
Peter Maydell781c67c2020-03-03 10:05:11 +000059 DeviceReset parent_reset;
Andreas Färber67cce562013-07-07 01:47:51 +020060
61 const XtensaConfig *config;
Andreas Färbera4633e12012-04-11 18:24:48 +020062} XtensaCPUClass;
63
Paolo Bonzinida374262016-03-15 13:49:25 +010064typedef struct XtensaCPU XtensaCPU;
Andreas Färber97a8ea52013-02-02 10:57:51 +010065
Andreas Färbera4633e12012-04-11 18:24:48 +020066#endif