blob: 0c1af244f3eb7e32d8799a18184a4b062629c12d [file] [log] [blame]
Alexander Graf28278222009-12-05 12:44:23 +01001/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2009 Ulrich Hecht <uli@suse.de>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Markus Armbruster14e54f82016-06-29 11:14:47 +020024
25#ifndef S390_TCG_TARGET_H
26#define S390_TCG_TARGET_H
Alexander Graf28278222009-12-05 12:44:23 +010027
Richard Henderson8c081b12014-04-25 10:18:59 -040028#define TCG_TARGET_INSN_UNIT_SIZE 2
Paolo Bonzini006f8632015-05-05 09:18:22 +020029#define TCG_TARGET_TLB_DISPLACEMENT_BITS 19
Richard Henderson8c081b12014-04-25 10:18:59 -040030
Richard Henderson48bb3752010-06-28 19:15:37 -070031typedef enum TCGReg {
Alexander Graf28278222009-12-05 12:44:23 +010032 TCG_REG_R0 = 0,
33 TCG_REG_R1,
34 TCG_REG_R2,
35 TCG_REG_R3,
36 TCG_REG_R4,
37 TCG_REG_R5,
38 TCG_REG_R6,
39 TCG_REG_R7,
40 TCG_REG_R8,
41 TCG_REG_R9,
42 TCG_REG_R10,
43 TCG_REG_R11,
44 TCG_REG_R12,
45 TCG_REG_R13,
46 TCG_REG_R14,
47 TCG_REG_R15
Richard Henderson48bb3752010-06-28 19:15:37 -070048} TCGReg;
49
Alexander Graf28278222009-12-05 12:44:23 +010050#define TCG_TARGET_NB_REGS 16
51
Richard Henderson36828252010-02-18 14:44:39 -080052/* optional instructions */
Richard Henderson25c4d9c2011-08-17 14:11:46 -070053#define TCG_TARGET_HAS_div2_i32 1
54#define TCG_TARGET_HAS_rot_i32 1
55#define TCG_TARGET_HAS_ext8s_i32 1
56#define TCG_TARGET_HAS_ext16s_i32 1
57#define TCG_TARGET_HAS_ext8u_i32 1
58#define TCG_TARGET_HAS_ext16u_i32 1
59#define TCG_TARGET_HAS_bswap16_i32 1
60#define TCG_TARGET_HAS_bswap32_i32 1
61#define TCG_TARGET_HAS_not_i32 0
62#define TCG_TARGET_HAS_neg_i32 1
63#define TCG_TARGET_HAS_andc_i32 0
64#define TCG_TARGET_HAS_orc_i32 0
65#define TCG_TARGET_HAS_eqv_i32 0
66#define TCG_TARGET_HAS_nand_i32 0
67#define TCG_TARGET_HAS_nor_i32 0
Richard Hendersond5690ea2013-03-27 09:30:58 -040068#define TCG_TARGET_HAS_deposit_i32 1
Richard Henderson96a9f092013-03-26 17:28:52 -040069#define TCG_TARGET_HAS_movcond_i32 1
Richard Henderson3790b912013-03-26 16:41:45 -040070#define TCG_TARGET_HAS_add2_i32 1
71#define TCG_TARGET_HAS_sub2_i32 1
Richard Hendersone6a72732013-02-19 23:51:49 -080072#define TCG_TARGET_HAS_mulu2_i32 0
Richard Henderson4d3203f2013-02-19 23:51:53 -080073#define TCG_TARGET_HAS_muls2_i32 0
Richard Henderson03271522013-08-14 14:35:56 -070074#define TCG_TARGET_HAS_muluh_i32 0
75#define TCG_TARGET_HAS_mulsh_i32 0
Richard Henderson609ad702015-07-24 07:16:00 -070076#define TCG_TARGET_HAS_extrl_i64_i32 0
77#define TCG_TARGET_HAS_extrh_i64_i32 0
Richard Henderson36828252010-02-18 14:44:39 -080078
Richard Henderson25c4d9c2011-08-17 14:11:46 -070079#define TCG_TARGET_HAS_div2_i64 1
80#define TCG_TARGET_HAS_rot_i64 1
81#define TCG_TARGET_HAS_ext8s_i64 1
82#define TCG_TARGET_HAS_ext16s_i64 1
83#define TCG_TARGET_HAS_ext32s_i64 1
84#define TCG_TARGET_HAS_ext8u_i64 1
85#define TCG_TARGET_HAS_ext16u_i64 1
86#define TCG_TARGET_HAS_ext32u_i64 1
87#define TCG_TARGET_HAS_bswap16_i64 1
88#define TCG_TARGET_HAS_bswap32_i64 1
89#define TCG_TARGET_HAS_bswap64_i64 1
90#define TCG_TARGET_HAS_not_i64 0
91#define TCG_TARGET_HAS_neg_i64 1
92#define TCG_TARGET_HAS_andc_i64 0
93#define TCG_TARGET_HAS_orc_i64 0
94#define TCG_TARGET_HAS_eqv_i64 0
95#define TCG_TARGET_HAS_nand_i64 0
96#define TCG_TARGET_HAS_nor_i64 0
Richard Hendersond5690ea2013-03-27 09:30:58 -040097#define TCG_TARGET_HAS_deposit_i64 1
Richard Henderson96a9f092013-03-26 17:28:52 -040098#define TCG_TARGET_HAS_movcond_i64 1
Richard Henderson3790b912013-03-26 16:41:45 -040099#define TCG_TARGET_HAS_add2_i64 1
100#define TCG_TARGET_HAS_sub2_i64 1
Richard Henderson36017dc2013-03-26 16:50:29 -0400101#define TCG_TARGET_HAS_mulu2_i64 1
Richard Henderson4d3203f2013-02-19 23:51:53 -0800102#define TCG_TARGET_HAS_muls2_i64 0
Richard Henderson03271522013-08-14 14:35:56 -0700103#define TCG_TARGET_HAS_muluh_i64 0
104#define TCG_TARGET_HAS_mulsh_i64 0
Richard Henderson48bb3752010-06-28 19:15:37 -0700105
Richard Hendersond5690ea2013-03-27 09:30:58 -0400106extern bool tcg_target_deposit_valid(int ofs, int len);
107#define TCG_TARGET_deposit_i32_valid tcg_target_deposit_valid
108#define TCG_TARGET_deposit_i64_valid tcg_target_deposit_valid
109
Alexander Graf28278222009-12-05 12:44:23 +0100110/* used for function call generation */
111#define TCG_REG_CALL_STACK TCG_REG_R15
112#define TCG_TARGET_STACK_ALIGN 8
Richard Hendersona4924e82013-03-25 20:54:30 -0700113#define TCG_TARGET_CALL_STACK_OFFSET 160
Alexander Graf28278222009-12-05 12:44:23 +0100114
Richard Henderson2bece2c2010-06-14 17:35:27 -0700115#define TCG_TARGET_EXTEND_ARGS 1
116
Alexander Graf28278222009-12-05 12:44:23 +0100117enum {
Alexander Graf28278222009-12-05 12:44:23 +0100118 TCG_AREG0 = TCG_REG_R10,
Alexander Graf28278222009-12-05 12:44:23 +0100119};
120
Richard Hendersonb93949e2013-08-20 14:22:50 -0700121static inline void flush_icache_range(uintptr_t start, uintptr_t stop)
Alexander Graf28278222009-12-05 12:44:23 +0100122{
Alexander Graf28278222009-12-05 12:44:23 +0100123}
Paolo Bonzinicb9c3772012-12-06 12:15:58 +0100124
125#endif