blob: ad48b4f7067c063069690e77564235f1d39ea7b1 [file] [log] [blame]
pbrook87ecb682007-11-17 17:14:51 +00001#include "hw.h"
2#include "mips.h"
ths4de9b242007-01-24 01:47:51 +00003#include "cpu.h"
4
5/* Raise IRQ to CPU if necessary. It must be called every time the active
6 IRQ may change */
7void cpu_mips_update_irq(CPUState *env)
8{
ths24c7b0e2007-03-30 16:44:54 +00009 if ((env->CP0_Status & (1 << CP0St_IE)) &&
10 !(env->CP0_Status & (1 << CP0St_EXL)) &&
11 !(env->CP0_Status & (1 << CP0St_ERL)) &&
12 !(env->hflags & MIPS_HFLAG_DM)) {
13 if ((env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
14 !(env->interrupt_request & CPU_INTERRUPT_HARD)) {
ths4de9b242007-01-24 01:47:51 +000015 cpu_interrupt(env, CPU_INTERRUPT_HARD);
16 }
ths24c7b0e2007-03-30 16:44:54 +000017 } else
ths4de9b242007-01-24 01:47:51 +000018 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
ths4de9b242007-01-24 01:47:51 +000019}
20
pbrookd537cf62007-04-07 18:14:41 +000021static void cpu_mips_irq_request(void *opaque, int irq, int level)
ths4de9b242007-01-24 01:47:51 +000022{
ths39d51eb2007-03-18 12:43:40 +000023 CPUState *env = (CPUState *)opaque;
ths4de9b242007-01-24 01:47:51 +000024
ths39d51eb2007-03-18 12:43:40 +000025 if (irq < 0 || irq > 7)
ths4de9b242007-01-24 01:47:51 +000026 return;
27
ths4de9b242007-01-24 01:47:51 +000028 if (level) {
ths39d51eb2007-03-18 12:43:40 +000029 env->CP0_Cause |= 1 << (irq + CP0Ca_IP);
ths4de9b242007-01-24 01:47:51 +000030 } else {
thsa4bc3af2007-03-31 16:54:14 +000031 env->CP0_Cause &= ~(1 << (irq + CP0Ca_IP));
ths4de9b242007-01-24 01:47:51 +000032 }
33 cpu_mips_update_irq(env);
34}
pbrookd537cf62007-04-07 18:14:41 +000035
36void cpu_mips_irq_init_cpu(CPUState *env)
37{
38 qemu_irq *qi;
39 int i;
40
41 qi = qemu_allocate_irqs(cpu_mips_irq_request, env, 8);
42 for (i = 0; i < 8; i++) {
43 env->irq[i] = qi[i];
44 }
45}