pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 1 | #include "hw.h" |
| 2 | #include "mips.h" |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 3 | #include "cpu.h" |
| 4 | |
| 5 | /* Raise IRQ to CPU if necessary. It must be called every time the active |
| 6 | IRQ may change */ |
| 7 | void cpu_mips_update_irq(CPUState *env) |
| 8 | { |
ths | 24c7b0e | 2007-03-30 16:44:54 +0000 | [diff] [blame] | 9 | if ((env->CP0_Status & (1 << CP0St_IE)) && |
| 10 | !(env->CP0_Status & (1 << CP0St_EXL)) && |
| 11 | !(env->CP0_Status & (1 << CP0St_ERL)) && |
| 12 | !(env->hflags & MIPS_HFLAG_DM)) { |
| 13 | if ((env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) && |
| 14 | !(env->interrupt_request & CPU_INTERRUPT_HARD)) { |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 15 | cpu_interrupt(env, CPU_INTERRUPT_HARD); |
| 16 | } |
ths | 24c7b0e | 2007-03-30 16:44:54 +0000 | [diff] [blame] | 17 | } else |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 18 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 19 | } |
| 20 | |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 21 | static void cpu_mips_irq_request(void *opaque, int irq, int level) |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 22 | { |
ths | 39d51eb | 2007-03-18 12:43:40 +0000 | [diff] [blame] | 23 | CPUState *env = (CPUState *)opaque; |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 24 | |
ths | 39d51eb | 2007-03-18 12:43:40 +0000 | [diff] [blame] | 25 | if (irq < 0 || irq > 7) |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 26 | return; |
| 27 | |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 28 | if (level) { |
ths | 39d51eb | 2007-03-18 12:43:40 +0000 | [diff] [blame] | 29 | env->CP0_Cause |= 1 << (irq + CP0Ca_IP); |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 30 | } else { |
ths | a4bc3af | 2007-03-31 16:54:14 +0000 | [diff] [blame] | 31 | env->CP0_Cause &= ~(1 << (irq + CP0Ca_IP)); |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 32 | } |
| 33 | cpu_mips_update_irq(env); |
| 34 | } |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 35 | |
| 36 | void cpu_mips_irq_init_cpu(CPUState *env) |
| 37 | { |
| 38 | qemu_irq *qi; |
| 39 | int i; |
| 40 | |
| 41 | qi = qemu_allocate_irqs(cpu_mips_irq_request, env, 8); |
| 42 | for (i = 0; i < 8; i++) { |
| 43 | env->irq[i] = qi[i]; |
| 44 | } |
| 45 | } |