aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 1 | #include "hw/hw.h" |
| 2 | #include "hw/boards.h" |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 3 | #include "qemu-timer.h" |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 4 | |
Blue Swirl | 2b41f10 | 2011-06-19 20:38:22 +0000 | [diff] [blame] | 5 | #include "cpu.h" |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 6 | |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 7 | void cpu_save(QEMUFile *f, void *opaque) |
| 8 | { |
| 9 | CPUState *env = opaque; |
| 10 | int i; |
| 11 | uint32_t tmp; |
| 12 | |
blueswir1 | a7a044f | 2008-08-01 15:13:58 +0000 | [diff] [blame] | 13 | // if env->cwp == env->nwindows - 1, this will set the ins of the last |
| 14 | // window as the outs of the first window |
| 15 | cpu_set_cwp(env, env->cwp); |
| 16 | |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 17 | for(i = 0; i < 8; i++) |
| 18 | qemu_put_betls(f, &env->gregs[i]); |
blueswir1 | 1a14026 | 2008-06-07 08:07:37 +0000 | [diff] [blame] | 19 | qemu_put_be32s(f, &env->nwindows); |
| 20 | for(i = 0; i < env->nwindows * 16; i++) |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 21 | qemu_put_betls(f, &env->regbase[i]); |
| 22 | |
| 23 | /* FPU */ |
| 24 | for(i = 0; i < TARGET_FPREGS; i++) { |
| 25 | union { |
| 26 | float32 f; |
| 27 | uint32_t i; |
| 28 | } u; |
| 29 | u.f = env->fpr[i]; |
| 30 | qemu_put_be32(f, u.i); |
| 31 | } |
| 32 | |
| 33 | qemu_put_betls(f, &env->pc); |
| 34 | qemu_put_betls(f, &env->npc); |
| 35 | qemu_put_betls(f, &env->y); |
Blue Swirl | 5a834bb | 2010-05-09 20:19:04 +0000 | [diff] [blame] | 36 | tmp = cpu_get_psr(env); |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 37 | qemu_put_be32(f, tmp); |
| 38 | qemu_put_betls(f, &env->fsr); |
| 39 | qemu_put_betls(f, &env->tbr); |
blueswir1 | a7a044f | 2008-08-01 15:13:58 +0000 | [diff] [blame] | 40 | tmp = env->interrupt_index; |
| 41 | qemu_put_be32(f, tmp); |
| 42 | qemu_put_be32s(f, &env->pil_in); |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 43 | #ifndef TARGET_SPARC64 |
| 44 | qemu_put_be32s(f, &env->wim); |
| 45 | /* MMU */ |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 46 | for (i = 0; i < 32; i++) |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 47 | qemu_put_be32s(f, &env->mmuregs[i]); |
Blue Swirl | 4d2c2b7 | 2011-06-18 20:27:05 +0000 | [diff] [blame] | 48 | for (i = 0; i < 4; i++) { |
| 49 | qemu_put_be64s(f, &env->mxccdata[i]); |
| 50 | } |
| 51 | for (i = 0; i < 8; i++) { |
| 52 | qemu_put_be64s(f, &env->mxccregs[i]); |
| 53 | } |
| 54 | qemu_put_be32s(f, &env->mmubpctrv); |
| 55 | qemu_put_be32s(f, &env->mmubpctrc); |
| 56 | qemu_put_be32s(f, &env->mmubpctrs); |
| 57 | qemu_put_be64s(f, &env->mmubpaction); |
| 58 | for (i = 0; i < 4; i++) { |
| 59 | qemu_put_be64s(f, &env->mmubpregs[i]); |
| 60 | } |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 61 | #else |
| 62 | qemu_put_be64s(f, &env->lsu); |
| 63 | for (i = 0; i < 16; i++) { |
| 64 | qemu_put_be64s(f, &env->immuregs[i]); |
| 65 | qemu_put_be64s(f, &env->dmmuregs[i]); |
| 66 | } |
| 67 | for (i = 0; i < 64; i++) { |
Igor Kovalenko | 6e8e7d4 | 2009-07-27 01:49:04 +0400 | [diff] [blame] | 68 | qemu_put_be64s(f, &env->itlb[i].tag); |
| 69 | qemu_put_be64s(f, &env->itlb[i].tte); |
| 70 | qemu_put_be64s(f, &env->dtlb[i].tag); |
| 71 | qemu_put_be64s(f, &env->dtlb[i].tte); |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 72 | } |
| 73 | qemu_put_be32s(f, &env->mmu_version); |
blueswir1 | c19148b | 2008-07-25 07:42:14 +0000 | [diff] [blame] | 74 | for (i = 0; i < MAXTL_MAX; i++) { |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 75 | qemu_put_be64s(f, &env->ts[i].tpc); |
| 76 | qemu_put_be64s(f, &env->ts[i].tnpc); |
| 77 | qemu_put_be64s(f, &env->ts[i].tstate); |
| 78 | qemu_put_be32s(f, &env->ts[i].tt); |
| 79 | } |
| 80 | qemu_put_be32s(f, &env->xcc); |
| 81 | qemu_put_be32s(f, &env->asi); |
| 82 | qemu_put_be32s(f, &env->pstate); |
| 83 | qemu_put_be32s(f, &env->tl); |
| 84 | qemu_put_be32s(f, &env->cansave); |
| 85 | qemu_put_be32s(f, &env->canrestore); |
| 86 | qemu_put_be32s(f, &env->otherwin); |
| 87 | qemu_put_be32s(f, &env->wstate); |
| 88 | qemu_put_be32s(f, &env->cleanwin); |
| 89 | for (i = 0; i < 8; i++) |
| 90 | qemu_put_be64s(f, &env->agregs[i]); |
| 91 | for (i = 0; i < 8; i++) |
| 92 | qemu_put_be64s(f, &env->bgregs[i]); |
| 93 | for (i = 0; i < 8; i++) |
| 94 | qemu_put_be64s(f, &env->igregs[i]); |
| 95 | for (i = 0; i < 8; i++) |
| 96 | qemu_put_be64s(f, &env->mgregs[i]); |
| 97 | qemu_put_be64s(f, &env->fprs); |
| 98 | qemu_put_be64s(f, &env->tick_cmpr); |
| 99 | qemu_put_be64s(f, &env->stick_cmpr); |
Igor V. Kovalenko | 8f4efc5 | 2010-01-28 00:00:53 +0300 | [diff] [blame] | 100 | cpu_put_timer(f, env->tick); |
| 101 | cpu_put_timer(f, env->stick); |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 102 | qemu_put_be64s(f, &env->gsr); |
| 103 | qemu_put_be32s(f, &env->gl); |
| 104 | qemu_put_be64s(f, &env->hpstate); |
blueswir1 | c19148b | 2008-07-25 07:42:14 +0000 | [diff] [blame] | 105 | for (i = 0; i < MAXTL_MAX; i++) |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 106 | qemu_put_be64s(f, &env->htstate[i]); |
| 107 | qemu_put_be64s(f, &env->hintp); |
| 108 | qemu_put_be64s(f, &env->htba); |
| 109 | qemu_put_be64s(f, &env->hver); |
| 110 | qemu_put_be64s(f, &env->hstick_cmpr); |
| 111 | qemu_put_be64s(f, &env->ssr); |
Igor V. Kovalenko | 8f4efc5 | 2010-01-28 00:00:53 +0300 | [diff] [blame] | 112 | cpu_put_timer(f, env->hstick); |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 113 | #endif |
| 114 | } |
| 115 | |
| 116 | int cpu_load(QEMUFile *f, void *opaque, int version_id) |
| 117 | { |
| 118 | CPUState *env = opaque; |
| 119 | int i; |
| 120 | uint32_t tmp; |
| 121 | |
Igor V. Kovalenko | 8f4efc5 | 2010-01-28 00:00:53 +0300 | [diff] [blame] | 122 | if (version_id < 6) |
blueswir1 | 1a14026 | 2008-06-07 08:07:37 +0000 | [diff] [blame] | 123 | return -EINVAL; |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 124 | for(i = 0; i < 8; i++) |
| 125 | qemu_get_betls(f, &env->gregs[i]); |
blueswir1 | 1a14026 | 2008-06-07 08:07:37 +0000 | [diff] [blame] | 126 | qemu_get_be32s(f, &env->nwindows); |
| 127 | for(i = 0; i < env->nwindows * 16; i++) |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 128 | qemu_get_betls(f, &env->regbase[i]); |
| 129 | |
| 130 | /* FPU */ |
| 131 | for(i = 0; i < TARGET_FPREGS; i++) { |
| 132 | union { |
| 133 | float32 f; |
| 134 | uint32_t i; |
| 135 | } u; |
| 136 | u.i = qemu_get_be32(f); |
| 137 | env->fpr[i] = u.f; |
| 138 | } |
| 139 | |
| 140 | qemu_get_betls(f, &env->pc); |
| 141 | qemu_get_betls(f, &env->npc); |
| 142 | qemu_get_betls(f, &env->y); |
| 143 | tmp = qemu_get_be32(f); |
| 144 | env->cwp = 0; /* needed to ensure that the wrapping registers are |
| 145 | correctly updated */ |
Blue Swirl | 5a834bb | 2010-05-09 20:19:04 +0000 | [diff] [blame] | 146 | cpu_put_psr(env, tmp); |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 147 | qemu_get_betls(f, &env->fsr); |
| 148 | qemu_get_betls(f, &env->tbr); |
blueswir1 | a7a044f | 2008-08-01 15:13:58 +0000 | [diff] [blame] | 149 | tmp = qemu_get_be32(f); |
| 150 | env->interrupt_index = tmp; |
| 151 | qemu_get_be32s(f, &env->pil_in); |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 152 | #ifndef TARGET_SPARC64 |
| 153 | qemu_get_be32s(f, &env->wim); |
| 154 | /* MMU */ |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 155 | for (i = 0; i < 32; i++) |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 156 | qemu_get_be32s(f, &env->mmuregs[i]); |
Blue Swirl | 4d2c2b7 | 2011-06-18 20:27:05 +0000 | [diff] [blame] | 157 | for (i = 0; i < 4; i++) { |
| 158 | qemu_get_be64s(f, &env->mxccdata[i]); |
| 159 | } |
| 160 | for (i = 0; i < 8; i++) { |
| 161 | qemu_get_be64s(f, &env->mxccregs[i]); |
| 162 | } |
| 163 | qemu_get_be32s(f, &env->mmubpctrv); |
| 164 | qemu_get_be32s(f, &env->mmubpctrc); |
| 165 | qemu_get_be32s(f, &env->mmubpctrs); |
| 166 | qemu_get_be64s(f, &env->mmubpaction); |
| 167 | for (i = 0; i < 4; i++) { |
| 168 | qemu_get_be64s(f, &env->mmubpregs[i]); |
| 169 | } |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 170 | #else |
| 171 | qemu_get_be64s(f, &env->lsu); |
| 172 | for (i = 0; i < 16; i++) { |
| 173 | qemu_get_be64s(f, &env->immuregs[i]); |
| 174 | qemu_get_be64s(f, &env->dmmuregs[i]); |
| 175 | } |
| 176 | for (i = 0; i < 64; i++) { |
Igor Kovalenko | 6e8e7d4 | 2009-07-27 01:49:04 +0400 | [diff] [blame] | 177 | qemu_get_be64s(f, &env->itlb[i].tag); |
| 178 | qemu_get_be64s(f, &env->itlb[i].tte); |
| 179 | qemu_get_be64s(f, &env->dtlb[i].tag); |
| 180 | qemu_get_be64s(f, &env->dtlb[i].tte); |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 181 | } |
| 182 | qemu_get_be32s(f, &env->mmu_version); |
blueswir1 | c19148b | 2008-07-25 07:42:14 +0000 | [diff] [blame] | 183 | for (i = 0; i < MAXTL_MAX; i++) { |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 184 | qemu_get_be64s(f, &env->ts[i].tpc); |
| 185 | qemu_get_be64s(f, &env->ts[i].tnpc); |
| 186 | qemu_get_be64s(f, &env->ts[i].tstate); |
| 187 | qemu_get_be32s(f, &env->ts[i].tt); |
| 188 | } |
| 189 | qemu_get_be32s(f, &env->xcc); |
| 190 | qemu_get_be32s(f, &env->asi); |
| 191 | qemu_get_be32s(f, &env->pstate); |
| 192 | qemu_get_be32s(f, &env->tl); |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 193 | qemu_get_be32s(f, &env->cansave); |
| 194 | qemu_get_be32s(f, &env->canrestore); |
| 195 | qemu_get_be32s(f, &env->otherwin); |
| 196 | qemu_get_be32s(f, &env->wstate); |
| 197 | qemu_get_be32s(f, &env->cleanwin); |
| 198 | for (i = 0; i < 8; i++) |
| 199 | qemu_get_be64s(f, &env->agregs[i]); |
| 200 | for (i = 0; i < 8; i++) |
| 201 | qemu_get_be64s(f, &env->bgregs[i]); |
| 202 | for (i = 0; i < 8; i++) |
| 203 | qemu_get_be64s(f, &env->igregs[i]); |
| 204 | for (i = 0; i < 8; i++) |
| 205 | qemu_get_be64s(f, &env->mgregs[i]); |
| 206 | qemu_get_be64s(f, &env->fprs); |
| 207 | qemu_get_be64s(f, &env->tick_cmpr); |
| 208 | qemu_get_be64s(f, &env->stick_cmpr); |
Igor V. Kovalenko | 8f4efc5 | 2010-01-28 00:00:53 +0300 | [diff] [blame] | 209 | cpu_get_timer(f, env->tick); |
| 210 | cpu_get_timer(f, env->stick); |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 211 | qemu_get_be64s(f, &env->gsr); |
| 212 | qemu_get_be32s(f, &env->gl); |
| 213 | qemu_get_be64s(f, &env->hpstate); |
blueswir1 | c19148b | 2008-07-25 07:42:14 +0000 | [diff] [blame] | 214 | for (i = 0; i < MAXTL_MAX; i++) |
blueswir1 | 0b8f1b1 | 2008-07-24 11:28:51 +0000 | [diff] [blame] | 215 | qemu_get_be64s(f, &env->htstate[i]); |
| 216 | qemu_get_be64s(f, &env->hintp); |
| 217 | qemu_get_be64s(f, &env->htba); |
| 218 | qemu_get_be64s(f, &env->hver); |
| 219 | qemu_get_be64s(f, &env->hstick_cmpr); |
| 220 | qemu_get_be64s(f, &env->ssr); |
Igor V. Kovalenko | 8f4efc5 | 2010-01-28 00:00:53 +0300 | [diff] [blame] | 221 | cpu_get_timer(f, env->hstick); |
aurel32 | 8dd3dca | 2008-05-04 13:11:44 +0000 | [diff] [blame] | 222 | #endif |
| 223 | tlb_flush(env, 1); |
| 224 | return 0; |
| 225 | } |