blob: 98546de991596f6df24deda2e77cf167b5198041 [file] [log] [blame]
bellarda541f292004-04-12 20:39:29 +00001/*
j_mayere9df0142007-04-09 22:45:36 +00002 * QEMU generic PowerPC hardware System Emulator
ths5fafdf22007-09-16 21:08:06 +00003 *
j_mayer76a66252007-03-07 08:32:30 +00004 * Copyright (c) 2003-2007 Jocelyn Mayer
ths5fafdf22007-09-16 21:08:06 +00005 *
bellarda541f292004-04-12 20:39:29 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
pbrook87ecb682007-11-17 17:14:51 +000024#include "hw.h"
25#include "ppc.h"
26#include "qemu-timer.h"
27#include "sysemu.h"
28#include "nvram.h"
blueswir13b3fb322008-10-04 07:20:07 +000029#include "qemu-log.h"
Blue Swirlca20cf32009-09-20 14:58:02 +000030#include "loader.h"
Alexander Graffc87e182010-08-30 13:49:15 +020031#include "kvm.h"
32#include "kvm_ppc.h"
bellarda541f292004-04-12 20:39:29 +000033
j_mayere9df0142007-04-09 22:45:36 +000034//#define PPC_DEBUG_IRQ
j_mayer4b6d0a42007-04-24 06:32:00 +000035//#define PPC_DEBUG_TB
j_mayere9df0142007-04-09 22:45:36 +000036
aliguorid12d51d2009-01-15 21:48:06 +000037#ifdef PPC_DEBUG_IRQ
aliguori93fcfe32009-01-15 22:34:14 +000038# define LOG_IRQ(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__)
aliguorid12d51d2009-01-15 21:48:06 +000039#else
40# define LOG_IRQ(...) do { } while (0)
41#endif
42
43
44#ifdef PPC_DEBUG_TB
aliguori93fcfe32009-01-15 22:34:14 +000045# define LOG_TB(...) qemu_log(__VA_ARGS__)
aliguorid12d51d2009-01-15 21:48:06 +000046#else
47# define LOG_TB(...) do { } while (0)
48#endif
49
Andreas Färbere2684c02012-03-14 01:38:23 +010050static void cpu_ppc_tb_stop (CPUPPCState *env);
51static void cpu_ppc_tb_start (CPUPPCState *env);
j_mayerdbdd2502007-10-14 09:35:30 +000052
Andreas Färbere2684c02012-03-14 01:38:23 +010053void ppc_set_irq(CPUPPCState *env, int n_IRQ, int level)
j_mayer47103572007-03-30 09:38:04 +000054{
Alexander Graffc87e182010-08-30 13:49:15 +020055 unsigned int old_pending = env->pending_interrupts;
56
j_mayer47103572007-03-30 09:38:04 +000057 if (level) {
58 env->pending_interrupts |= 1 << n_IRQ;
59 cpu_interrupt(env, CPU_INTERRUPT_HARD);
60 } else {
61 env->pending_interrupts &= ~(1 << n_IRQ);
62 if (env->pending_interrupts == 0)
63 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
64 }
Alexander Graffc87e182010-08-30 13:49:15 +020065
66 if (old_pending != env->pending_interrupts) {
67#ifdef CONFIG_KVM
68 kvmppc_set_interrupt(env, n_IRQ, level);
69#endif
70 }
71
aliguorid12d51d2009-01-15 21:48:06 +000072 LOG_IRQ("%s: %p n_IRQ %d level %d => pending %08" PRIx32
j_mayeraae93662007-11-24 02:56:36 +000073 "req %08x\n", __func__, env, n_IRQ, level,
j_mayera4967752007-04-16 07:10:48 +000074 env->pending_interrupts, env->interrupt_request);
j_mayer47103572007-03-30 09:38:04 +000075}
76
j_mayere9df0142007-04-09 22:45:36 +000077/* PowerPC 6xx / 7xx internal IRQ controller */
78static void ppc6xx_set_irq (void *opaque, int pin, int level)
pbrookd537cf62007-04-07 18:14:41 +000079{
Andreas Färbere2684c02012-03-14 01:38:23 +010080 CPUPPCState *env = opaque;
j_mayere9df0142007-04-09 22:45:36 +000081 int cur_level;
pbrookd537cf62007-04-07 18:14:41 +000082
aliguorid12d51d2009-01-15 21:48:06 +000083 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
j_mayera4967752007-04-16 07:10:48 +000084 env, pin, level);
j_mayere9df0142007-04-09 22:45:36 +000085 cur_level = (env->irq_input_state >> pin) & 1;
86 /* Don't generate spurious events */
j_mayer24be5ae2007-04-12 21:24:29 +000087 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
j_mayere9df0142007-04-09 22:45:36 +000088 switch (pin) {
j_mayerdbdd2502007-10-14 09:35:30 +000089 case PPC6xx_INPUT_TBEN:
90 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +000091 LOG_IRQ("%s: %s the time base\n",
j_mayerdbdd2502007-10-14 09:35:30 +000092 __func__, level ? "start" : "stop");
j_mayerdbdd2502007-10-14 09:35:30 +000093 if (level) {
94 cpu_ppc_tb_start(env);
95 } else {
96 cpu_ppc_tb_stop(env);
97 }
j_mayer24be5ae2007-04-12 21:24:29 +000098 case PPC6xx_INPUT_INT:
99 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +0000100 LOG_IRQ("%s: set the external IRQ state to %d\n",
j_mayera4967752007-04-16 07:10:48 +0000101 __func__, level);
j_mayere9df0142007-04-09 22:45:36 +0000102 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
103 break;
j_mayer24be5ae2007-04-12 21:24:29 +0000104 case PPC6xx_INPUT_SMI:
j_mayere9df0142007-04-09 22:45:36 +0000105 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +0000106 LOG_IRQ("%s: set the SMI IRQ state to %d\n",
j_mayera4967752007-04-16 07:10:48 +0000107 __func__, level);
j_mayere9df0142007-04-09 22:45:36 +0000108 ppc_set_irq(env, PPC_INTERRUPT_SMI, level);
109 break;
j_mayer24be5ae2007-04-12 21:24:29 +0000110 case PPC6xx_INPUT_MCP:
j_mayere9df0142007-04-09 22:45:36 +0000111 /* Negative edge sensitive */
112 /* XXX: TODO: actual reaction may depends on HID0 status
113 * 603/604/740/750: check HID0[EMCP]
114 */
115 if (cur_level == 1 && level == 0) {
aliguorid12d51d2009-01-15 21:48:06 +0000116 LOG_IRQ("%s: raise machine check state\n",
j_mayera4967752007-04-16 07:10:48 +0000117 __func__);
j_mayere9df0142007-04-09 22:45:36 +0000118 ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
119 }
120 break;
j_mayer24be5ae2007-04-12 21:24:29 +0000121 case PPC6xx_INPUT_CKSTP_IN:
j_mayere9df0142007-04-09 22:45:36 +0000122 /* Level sensitive - active low */
123 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
j_mayere63ecc62007-10-14 08:48:23 +0000124 /* XXX: Note that the only way to restart the CPU is to reset it */
j_mayere9df0142007-04-09 22:45:36 +0000125 if (level) {
aliguorid12d51d2009-01-15 21:48:06 +0000126 LOG_IRQ("%s: stop the CPU\n", __func__);
j_mayere9df0142007-04-09 22:45:36 +0000127 env->halted = 1;
j_mayere9df0142007-04-09 22:45:36 +0000128 }
129 break;
j_mayer24be5ae2007-04-12 21:24:29 +0000130 case PPC6xx_INPUT_HRESET:
j_mayere9df0142007-04-09 22:45:36 +0000131 /* Level sensitive - active low */
132 if (level) {
aliguorid12d51d2009-01-15 21:48:06 +0000133 LOG_IRQ("%s: reset the CPU\n", __func__);
Alexander Graffc0b2c02012-02-21 19:41:59 +0100134 cpu_interrupt(env, CPU_INTERRUPT_RESET);
j_mayere9df0142007-04-09 22:45:36 +0000135 }
136 break;
j_mayer24be5ae2007-04-12 21:24:29 +0000137 case PPC6xx_INPUT_SRESET:
aliguorid12d51d2009-01-15 21:48:06 +0000138 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
j_mayera4967752007-04-16 07:10:48 +0000139 __func__, level);
j_mayere9df0142007-04-09 22:45:36 +0000140 ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
141 break;
142 default:
143 /* Unknown pin - do nothing */
aliguorid12d51d2009-01-15 21:48:06 +0000144 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
j_mayere9df0142007-04-09 22:45:36 +0000145 return;
146 }
147 if (level)
148 env->irq_input_state |= 1 << pin;
149 else
150 env->irq_input_state &= ~(1 << pin);
pbrookd537cf62007-04-07 18:14:41 +0000151 }
152}
153
Andreas Färbere2684c02012-03-14 01:38:23 +0100154void ppc6xx_irq_init (CPUPPCState *env)
j_mayer47103572007-03-30 09:38:04 +0000155{
j_mayer7b62a952007-11-17 02:04:00 +0000156 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc6xx_set_irq, env,
157 PPC6xx_INPUT_NB);
j_mayer47103572007-03-30 09:38:04 +0000158}
159
j_mayer00af6852007-10-03 01:05:39 +0000160#if defined(TARGET_PPC64)
j_mayerd0dfae62007-04-16 07:34:39 +0000161/* PowerPC 970 internal IRQ controller */
162static void ppc970_set_irq (void *opaque, int pin, int level)
163{
Andreas Färbere2684c02012-03-14 01:38:23 +0100164 CPUPPCState *env = opaque;
j_mayerd0dfae62007-04-16 07:34:39 +0000165 int cur_level;
166
aliguorid12d51d2009-01-15 21:48:06 +0000167 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
j_mayerd0dfae62007-04-16 07:34:39 +0000168 env, pin, level);
j_mayerd0dfae62007-04-16 07:34:39 +0000169 cur_level = (env->irq_input_state >> pin) & 1;
170 /* Don't generate spurious events */
171 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
172 switch (pin) {
173 case PPC970_INPUT_INT:
174 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +0000175 LOG_IRQ("%s: set the external IRQ state to %d\n",
j_mayerd0dfae62007-04-16 07:34:39 +0000176 __func__, level);
j_mayerd0dfae62007-04-16 07:34:39 +0000177 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
178 break;
179 case PPC970_INPUT_THINT:
180 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +0000181 LOG_IRQ("%s: set the SMI IRQ state to %d\n", __func__,
j_mayerd0dfae62007-04-16 07:34:39 +0000182 level);
j_mayerd0dfae62007-04-16 07:34:39 +0000183 ppc_set_irq(env, PPC_INTERRUPT_THERM, level);
184 break;
185 case PPC970_INPUT_MCP:
186 /* Negative edge sensitive */
187 /* XXX: TODO: actual reaction may depends on HID0 status
188 * 603/604/740/750: check HID0[EMCP]
189 */
190 if (cur_level == 1 && level == 0) {
aliguorid12d51d2009-01-15 21:48:06 +0000191 LOG_IRQ("%s: raise machine check state\n",
j_mayerd0dfae62007-04-16 07:34:39 +0000192 __func__);
j_mayerd0dfae62007-04-16 07:34:39 +0000193 ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
194 }
195 break;
196 case PPC970_INPUT_CKSTP:
197 /* Level sensitive - active low */
198 /* XXX: TODO: relay the signal to CKSTP_OUT pin */
199 if (level) {
aliguorid12d51d2009-01-15 21:48:06 +0000200 LOG_IRQ("%s: stop the CPU\n", __func__);
j_mayerd0dfae62007-04-16 07:34:39 +0000201 env->halted = 1;
202 } else {
aliguorid12d51d2009-01-15 21:48:06 +0000203 LOG_IRQ("%s: restart the CPU\n", __func__);
j_mayerd0dfae62007-04-16 07:34:39 +0000204 env->halted = 0;
Paolo Bonzini94ad5b02011-03-12 17:43:57 +0100205 qemu_cpu_kick(env);
j_mayerd0dfae62007-04-16 07:34:39 +0000206 }
207 break;
208 case PPC970_INPUT_HRESET:
209 /* Level sensitive - active low */
210 if (level) {
Alexander Graffc0b2c02012-02-21 19:41:59 +0100211 cpu_interrupt(env, CPU_INTERRUPT_RESET);
j_mayerd0dfae62007-04-16 07:34:39 +0000212 }
213 break;
214 case PPC970_INPUT_SRESET:
aliguorid12d51d2009-01-15 21:48:06 +0000215 LOG_IRQ("%s: set the RESET IRQ state to %d\n",
j_mayerd0dfae62007-04-16 07:34:39 +0000216 __func__, level);
j_mayerd0dfae62007-04-16 07:34:39 +0000217 ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
218 break;
219 case PPC970_INPUT_TBEN:
aliguorid12d51d2009-01-15 21:48:06 +0000220 LOG_IRQ("%s: set the TBEN state to %d\n", __func__,
j_mayerd0dfae62007-04-16 07:34:39 +0000221 level);
j_mayerd0dfae62007-04-16 07:34:39 +0000222 /* XXX: TODO */
223 break;
224 default:
225 /* Unknown pin - do nothing */
aliguorid12d51d2009-01-15 21:48:06 +0000226 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
j_mayerd0dfae62007-04-16 07:34:39 +0000227 return;
228 }
229 if (level)
230 env->irq_input_state |= 1 << pin;
231 else
232 env->irq_input_state &= ~(1 << pin);
233 }
234}
235
Andreas Färbere2684c02012-03-14 01:38:23 +0100236void ppc970_irq_init (CPUPPCState *env)
j_mayerd0dfae62007-04-16 07:34:39 +0000237{
j_mayer7b62a952007-11-17 02:04:00 +0000238 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc970_set_irq, env,
239 PPC970_INPUT_NB);
j_mayerd0dfae62007-04-16 07:34:39 +0000240}
David Gibson9d52e902011-04-01 15:15:19 +1100241
242/* POWER7 internal IRQ controller */
243static void power7_set_irq (void *opaque, int pin, int level)
244{
Andreas Färbere2684c02012-03-14 01:38:23 +0100245 CPUPPCState *env = opaque;
David Gibson9d52e902011-04-01 15:15:19 +1100246
247 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
248 env, pin, level);
David Gibson9d52e902011-04-01 15:15:19 +1100249
250 switch (pin) {
251 case POWER7_INPUT_INT:
252 /* Level sensitive - active high */
253 LOG_IRQ("%s: set the external IRQ state to %d\n",
254 __func__, level);
255 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
256 break;
257 default:
258 /* Unknown pin - do nothing */
259 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
260 return;
261 }
262 if (level) {
263 env->irq_input_state |= 1 << pin;
264 } else {
265 env->irq_input_state &= ~(1 << pin);
266 }
267}
268
Andreas Färbere2684c02012-03-14 01:38:23 +0100269void ppcPOWER7_irq_init (CPUPPCState *env)
David Gibson9d52e902011-04-01 15:15:19 +1100270{
271 env->irq_inputs = (void **)qemu_allocate_irqs(&power7_set_irq, env,
272 POWER7_INPUT_NB);
273}
j_mayer00af6852007-10-03 01:05:39 +0000274#endif /* defined(TARGET_PPC64) */
j_mayerd0dfae62007-04-16 07:34:39 +0000275
j_mayer4e290a02007-10-01 01:27:10 +0000276/* PowerPC 40x internal IRQ controller */
277static void ppc40x_set_irq (void *opaque, int pin, int level)
j_mayer24be5ae2007-04-12 21:24:29 +0000278{
Andreas Färbere2684c02012-03-14 01:38:23 +0100279 CPUPPCState *env = opaque;
j_mayer24be5ae2007-04-12 21:24:29 +0000280 int cur_level;
281
aliguorid12d51d2009-01-15 21:48:06 +0000282 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
j_mayer8ecc7912007-04-16 20:09:45 +0000283 env, pin, level);
j_mayer24be5ae2007-04-12 21:24:29 +0000284 cur_level = (env->irq_input_state >> pin) & 1;
285 /* Don't generate spurious events */
286 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
287 switch (pin) {
j_mayer4e290a02007-10-01 01:27:10 +0000288 case PPC40x_INPUT_RESET_SYS:
j_mayer8ecc7912007-04-16 20:09:45 +0000289 if (level) {
aliguorid12d51d2009-01-15 21:48:06 +0000290 LOG_IRQ("%s: reset the PowerPC system\n",
j_mayer8ecc7912007-04-16 20:09:45 +0000291 __func__);
j_mayer8ecc7912007-04-16 20:09:45 +0000292 ppc40x_system_reset(env);
293 }
294 break;
j_mayer4e290a02007-10-01 01:27:10 +0000295 case PPC40x_INPUT_RESET_CHIP:
j_mayer8ecc7912007-04-16 20:09:45 +0000296 if (level) {
aliguorid12d51d2009-01-15 21:48:06 +0000297 LOG_IRQ("%s: reset the PowerPC chip\n", __func__);
j_mayer8ecc7912007-04-16 20:09:45 +0000298 ppc40x_chip_reset(env);
299 }
300 break;
j_mayer4e290a02007-10-01 01:27:10 +0000301 case PPC40x_INPUT_RESET_CORE:
j_mayer24be5ae2007-04-12 21:24:29 +0000302 /* XXX: TODO: update DBSR[MRR] */
303 if (level) {
aliguorid12d51d2009-01-15 21:48:06 +0000304 LOG_IRQ("%s: reset the PowerPC core\n", __func__);
j_mayer8ecc7912007-04-16 20:09:45 +0000305 ppc40x_core_reset(env);
j_mayer24be5ae2007-04-12 21:24:29 +0000306 }
307 break;
j_mayer4e290a02007-10-01 01:27:10 +0000308 case PPC40x_INPUT_CINT:
j_mayer24be5ae2007-04-12 21:24:29 +0000309 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +0000310 LOG_IRQ("%s: set the critical IRQ state to %d\n",
j_mayer8ecc7912007-04-16 20:09:45 +0000311 __func__, level);
j_mayer4e290a02007-10-01 01:27:10 +0000312 ppc_set_irq(env, PPC_INTERRUPT_CEXT, level);
j_mayer24be5ae2007-04-12 21:24:29 +0000313 break;
j_mayer4e290a02007-10-01 01:27:10 +0000314 case PPC40x_INPUT_INT:
j_mayer24be5ae2007-04-12 21:24:29 +0000315 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +0000316 LOG_IRQ("%s: set the external IRQ state to %d\n",
j_mayera4967752007-04-16 07:10:48 +0000317 __func__, level);
j_mayer24be5ae2007-04-12 21:24:29 +0000318 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
319 break;
j_mayer4e290a02007-10-01 01:27:10 +0000320 case PPC40x_INPUT_HALT:
j_mayer24be5ae2007-04-12 21:24:29 +0000321 /* Level sensitive - active low */
322 if (level) {
aliguorid12d51d2009-01-15 21:48:06 +0000323 LOG_IRQ("%s: stop the CPU\n", __func__);
j_mayer24be5ae2007-04-12 21:24:29 +0000324 env->halted = 1;
325 } else {
aliguorid12d51d2009-01-15 21:48:06 +0000326 LOG_IRQ("%s: restart the CPU\n", __func__);
j_mayer24be5ae2007-04-12 21:24:29 +0000327 env->halted = 0;
Paolo Bonzini94ad5b02011-03-12 17:43:57 +0100328 qemu_cpu_kick(env);
j_mayer24be5ae2007-04-12 21:24:29 +0000329 }
330 break;
j_mayer4e290a02007-10-01 01:27:10 +0000331 case PPC40x_INPUT_DEBUG:
j_mayer24be5ae2007-04-12 21:24:29 +0000332 /* Level sensitive - active high */
aliguorid12d51d2009-01-15 21:48:06 +0000333 LOG_IRQ("%s: set the debug pin state to %d\n",
j_mayera4967752007-04-16 07:10:48 +0000334 __func__, level);
j_mayera750fc02007-09-26 23:54:22 +0000335 ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level);
j_mayer24be5ae2007-04-12 21:24:29 +0000336 break;
337 default:
338 /* Unknown pin - do nothing */
aliguorid12d51d2009-01-15 21:48:06 +0000339 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
j_mayer24be5ae2007-04-12 21:24:29 +0000340 return;
341 }
342 if (level)
343 env->irq_input_state |= 1 << pin;
344 else
345 env->irq_input_state &= ~(1 << pin);
346 }
347}
348
Andreas Färbere2684c02012-03-14 01:38:23 +0100349void ppc40x_irq_init (CPUPPCState *env)
j_mayer24be5ae2007-04-12 21:24:29 +0000350{
j_mayer4e290a02007-10-01 01:27:10 +0000351 env->irq_inputs = (void **)qemu_allocate_irqs(&ppc40x_set_irq,
352 env, PPC40x_INPUT_NB);
j_mayer24be5ae2007-04-12 21:24:29 +0000353}
354
aurel329fdc60b2009-03-02 16:42:32 +0000355/* PowerPC E500 internal IRQ controller */
356static void ppce500_set_irq (void *opaque, int pin, int level)
357{
Andreas Färbere2684c02012-03-14 01:38:23 +0100358 CPUPPCState *env = opaque;
aurel329fdc60b2009-03-02 16:42:32 +0000359 int cur_level;
360
361 LOG_IRQ("%s: env %p pin %d level %d\n", __func__,
362 env, pin, level);
363 cur_level = (env->irq_input_state >> pin) & 1;
364 /* Don't generate spurious events */
365 if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
366 switch (pin) {
367 case PPCE500_INPUT_MCK:
368 if (level) {
369 LOG_IRQ("%s: reset the PowerPC system\n",
370 __func__);
371 qemu_system_reset_request();
372 }
373 break;
374 case PPCE500_INPUT_RESET_CORE:
375 if (level) {
376 LOG_IRQ("%s: reset the PowerPC core\n", __func__);
377 ppc_set_irq(env, PPC_INTERRUPT_MCK, level);
378 }
379 break;
380 case PPCE500_INPUT_CINT:
381 /* Level sensitive - active high */
382 LOG_IRQ("%s: set the critical IRQ state to %d\n",
383 __func__, level);
384 ppc_set_irq(env, PPC_INTERRUPT_CEXT, level);
385 break;
386 case PPCE500_INPUT_INT:
387 /* Level sensitive - active high */
388 LOG_IRQ("%s: set the core IRQ state to %d\n",
389 __func__, level);
390 ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
391 break;
392 case PPCE500_INPUT_DEBUG:
393 /* Level sensitive - active high */
394 LOG_IRQ("%s: set the debug pin state to %d\n",
395 __func__, level);
396 ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level);
397 break;
398 default:
399 /* Unknown pin - do nothing */
400 LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin);
401 return;
402 }
403 if (level)
404 env->irq_input_state |= 1 << pin;
405 else
406 env->irq_input_state &= ~(1 << pin);
407 }
408}
409
Andreas Färbere2684c02012-03-14 01:38:23 +0100410void ppce500_irq_init (CPUPPCState *env)
aurel329fdc60b2009-03-02 16:42:32 +0000411{
412 env->irq_inputs = (void **)qemu_allocate_irqs(&ppce500_set_irq,
413 env, PPCE500_INPUT_NB);
414}
bellard9fddaa02004-05-21 12:59:32 +0000415/*****************************************************************************/
j_mayere9df0142007-04-09 22:45:36 +0000416/* PowerPC time base and decrementer emulation */
bellard9fddaa02004-05-21 12:59:32 +0000417
Fabien Chouteauddd10552011-09-13 04:00:32 +0000418uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset)
bellard9fddaa02004-05-21 12:59:32 +0000419{
420 /* TB time in tb periods */
Juan Quintela6ee093c2009-09-10 03:04:26 +0200421 return muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec()) + tb_offset;
bellard9fddaa02004-05-21 12:59:32 +0000422}
423
Andreas Färbere2684c02012-03-14 01:38:23 +0100424uint64_t cpu_ppc_load_tbl (CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +0000425{
Anthony Liguoric227f092009-10-01 16:12:16 -0500426 ppc_tb_t *tb_env = env->tb_env;
bellard9fddaa02004-05-21 12:59:32 +0000427 uint64_t tb;
428
Scott Wood90dc8812011-04-29 17:10:23 -0500429 if (kvm_enabled()) {
430 return env->spr[SPR_TBL];
431 }
432
Paolo Bonzini74475452011-03-11 16:47:48 +0100433 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
aliguorid12d51d2009-01-15 21:48:06 +0000434 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
bellard9fddaa02004-05-21 12:59:32 +0000435
Alexander Grafe3ea6522009-12-21 12:24:17 +0100436 return tb;
bellard9fddaa02004-05-21 12:59:32 +0000437}
438
Andreas Färbere2684c02012-03-14 01:38:23 +0100439static inline uint32_t _cpu_ppc_load_tbu(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +0000440{
Anthony Liguoric227f092009-10-01 16:12:16 -0500441 ppc_tb_t *tb_env = env->tb_env;
bellard9fddaa02004-05-21 12:59:32 +0000442 uint64_t tb;
443
Paolo Bonzini74475452011-03-11 16:47:48 +0100444 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
aliguorid12d51d2009-01-15 21:48:06 +0000445 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
j_mayer76a66252007-03-07 08:32:30 +0000446
bellard9fddaa02004-05-21 12:59:32 +0000447 return tb >> 32;
448}
449
Andreas Färbere2684c02012-03-14 01:38:23 +0100450uint32_t cpu_ppc_load_tbu (CPUPPCState *env)
j_mayer8a84de22007-09-30 14:44:52 +0000451{
Scott Wood90dc8812011-04-29 17:10:23 -0500452 if (kvm_enabled()) {
453 return env->spr[SPR_TBU];
454 }
455
j_mayer8a84de22007-09-30 14:44:52 +0000456 return _cpu_ppc_load_tbu(env);
457}
458
Anthony Liguoric227f092009-10-01 16:12:16 -0500459static inline void cpu_ppc_store_tb(ppc_tb_t *tb_env, uint64_t vmclk,
Blue Swirl636aa202009-08-16 09:06:54 +0000460 int64_t *tb_offsetp, uint64_t value)
bellard9fddaa02004-05-21 12:59:32 +0000461{
Juan Quintela6ee093c2009-09-10 03:04:26 +0200462 *tb_offsetp = value - muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec());
aliguorid12d51d2009-01-15 21:48:06 +0000463 LOG_TB("%s: tb %016" PRIx64 " offset %08" PRIx64 "\n",
j_mayeraae93662007-11-24 02:56:36 +0000464 __func__, value, *tb_offsetp);
bellard9fddaa02004-05-21 12:59:32 +0000465}
466
Andreas Färbere2684c02012-03-14 01:38:23 +0100467void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value)
bellard9fddaa02004-05-21 12:59:32 +0000468{
Anthony Liguoric227f092009-10-01 16:12:16 -0500469 ppc_tb_t *tb_env = env->tb_env;
j_mayera062e362007-09-30 00:38:38 +0000470 uint64_t tb;
bellard9fddaa02004-05-21 12:59:32 +0000471
Paolo Bonzini74475452011-03-11 16:47:48 +0100472 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
j_mayera062e362007-09-30 00:38:38 +0000473 tb &= 0xFFFFFFFF00000000ULL;
Paolo Bonzini74475452011-03-11 16:47:48 +0100474 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
j_mayerdbdd2502007-10-14 09:35:30 +0000475 &tb_env->tb_offset, tb | (uint64_t)value);
j_mayera062e362007-09-30 00:38:38 +0000476}
477
Andreas Färbere2684c02012-03-14 01:38:23 +0100478static inline void _cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value)
j_mayera062e362007-09-30 00:38:38 +0000479{
Anthony Liguoric227f092009-10-01 16:12:16 -0500480 ppc_tb_t *tb_env = env->tb_env;
j_mayera062e362007-09-30 00:38:38 +0000481 uint64_t tb;
482
Paolo Bonzini74475452011-03-11 16:47:48 +0100483 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset);
j_mayera062e362007-09-30 00:38:38 +0000484 tb &= 0x00000000FFFFFFFFULL;
Paolo Bonzini74475452011-03-11 16:47:48 +0100485 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
j_mayerdbdd2502007-10-14 09:35:30 +0000486 &tb_env->tb_offset, ((uint64_t)value << 32) | tb);
j_mayera062e362007-09-30 00:38:38 +0000487}
488
Andreas Färbere2684c02012-03-14 01:38:23 +0100489void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value)
j_mayer8a84de22007-09-30 14:44:52 +0000490{
491 _cpu_ppc_store_tbu(env, value);
492}
493
Andreas Färbere2684c02012-03-14 01:38:23 +0100494uint64_t cpu_ppc_load_atbl (CPUPPCState *env)
j_mayera062e362007-09-30 00:38:38 +0000495{
Anthony Liguoric227f092009-10-01 16:12:16 -0500496 ppc_tb_t *tb_env = env->tb_env;
j_mayera062e362007-09-30 00:38:38 +0000497 uint64_t tb;
498
Paolo Bonzini74475452011-03-11 16:47:48 +0100499 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
aliguorid12d51d2009-01-15 21:48:06 +0000500 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
j_mayera062e362007-09-30 00:38:38 +0000501
Aurelien Jarnob711de92009-12-21 13:52:08 +0100502 return tb;
j_mayera062e362007-09-30 00:38:38 +0000503}
504
Andreas Färbere2684c02012-03-14 01:38:23 +0100505uint32_t cpu_ppc_load_atbu (CPUPPCState *env)
j_mayera062e362007-09-30 00:38:38 +0000506{
Anthony Liguoric227f092009-10-01 16:12:16 -0500507 ppc_tb_t *tb_env = env->tb_env;
j_mayera062e362007-09-30 00:38:38 +0000508 uint64_t tb;
509
Paolo Bonzini74475452011-03-11 16:47:48 +0100510 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
aliguorid12d51d2009-01-15 21:48:06 +0000511 LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb);
j_mayera062e362007-09-30 00:38:38 +0000512
513 return tb >> 32;
514}
515
Andreas Färbere2684c02012-03-14 01:38:23 +0100516void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value)
j_mayera062e362007-09-30 00:38:38 +0000517{
Anthony Liguoric227f092009-10-01 16:12:16 -0500518 ppc_tb_t *tb_env = env->tb_env;
j_mayera062e362007-09-30 00:38:38 +0000519 uint64_t tb;
520
Paolo Bonzini74475452011-03-11 16:47:48 +0100521 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
j_mayera062e362007-09-30 00:38:38 +0000522 tb &= 0xFFFFFFFF00000000ULL;
Paolo Bonzini74475452011-03-11 16:47:48 +0100523 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
j_mayerdbdd2502007-10-14 09:35:30 +0000524 &tb_env->atb_offset, tb | (uint64_t)value);
j_mayera062e362007-09-30 00:38:38 +0000525}
526
Andreas Färbere2684c02012-03-14 01:38:23 +0100527void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value)
j_mayera062e362007-09-30 00:38:38 +0000528{
Anthony Liguoric227f092009-10-01 16:12:16 -0500529 ppc_tb_t *tb_env = env->tb_env;
j_mayera062e362007-09-30 00:38:38 +0000530 uint64_t tb;
531
Paolo Bonzini74475452011-03-11 16:47:48 +0100532 tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset);
j_mayera062e362007-09-30 00:38:38 +0000533 tb &= 0x00000000FFFFFFFFULL;
Paolo Bonzini74475452011-03-11 16:47:48 +0100534 cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock),
j_mayerdbdd2502007-10-14 09:35:30 +0000535 &tb_env->atb_offset, ((uint64_t)value << 32) | tb);
536}
537
Andreas Färbere2684c02012-03-14 01:38:23 +0100538static void cpu_ppc_tb_stop (CPUPPCState *env)
j_mayerdbdd2502007-10-14 09:35:30 +0000539{
Anthony Liguoric227f092009-10-01 16:12:16 -0500540 ppc_tb_t *tb_env = env->tb_env;
j_mayerdbdd2502007-10-14 09:35:30 +0000541 uint64_t tb, atb, vmclk;
542
543 /* If the time base is already frozen, do nothing */
544 if (tb_env->tb_freq != 0) {
Paolo Bonzini74475452011-03-11 16:47:48 +0100545 vmclk = qemu_get_clock_ns(vm_clock);
j_mayerdbdd2502007-10-14 09:35:30 +0000546 /* Get the time base */
547 tb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->tb_offset);
548 /* Get the alternate time base */
549 atb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->atb_offset);
550 /* Store the time base value (ie compute the current offset) */
551 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
552 /* Store the alternate time base value (compute the current offset) */
553 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
554 /* Set the time base frequency to zero */
555 tb_env->tb_freq = 0;
556 /* Now, the time bases are frozen to tb_offset / atb_offset value */
557 }
558}
559
Andreas Färbere2684c02012-03-14 01:38:23 +0100560static void cpu_ppc_tb_start (CPUPPCState *env)
j_mayerdbdd2502007-10-14 09:35:30 +0000561{
Anthony Liguoric227f092009-10-01 16:12:16 -0500562 ppc_tb_t *tb_env = env->tb_env;
j_mayerdbdd2502007-10-14 09:35:30 +0000563 uint64_t tb, atb, vmclk;
j_mayeraae93662007-11-24 02:56:36 +0000564
j_mayerdbdd2502007-10-14 09:35:30 +0000565 /* If the time base is not frozen, do nothing */
566 if (tb_env->tb_freq == 0) {
Paolo Bonzini74475452011-03-11 16:47:48 +0100567 vmclk = qemu_get_clock_ns(vm_clock);
j_mayerdbdd2502007-10-14 09:35:30 +0000568 /* Get the time base from tb_offset */
569 tb = tb_env->tb_offset;
570 /* Get the alternate time base from atb_offset */
571 atb = tb_env->atb_offset;
572 /* Restore the tb frequency from the decrementer frequency */
573 tb_env->tb_freq = tb_env->decr_freq;
574 /* Store the time base value */
575 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
576 /* Store the alternate time base value */
577 cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
578 }
bellard9fddaa02004-05-21 12:59:32 +0000579}
580
Andreas Färbere2684c02012-03-14 01:38:23 +0100581static inline uint32_t _cpu_ppc_load_decr(CPUPPCState *env, uint64_t next)
bellard9fddaa02004-05-21 12:59:32 +0000582{
Anthony Liguoric227f092009-10-01 16:12:16 -0500583 ppc_tb_t *tb_env = env->tb_env;
bellard9fddaa02004-05-21 12:59:32 +0000584 uint32_t decr;
bellard4e588a42005-07-07 21:46:29 +0000585 int64_t diff;
bellard9fddaa02004-05-21 12:59:32 +0000586
Paolo Bonzini74475452011-03-11 16:47:48 +0100587 diff = next - qemu_get_clock_ns(vm_clock);
Fabien Chouteauddd10552011-09-13 04:00:32 +0000588 if (diff >= 0) {
Juan Quintela6ee093c2009-09-10 03:04:26 +0200589 decr = muldiv64(diff, tb_env->decr_freq, get_ticks_per_sec());
Fabien Chouteauddd10552011-09-13 04:00:32 +0000590 } else if (tb_env->flags & PPC_TIMER_BOOKE) {
591 decr = 0;
592 } else {
Juan Quintela6ee093c2009-09-10 03:04:26 +0200593 decr = -muldiv64(-diff, tb_env->decr_freq, get_ticks_per_sec());
Fabien Chouteauddd10552011-09-13 04:00:32 +0000594 }
aliguorid12d51d2009-01-15 21:48:06 +0000595 LOG_TB("%s: %08" PRIx32 "\n", __func__, decr);
j_mayer76a66252007-03-07 08:32:30 +0000596
bellard9fddaa02004-05-21 12:59:32 +0000597 return decr;
598}
599
Andreas Färbere2684c02012-03-14 01:38:23 +0100600uint32_t cpu_ppc_load_decr (CPUPPCState *env)
j_mayer58a7d322007-09-29 13:21:37 +0000601{
Anthony Liguoric227f092009-10-01 16:12:16 -0500602 ppc_tb_t *tb_env = env->tb_env;
j_mayer58a7d322007-09-29 13:21:37 +0000603
Scott Wood90dc8812011-04-29 17:10:23 -0500604 if (kvm_enabled()) {
605 return env->spr[SPR_DECR];
606 }
607
Tristan Gingoldf55e9d92009-04-27 10:55:47 +0200608 return _cpu_ppc_load_decr(env, tb_env->decr_next);
j_mayer58a7d322007-09-29 13:21:37 +0000609}
610
Andreas Färbere2684c02012-03-14 01:38:23 +0100611uint32_t cpu_ppc_load_hdecr (CPUPPCState *env)
j_mayer58a7d322007-09-29 13:21:37 +0000612{
Anthony Liguoric227f092009-10-01 16:12:16 -0500613 ppc_tb_t *tb_env = env->tb_env;
j_mayer58a7d322007-09-29 13:21:37 +0000614
Tristan Gingoldf55e9d92009-04-27 10:55:47 +0200615 return _cpu_ppc_load_decr(env, tb_env->hdecr_next);
j_mayer58a7d322007-09-29 13:21:37 +0000616}
617
Andreas Färbere2684c02012-03-14 01:38:23 +0100618uint64_t cpu_ppc_load_purr (CPUPPCState *env)
j_mayer58a7d322007-09-29 13:21:37 +0000619{
Anthony Liguoric227f092009-10-01 16:12:16 -0500620 ppc_tb_t *tb_env = env->tb_env;
j_mayer58a7d322007-09-29 13:21:37 +0000621 uint64_t diff;
622
Paolo Bonzini74475452011-03-11 16:47:48 +0100623 diff = qemu_get_clock_ns(vm_clock) - tb_env->purr_start;
j_mayerb33c17e2007-10-07 17:30:34 +0000624
Juan Quintela6ee093c2009-09-10 03:04:26 +0200625 return tb_env->purr_load + muldiv64(diff, tb_env->tb_freq, get_ticks_per_sec());
j_mayer58a7d322007-09-29 13:21:37 +0000626}
j_mayer58a7d322007-09-29 13:21:37 +0000627
bellard9fddaa02004-05-21 12:59:32 +0000628/* When decrementer expires,
629 * all we need to do is generate or queue a CPU exception
630 */
Andreas Färbere2684c02012-03-14 01:38:23 +0100631static inline void cpu_ppc_decr_excp(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +0000632{
633 /* Raise it */
aliguorid12d51d2009-01-15 21:48:06 +0000634 LOG_TB("raise decrementer exception\n");
j_mayer47103572007-03-30 09:38:04 +0000635 ppc_set_irq(env, PPC_INTERRUPT_DECR, 1);
bellard9fddaa02004-05-21 12:59:32 +0000636}
637
Andreas Färbere2684c02012-03-14 01:38:23 +0100638static inline void cpu_ppc_hdecr_excp(CPUPPCState *env)
j_mayer58a7d322007-09-29 13:21:37 +0000639{
640 /* Raise it */
aliguorid12d51d2009-01-15 21:48:06 +0000641 LOG_TB("raise decrementer exception\n");
j_mayer58a7d322007-09-29 13:21:37 +0000642 ppc_set_irq(env, PPC_INTERRUPT_HDECR, 1);
643}
644
Andreas Färbere2684c02012-03-14 01:38:23 +0100645static void __cpu_ppc_store_decr (CPUPPCState *env, uint64_t *nextp,
j_mayerb33c17e2007-10-07 17:30:34 +0000646 struct QEMUTimer *timer,
Andreas Färbere2684c02012-03-14 01:38:23 +0100647 void (*raise_excp)(CPUPPCState *),
j_mayerb33c17e2007-10-07 17:30:34 +0000648 uint32_t decr, uint32_t value,
649 int is_excp)
bellard9fddaa02004-05-21 12:59:32 +0000650{
Anthony Liguoric227f092009-10-01 16:12:16 -0500651 ppc_tb_t *tb_env = env->tb_env;
bellard9fddaa02004-05-21 12:59:32 +0000652 uint64_t now, next;
653
aliguorid12d51d2009-01-15 21:48:06 +0000654 LOG_TB("%s: %08" PRIx32 " => %08" PRIx32 "\n", __func__,
j_mayeraae93662007-11-24 02:56:36 +0000655 decr, value);
David Gibson55f7d4b2011-10-16 19:26:17 +0000656
657 if (kvm_enabled()) {
658 /* KVM handles decrementer exceptions, we don't need our own timer */
659 return;
660 }
661
Paolo Bonzini74475452011-03-11 16:47:48 +0100662 now = qemu_get_clock_ns(vm_clock);
Juan Quintela6ee093c2009-09-10 03:04:26 +0200663 next = now + muldiv64(value, get_ticks_per_sec(), tb_env->decr_freq);
Fabien Chouteauddd10552011-09-13 04:00:32 +0000664 if (is_excp) {
j_mayer58a7d322007-09-29 13:21:37 +0000665 next += *nextp - now;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000666 }
667 if (next == now) {
j_mayer76a66252007-03-07 08:32:30 +0000668 next++;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000669 }
j_mayer58a7d322007-09-29 13:21:37 +0000670 *nextp = next;
bellard9fddaa02004-05-21 12:59:32 +0000671 /* Adjust timer */
j_mayer58a7d322007-09-29 13:21:37 +0000672 qemu_mod_timer(timer, next);
Fabien Chouteauddd10552011-09-13 04:00:32 +0000673
674 /* If we set a negative value and the decrementer was positive, raise an
675 * exception.
bellard9fddaa02004-05-21 12:59:32 +0000676 */
Fabien Chouteauddd10552011-09-13 04:00:32 +0000677 if ((tb_env->flags & PPC_DECR_UNDERFLOW_TRIGGERED)
678 && (value & 0x80000000)
679 && !(decr & 0x80000000)) {
j_mayer58a7d322007-09-29 13:21:37 +0000680 (*raise_excp)(env);
Fabien Chouteauddd10552011-09-13 04:00:32 +0000681 }
j_mayer58a7d322007-09-29 13:21:37 +0000682}
683
Andreas Färbere2684c02012-03-14 01:38:23 +0100684static inline void _cpu_ppc_store_decr(CPUPPCState *env, uint32_t decr,
Blue Swirl636aa202009-08-16 09:06:54 +0000685 uint32_t value, int is_excp)
j_mayer58a7d322007-09-29 13:21:37 +0000686{
Anthony Liguoric227f092009-10-01 16:12:16 -0500687 ppc_tb_t *tb_env = env->tb_env;
j_mayer58a7d322007-09-29 13:21:37 +0000688
689 __cpu_ppc_store_decr(env, &tb_env->decr_next, tb_env->decr_timer,
690 &cpu_ppc_decr_excp, decr, value, is_excp);
bellard9fddaa02004-05-21 12:59:32 +0000691}
692
Andreas Färbere2684c02012-03-14 01:38:23 +0100693void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value)
bellard9fddaa02004-05-21 12:59:32 +0000694{
695 _cpu_ppc_store_decr(env, cpu_ppc_load_decr(env), value, 0);
696}
697
698static void cpu_ppc_decr_cb (void *opaque)
699{
700 _cpu_ppc_store_decr(opaque, 0x00000000, 0xFFFFFFFF, 1);
701}
702
Andreas Färbere2684c02012-03-14 01:38:23 +0100703static inline void _cpu_ppc_store_hdecr(CPUPPCState *env, uint32_t hdecr,
Blue Swirl636aa202009-08-16 09:06:54 +0000704 uint32_t value, int is_excp)
j_mayer58a7d322007-09-29 13:21:37 +0000705{
Anthony Liguoric227f092009-10-01 16:12:16 -0500706 ppc_tb_t *tb_env = env->tb_env;
j_mayer58a7d322007-09-29 13:21:37 +0000707
j_mayerb172c562007-11-17 01:37:44 +0000708 if (tb_env->hdecr_timer != NULL) {
709 __cpu_ppc_store_decr(env, &tb_env->hdecr_next, tb_env->hdecr_timer,
710 &cpu_ppc_hdecr_excp, hdecr, value, is_excp);
711 }
j_mayer58a7d322007-09-29 13:21:37 +0000712}
713
Andreas Färbere2684c02012-03-14 01:38:23 +0100714void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value)
j_mayer58a7d322007-09-29 13:21:37 +0000715{
716 _cpu_ppc_store_hdecr(env, cpu_ppc_load_hdecr(env), value, 0);
717}
718
719static void cpu_ppc_hdecr_cb (void *opaque)
720{
721 _cpu_ppc_store_hdecr(opaque, 0x00000000, 0xFFFFFFFF, 1);
722}
723
Andreas Färbere2684c02012-03-14 01:38:23 +0100724void cpu_ppc_store_purr (CPUPPCState *env, uint64_t value)
j_mayer58a7d322007-09-29 13:21:37 +0000725{
Anthony Liguoric227f092009-10-01 16:12:16 -0500726 ppc_tb_t *tb_env = env->tb_env;
j_mayer58a7d322007-09-29 13:21:37 +0000727
728 tb_env->purr_load = value;
Paolo Bonzini74475452011-03-11 16:47:48 +0100729 tb_env->purr_start = qemu_get_clock_ns(vm_clock);
j_mayer58a7d322007-09-29 13:21:37 +0000730}
j_mayer58a7d322007-09-29 13:21:37 +0000731
j_mayer8ecc7912007-04-16 20:09:45 +0000732static void cpu_ppc_set_tb_clk (void *opaque, uint32_t freq)
733{
Andreas Färbere2684c02012-03-14 01:38:23 +0100734 CPUPPCState *env = opaque;
Anthony Liguoric227f092009-10-01 16:12:16 -0500735 ppc_tb_t *tb_env = env->tb_env;
j_mayer8ecc7912007-04-16 20:09:45 +0000736
737 tb_env->tb_freq = freq;
j_mayerdbdd2502007-10-14 09:35:30 +0000738 tb_env->decr_freq = freq;
j_mayer8ecc7912007-04-16 20:09:45 +0000739 /* There is a bug in Linux 2.4 kernels:
740 * if a decrementer exception is pending when it enables msr_ee at startup,
741 * it's not ready to handle it...
742 */
743 _cpu_ppc_store_decr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
j_mayer58a7d322007-09-29 13:21:37 +0000744 _cpu_ppc_store_hdecr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
745 cpu_ppc_store_purr(env, 0x0000000000000000ULL);
j_mayer8ecc7912007-04-16 20:09:45 +0000746}
747
bellard9fddaa02004-05-21 12:59:32 +0000748/* Set up (once) timebase frequency (in Hz) */
Andreas Färbere2684c02012-03-14 01:38:23 +0100749clk_setup_cb cpu_ppc_tb_init (CPUPPCState *env, uint32_t freq)
bellard9fddaa02004-05-21 12:59:32 +0000750{
Anthony Liguoric227f092009-10-01 16:12:16 -0500751 ppc_tb_t *tb_env;
bellard9fddaa02004-05-21 12:59:32 +0000752
Anthony Liguori7267c092011-08-20 22:09:37 -0500753 tb_env = g_malloc0(sizeof(ppc_tb_t));
bellard9fddaa02004-05-21 12:59:32 +0000754 env->tb_env = tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000755 tb_env->flags = PPC_DECR_UNDERFLOW_TRIGGERED;
j_mayer8ecc7912007-04-16 20:09:45 +0000756 /* Create new timer */
Paolo Bonzini74475452011-03-11 16:47:48 +0100757 tb_env->decr_timer = qemu_new_timer_ns(vm_clock, &cpu_ppc_decr_cb, env);
j_mayerb172c562007-11-17 01:37:44 +0000758 if (0) {
759 /* XXX: find a suitable condition to enable the hypervisor decrementer
760 */
Paolo Bonzini74475452011-03-11 16:47:48 +0100761 tb_env->hdecr_timer = qemu_new_timer_ns(vm_clock, &cpu_ppc_hdecr_cb, env);
j_mayerb172c562007-11-17 01:37:44 +0000762 } else {
763 tb_env->hdecr_timer = NULL;
764 }
j_mayer8ecc7912007-04-16 20:09:45 +0000765 cpu_ppc_set_tb_clk(env, freq);
bellard9fddaa02004-05-21 12:59:32 +0000766
j_mayer8ecc7912007-04-16 20:09:45 +0000767 return &cpu_ppc_set_tb_clk;
bellard9fddaa02004-05-21 12:59:32 +0000768}
769
j_mayer76a66252007-03-07 08:32:30 +0000770/* Specific helpers for POWER & PowerPC 601 RTC */
blueswir1b1d8e522008-10-26 13:43:07 +0000771#if 0
Andreas Färbere2684c02012-03-14 01:38:23 +0100772static clk_setup_cb cpu_ppc601_rtc_init (CPUPPCState *env)
j_mayer76a66252007-03-07 08:32:30 +0000773{
774 return cpu_ppc_tb_init(env, 7812500);
775}
blueswir1b1d8e522008-10-26 13:43:07 +0000776#endif
j_mayer76a66252007-03-07 08:32:30 +0000777
Andreas Färbere2684c02012-03-14 01:38:23 +0100778void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value)
j_mayer8a84de22007-09-30 14:44:52 +0000779{
780 _cpu_ppc_store_tbu(env, value);
781}
j_mayer76a66252007-03-07 08:32:30 +0000782
Andreas Färbere2684c02012-03-14 01:38:23 +0100783uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env)
j_mayer8a84de22007-09-30 14:44:52 +0000784{
785 return _cpu_ppc_load_tbu(env);
786}
j_mayer76a66252007-03-07 08:32:30 +0000787
Andreas Färbere2684c02012-03-14 01:38:23 +0100788void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value)
j_mayer76a66252007-03-07 08:32:30 +0000789{
790 cpu_ppc_store_tbl(env, value & 0x3FFFFF80);
791}
792
Andreas Färbere2684c02012-03-14 01:38:23 +0100793uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env)
j_mayer76a66252007-03-07 08:32:30 +0000794{
795 return cpu_ppc_load_tbl(env) & 0x3FFFFF80;
796}
797
j_mayer636aaad2007-03-31 11:38:38 +0000798/*****************************************************************************/
Fabien Chouteauddd10552011-09-13 04:00:32 +0000799/* PowerPC 40x timers */
j_mayer636aaad2007-03-31 11:38:38 +0000800
801/* PIT, FIT & WDT */
Fabien Chouteauddd10552011-09-13 04:00:32 +0000802typedef struct ppc40x_timer_t ppc40x_timer_t;
803struct ppc40x_timer_t {
j_mayer636aaad2007-03-31 11:38:38 +0000804 uint64_t pit_reload; /* PIT auto-reload value */
805 uint64_t fit_next; /* Tick for next FIT interrupt */
806 struct QEMUTimer *fit_timer;
807 uint64_t wdt_next; /* Tick for next WDT interrupt */
808 struct QEMUTimer *wdt_timer;
Edgar E. Iglesiasd63cb482010-09-20 19:08:42 +0200809
810 /* 405 have the PIT, 440 have a DECR. */
811 unsigned int decr_excp;
j_mayer636aaad2007-03-31 11:38:38 +0000812};
ths3b46e622007-09-17 08:09:54 +0000813
j_mayer636aaad2007-03-31 11:38:38 +0000814/* Fixed interval timer */
815static void cpu_4xx_fit_cb (void *opaque)
j_mayer76a66252007-03-07 08:32:30 +0000816{
Andreas Färbere2684c02012-03-14 01:38:23 +0100817 CPUPPCState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -0500818 ppc_tb_t *tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000819 ppc40x_timer_t *ppc40x_timer;
j_mayer636aaad2007-03-31 11:38:38 +0000820 uint64_t now, next;
821
822 env = opaque;
823 tb_env = env->tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000824 ppc40x_timer = tb_env->opaque;
Paolo Bonzini74475452011-03-11 16:47:48 +0100825 now = qemu_get_clock_ns(vm_clock);
j_mayer636aaad2007-03-31 11:38:38 +0000826 switch ((env->spr[SPR_40x_TCR] >> 24) & 0x3) {
827 case 0:
828 next = 1 << 9;
829 break;
830 case 1:
831 next = 1 << 13;
832 break;
833 case 2:
834 next = 1 << 17;
835 break;
836 case 3:
837 next = 1 << 21;
838 break;
839 default:
840 /* Cannot occur, but makes gcc happy */
841 return;
842 }
Juan Quintela6ee093c2009-09-10 03:04:26 +0200843 next = now + muldiv64(next, get_ticks_per_sec(), tb_env->tb_freq);
j_mayer636aaad2007-03-31 11:38:38 +0000844 if (next == now)
845 next++;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000846 qemu_mod_timer(ppc40x_timer->fit_timer, next);
j_mayer636aaad2007-03-31 11:38:38 +0000847 env->spr[SPR_40x_TSR] |= 1 << 26;
848 if ((env->spr[SPR_40x_TCR] >> 23) & 0x1)
849 ppc_set_irq(env, PPC_INTERRUPT_FIT, 1);
Blue Swirl90e189e2009-08-16 11:13:18 +0000850 LOG_TB("%s: ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__,
851 (int)((env->spr[SPR_40x_TCR] >> 23) & 0x1),
852 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
j_mayer636aaad2007-03-31 11:38:38 +0000853}
854
855/* Programmable interval timer */
Andreas Färbere2684c02012-03-14 01:38:23 +0100856static void start_stop_pit (CPUPPCState *env, ppc_tb_t *tb_env, int is_excp)
j_mayer636aaad2007-03-31 11:38:38 +0000857{
Fabien Chouteauddd10552011-09-13 04:00:32 +0000858 ppc40x_timer_t *ppc40x_timer;
j_mayer636aaad2007-03-31 11:38:38 +0000859 uint64_t now, next;
860
Fabien Chouteauddd10552011-09-13 04:00:32 +0000861 ppc40x_timer = tb_env->opaque;
862 if (ppc40x_timer->pit_reload <= 1 ||
j_mayer4b6d0a42007-04-24 06:32:00 +0000863 !((env->spr[SPR_40x_TCR] >> 26) & 0x1) ||
864 (is_excp && !((env->spr[SPR_40x_TCR] >> 22) & 0x1))) {
865 /* Stop PIT */
aliguorid12d51d2009-01-15 21:48:06 +0000866 LOG_TB("%s: stop PIT\n", __func__);
j_mayer4b6d0a42007-04-24 06:32:00 +0000867 qemu_del_timer(tb_env->decr_timer);
868 } else {
aliguorid12d51d2009-01-15 21:48:06 +0000869 LOG_TB("%s: start PIT %016" PRIx64 "\n",
Fabien Chouteauddd10552011-09-13 04:00:32 +0000870 __func__, ppc40x_timer->pit_reload);
Paolo Bonzini74475452011-03-11 16:47:48 +0100871 now = qemu_get_clock_ns(vm_clock);
Fabien Chouteauddd10552011-09-13 04:00:32 +0000872 next = now + muldiv64(ppc40x_timer->pit_reload,
Juan Quintela6ee093c2009-09-10 03:04:26 +0200873 get_ticks_per_sec(), tb_env->decr_freq);
j_mayer4b6d0a42007-04-24 06:32:00 +0000874 if (is_excp)
875 next += tb_env->decr_next - now;
j_mayer636aaad2007-03-31 11:38:38 +0000876 if (next == now)
877 next++;
878 qemu_mod_timer(tb_env->decr_timer, next);
879 tb_env->decr_next = next;
880 }
j_mayer4b6d0a42007-04-24 06:32:00 +0000881}
882
883static void cpu_4xx_pit_cb (void *opaque)
884{
Andreas Färbere2684c02012-03-14 01:38:23 +0100885 CPUPPCState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -0500886 ppc_tb_t *tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000887 ppc40x_timer_t *ppc40x_timer;
j_mayer4b6d0a42007-04-24 06:32:00 +0000888
889 env = opaque;
890 tb_env = env->tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000891 ppc40x_timer = tb_env->opaque;
j_mayer636aaad2007-03-31 11:38:38 +0000892 env->spr[SPR_40x_TSR] |= 1 << 27;
893 if ((env->spr[SPR_40x_TCR] >> 26) & 0x1)
Fabien Chouteauddd10552011-09-13 04:00:32 +0000894 ppc_set_irq(env, ppc40x_timer->decr_excp, 1);
j_mayer4b6d0a42007-04-24 06:32:00 +0000895 start_stop_pit(env, tb_env, 1);
Blue Swirl90e189e2009-08-16 11:13:18 +0000896 LOG_TB("%s: ar %d ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx " "
897 "%016" PRIx64 "\n", __func__,
898 (int)((env->spr[SPR_40x_TCR] >> 22) & 0x1),
899 (int)((env->spr[SPR_40x_TCR] >> 26) & 0x1),
900 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR],
Fabien Chouteauddd10552011-09-13 04:00:32 +0000901 ppc40x_timer->pit_reload);
j_mayer636aaad2007-03-31 11:38:38 +0000902}
903
904/* Watchdog timer */
905static void cpu_4xx_wdt_cb (void *opaque)
906{
Andreas Färbere2684c02012-03-14 01:38:23 +0100907 CPUPPCState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -0500908 ppc_tb_t *tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000909 ppc40x_timer_t *ppc40x_timer;
j_mayer636aaad2007-03-31 11:38:38 +0000910 uint64_t now, next;
911
912 env = opaque;
913 tb_env = env->tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000914 ppc40x_timer = tb_env->opaque;
Paolo Bonzini74475452011-03-11 16:47:48 +0100915 now = qemu_get_clock_ns(vm_clock);
j_mayer636aaad2007-03-31 11:38:38 +0000916 switch ((env->spr[SPR_40x_TCR] >> 30) & 0x3) {
917 case 0:
918 next = 1 << 17;
919 break;
920 case 1:
921 next = 1 << 21;
922 break;
923 case 2:
924 next = 1 << 25;
925 break;
926 case 3:
927 next = 1 << 29;
928 break;
929 default:
930 /* Cannot occur, but makes gcc happy */
931 return;
932 }
Juan Quintela6ee093c2009-09-10 03:04:26 +0200933 next = now + muldiv64(next, get_ticks_per_sec(), tb_env->decr_freq);
j_mayer636aaad2007-03-31 11:38:38 +0000934 if (next == now)
935 next++;
Blue Swirl90e189e2009-08-16 11:13:18 +0000936 LOG_TB("%s: TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__,
937 env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
j_mayer636aaad2007-03-31 11:38:38 +0000938 switch ((env->spr[SPR_40x_TSR] >> 30) & 0x3) {
939 case 0x0:
940 case 0x1:
Fabien Chouteauddd10552011-09-13 04:00:32 +0000941 qemu_mod_timer(ppc40x_timer->wdt_timer, next);
942 ppc40x_timer->wdt_next = next;
j_mayer636aaad2007-03-31 11:38:38 +0000943 env->spr[SPR_40x_TSR] |= 1 << 31;
944 break;
945 case 0x2:
Fabien Chouteauddd10552011-09-13 04:00:32 +0000946 qemu_mod_timer(ppc40x_timer->wdt_timer, next);
947 ppc40x_timer->wdt_next = next;
j_mayer636aaad2007-03-31 11:38:38 +0000948 env->spr[SPR_40x_TSR] |= 1 << 30;
949 if ((env->spr[SPR_40x_TCR] >> 27) & 0x1)
950 ppc_set_irq(env, PPC_INTERRUPT_WDT, 1);
951 break;
952 case 0x3:
953 env->spr[SPR_40x_TSR] &= ~0x30000000;
954 env->spr[SPR_40x_TSR] |= env->spr[SPR_40x_TCR] & 0x30000000;
955 switch ((env->spr[SPR_40x_TCR] >> 28) & 0x3) {
956 case 0x0:
957 /* No reset */
958 break;
959 case 0x1: /* Core reset */
j_mayer8ecc7912007-04-16 20:09:45 +0000960 ppc40x_core_reset(env);
961 break;
j_mayer636aaad2007-03-31 11:38:38 +0000962 case 0x2: /* Chip reset */
j_mayer8ecc7912007-04-16 20:09:45 +0000963 ppc40x_chip_reset(env);
964 break;
j_mayer636aaad2007-03-31 11:38:38 +0000965 case 0x3: /* System reset */
j_mayer8ecc7912007-04-16 20:09:45 +0000966 ppc40x_system_reset(env);
967 break;
j_mayer636aaad2007-03-31 11:38:38 +0000968 }
969 }
j_mayer76a66252007-03-07 08:32:30 +0000970}
971
Andreas Färbere2684c02012-03-14 01:38:23 +0100972void store_40x_pit (CPUPPCState *env, target_ulong val)
j_mayer76a66252007-03-07 08:32:30 +0000973{
Anthony Liguoric227f092009-10-01 16:12:16 -0500974 ppc_tb_t *tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000975 ppc40x_timer_t *ppc40x_timer;
j_mayer636aaad2007-03-31 11:38:38 +0000976
977 tb_env = env->tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +0000978 ppc40x_timer = tb_env->opaque;
Blue Swirl90e189e2009-08-16 11:13:18 +0000979 LOG_TB("%s val" TARGET_FMT_lx "\n", __func__, val);
Fabien Chouteauddd10552011-09-13 04:00:32 +0000980 ppc40x_timer->pit_reload = val;
j_mayer4b6d0a42007-04-24 06:32:00 +0000981 start_stop_pit(env, tb_env, 0);
j_mayer76a66252007-03-07 08:32:30 +0000982}
983
Andreas Färbere2684c02012-03-14 01:38:23 +0100984target_ulong load_40x_pit (CPUPPCState *env)
j_mayer76a66252007-03-07 08:32:30 +0000985{
j_mayer636aaad2007-03-31 11:38:38 +0000986 return cpu_ppc_load_decr(env);
j_mayer76a66252007-03-07 08:32:30 +0000987}
988
Fabien Chouteauddd10552011-09-13 04:00:32 +0000989static void ppc_40x_set_tb_clk (void *opaque, uint32_t freq)
j_mayer4b6d0a42007-04-24 06:32:00 +0000990{
Andreas Färbere2684c02012-03-14 01:38:23 +0100991 CPUPPCState *env = opaque;
Anthony Liguoric227f092009-10-01 16:12:16 -0500992 ppc_tb_t *tb_env = env->tb_env;
j_mayer4b6d0a42007-04-24 06:32:00 +0000993
aliguorid12d51d2009-01-15 21:48:06 +0000994 LOG_TB("%s set new frequency to %" PRIu32 "\n", __func__,
j_mayeraae93662007-11-24 02:56:36 +0000995 freq);
j_mayer4b6d0a42007-04-24 06:32:00 +0000996 tb_env->tb_freq = freq;
j_mayerdbdd2502007-10-14 09:35:30 +0000997 tb_env->decr_freq = freq;
j_mayer4b6d0a42007-04-24 06:32:00 +0000998 /* XXX: we should also update all timers */
999}
1000
Andreas Färbere2684c02012-03-14 01:38:23 +01001001clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq,
Edgar E. Iglesiasd63cb482010-09-20 19:08:42 +02001002 unsigned int decr_excp)
j_mayer636aaad2007-03-31 11:38:38 +00001003{
Anthony Liguoric227f092009-10-01 16:12:16 -05001004 ppc_tb_t *tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +00001005 ppc40x_timer_t *ppc40x_timer;
j_mayer636aaad2007-03-31 11:38:38 +00001006
Anthony Liguori7267c092011-08-20 22:09:37 -05001007 tb_env = g_malloc0(sizeof(ppc_tb_t));
j_mayer8ecc7912007-04-16 20:09:45 +00001008 env->tb_env = tb_env;
Fabien Chouteauddd10552011-09-13 04:00:32 +00001009 tb_env->flags = PPC_DECR_UNDERFLOW_TRIGGERED;
1010 ppc40x_timer = g_malloc0(sizeof(ppc40x_timer_t));
j_mayer8ecc7912007-04-16 20:09:45 +00001011 tb_env->tb_freq = freq;
j_mayerdbdd2502007-10-14 09:35:30 +00001012 tb_env->decr_freq = freq;
Fabien Chouteauddd10552011-09-13 04:00:32 +00001013 tb_env->opaque = ppc40x_timer;
aliguorid12d51d2009-01-15 21:48:06 +00001014 LOG_TB("%s freq %" PRIu32 "\n", __func__, freq);
Fabien Chouteauddd10552011-09-13 04:00:32 +00001015 if (ppc40x_timer != NULL) {
j_mayer636aaad2007-03-31 11:38:38 +00001016 /* We use decr timer for PIT */
Paolo Bonzini74475452011-03-11 16:47:48 +01001017 tb_env->decr_timer = qemu_new_timer_ns(vm_clock, &cpu_4xx_pit_cb, env);
Fabien Chouteauddd10552011-09-13 04:00:32 +00001018 ppc40x_timer->fit_timer =
Paolo Bonzini74475452011-03-11 16:47:48 +01001019 qemu_new_timer_ns(vm_clock, &cpu_4xx_fit_cb, env);
Fabien Chouteauddd10552011-09-13 04:00:32 +00001020 ppc40x_timer->wdt_timer =
Paolo Bonzini74475452011-03-11 16:47:48 +01001021 qemu_new_timer_ns(vm_clock, &cpu_4xx_wdt_cb, env);
Fabien Chouteauddd10552011-09-13 04:00:32 +00001022 ppc40x_timer->decr_excp = decr_excp;
j_mayer636aaad2007-03-31 11:38:38 +00001023 }
j_mayer8ecc7912007-04-16 20:09:45 +00001024
Fabien Chouteauddd10552011-09-13 04:00:32 +00001025 return &ppc_40x_set_tb_clk;
j_mayer76a66252007-03-07 08:32:30 +00001026}
1027
j_mayer2e719ba2007-04-12 21:11:03 +00001028/*****************************************************************************/
1029/* Embedded PowerPC Device Control Registers */
Anthony Liguoric227f092009-10-01 16:12:16 -05001030typedef struct ppc_dcrn_t ppc_dcrn_t;
1031struct ppc_dcrn_t {
j_mayer2e719ba2007-04-12 21:11:03 +00001032 dcr_read_cb dcr_read;
1033 dcr_write_cb dcr_write;
1034 void *opaque;
1035};
1036
j_mayera750fc02007-09-26 23:54:22 +00001037/* XXX: on 460, DCR addresses are 32 bits wide,
1038 * using DCRIPR to get the 22 upper bits of the DCR address
1039 */
j_mayer2e719ba2007-04-12 21:11:03 +00001040#define DCRN_NB 1024
Anthony Liguoric227f092009-10-01 16:12:16 -05001041struct ppc_dcr_t {
1042 ppc_dcrn_t dcrn[DCRN_NB];
j_mayer2e719ba2007-04-12 21:11:03 +00001043 int (*read_error)(int dcrn);
1044 int (*write_error)(int dcrn);
1045};
1046
Alexander Graf73b01962009-12-21 14:02:39 +01001047int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp)
j_mayer2e719ba2007-04-12 21:11:03 +00001048{
Anthony Liguoric227f092009-10-01 16:12:16 -05001049 ppc_dcrn_t *dcr;
j_mayer2e719ba2007-04-12 21:11:03 +00001050
1051 if (dcrn < 0 || dcrn >= DCRN_NB)
1052 goto error;
1053 dcr = &dcr_env->dcrn[dcrn];
1054 if (dcr->dcr_read == NULL)
1055 goto error;
1056 *valp = (*dcr->dcr_read)(dcr->opaque, dcrn);
1057
1058 return 0;
1059
1060 error:
1061 if (dcr_env->read_error != NULL)
1062 return (*dcr_env->read_error)(dcrn);
1063
1064 return -1;
1065}
1066
Alexander Graf73b01962009-12-21 14:02:39 +01001067int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val)
j_mayer2e719ba2007-04-12 21:11:03 +00001068{
Anthony Liguoric227f092009-10-01 16:12:16 -05001069 ppc_dcrn_t *dcr;
j_mayer2e719ba2007-04-12 21:11:03 +00001070
1071 if (dcrn < 0 || dcrn >= DCRN_NB)
1072 goto error;
1073 dcr = &dcr_env->dcrn[dcrn];
1074 if (dcr->dcr_write == NULL)
1075 goto error;
1076 (*dcr->dcr_write)(dcr->opaque, dcrn, val);
1077
1078 return 0;
1079
1080 error:
1081 if (dcr_env->write_error != NULL)
1082 return (*dcr_env->write_error)(dcrn);
1083
1084 return -1;
1085}
1086
Andreas Färbere2684c02012-03-14 01:38:23 +01001087int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque,
j_mayer2e719ba2007-04-12 21:11:03 +00001088 dcr_read_cb dcr_read, dcr_write_cb dcr_write)
1089{
Anthony Liguoric227f092009-10-01 16:12:16 -05001090 ppc_dcr_t *dcr_env;
1091 ppc_dcrn_t *dcr;
j_mayer2e719ba2007-04-12 21:11:03 +00001092
1093 dcr_env = env->dcr_env;
1094 if (dcr_env == NULL)
1095 return -1;
1096 if (dcrn < 0 || dcrn >= DCRN_NB)
1097 return -1;
1098 dcr = &dcr_env->dcrn[dcrn];
1099 if (dcr->opaque != NULL ||
1100 dcr->dcr_read != NULL ||
1101 dcr->dcr_write != NULL)
1102 return -1;
1103 dcr->opaque = opaque;
1104 dcr->dcr_read = dcr_read;
1105 dcr->dcr_write = dcr_write;
1106
1107 return 0;
1108}
1109
Andreas Färbere2684c02012-03-14 01:38:23 +01001110int ppc_dcr_init (CPUPPCState *env, int (*read_error)(int dcrn),
j_mayer2e719ba2007-04-12 21:11:03 +00001111 int (*write_error)(int dcrn))
1112{
Anthony Liguoric227f092009-10-01 16:12:16 -05001113 ppc_dcr_t *dcr_env;
j_mayer2e719ba2007-04-12 21:11:03 +00001114
Anthony Liguori7267c092011-08-20 22:09:37 -05001115 dcr_env = g_malloc0(sizeof(ppc_dcr_t));
j_mayer2e719ba2007-04-12 21:11:03 +00001116 dcr_env->read_error = read_error;
1117 dcr_env->write_error = write_error;
1118 env->dcr_env = dcr_env;
1119
1120 return 0;
1121}
1122
bellard64201202004-05-26 22:55:16 +00001123/*****************************************************************************/
1124/* Debug port */
bellardfd0bbb12004-06-21 16:53:42 +00001125void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val)
bellard64201202004-05-26 22:55:16 +00001126{
1127 addr &= 0xF;
1128 switch (addr) {
1129 case 0:
1130 printf("%c", val);
1131 break;
1132 case 1:
1133 printf("\n");
1134 fflush(stdout);
1135 break;
1136 case 2:
j_mayeraae93662007-11-24 02:56:36 +00001137 printf("Set loglevel to %04" PRIx32 "\n", val);
bellardfd0bbb12004-06-21 16:53:42 +00001138 cpu_set_log(val | 0x100);
bellard64201202004-05-26 22:55:16 +00001139 break;
1140 }
1141}
1142
1143/*****************************************************************************/
1144/* NVRAM helpers */
Anthony Liguoric227f092009-10-01 16:12:16 -05001145static inline uint32_t nvram_read (nvram_t *nvram, uint32_t addr)
bellard64201202004-05-26 22:55:16 +00001146{
Dong Xu Wang3a931132011-11-29 16:52:38 +08001147 return (*nvram->read_fn)(nvram->opaque, addr);
bellard64201202004-05-26 22:55:16 +00001148}
1149
Anthony Liguoric227f092009-10-01 16:12:16 -05001150static inline void nvram_write (nvram_t *nvram, uint32_t addr, uint32_t val)
bellard64201202004-05-26 22:55:16 +00001151{
j_mayer3cbee152007-10-28 23:42:18 +00001152 (*nvram->write_fn)(nvram->opaque, addr, val);
bellard64201202004-05-26 22:55:16 +00001153}
1154
Anthony Liguoric227f092009-10-01 16:12:16 -05001155void NVRAM_set_byte (nvram_t *nvram, uint32_t addr, uint8_t value)
bellard64201202004-05-26 22:55:16 +00001156{
j_mayer3cbee152007-10-28 23:42:18 +00001157 nvram_write(nvram, addr, value);
bellard64201202004-05-26 22:55:16 +00001158}
1159
Anthony Liguoric227f092009-10-01 16:12:16 -05001160uint8_t NVRAM_get_byte (nvram_t *nvram, uint32_t addr)
j_mayer3cbee152007-10-28 23:42:18 +00001161{
1162 return nvram_read(nvram, addr);
1163}
1164
Anthony Liguoric227f092009-10-01 16:12:16 -05001165void NVRAM_set_word (nvram_t *nvram, uint32_t addr, uint16_t value)
j_mayer3cbee152007-10-28 23:42:18 +00001166{
1167 nvram_write(nvram, addr, value >> 8);
1168 nvram_write(nvram, addr + 1, value & 0xFF);
1169}
1170
Anthony Liguoric227f092009-10-01 16:12:16 -05001171uint16_t NVRAM_get_word (nvram_t *nvram, uint32_t addr)
bellard64201202004-05-26 22:55:16 +00001172{
1173 uint16_t tmp;
1174
j_mayer3cbee152007-10-28 23:42:18 +00001175 tmp = nvram_read(nvram, addr) << 8;
1176 tmp |= nvram_read(nvram, addr + 1);
1177
bellard64201202004-05-26 22:55:16 +00001178 return tmp;
1179}
1180
Anthony Liguoric227f092009-10-01 16:12:16 -05001181void NVRAM_set_lword (nvram_t *nvram, uint32_t addr, uint32_t value)
bellard64201202004-05-26 22:55:16 +00001182{
j_mayer3cbee152007-10-28 23:42:18 +00001183 nvram_write(nvram, addr, value >> 24);
1184 nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
1185 nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
1186 nvram_write(nvram, addr + 3, value & 0xFF);
bellard64201202004-05-26 22:55:16 +00001187}
1188
Anthony Liguoric227f092009-10-01 16:12:16 -05001189uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr)
bellard64201202004-05-26 22:55:16 +00001190{
1191 uint32_t tmp;
1192
j_mayer3cbee152007-10-28 23:42:18 +00001193 tmp = nvram_read(nvram, addr) << 24;
1194 tmp |= nvram_read(nvram, addr + 1) << 16;
1195 tmp |= nvram_read(nvram, addr + 2) << 8;
1196 tmp |= nvram_read(nvram, addr + 3);
j_mayer76a66252007-03-07 08:32:30 +00001197
bellard64201202004-05-26 22:55:16 +00001198 return tmp;
1199}
1200
Anthony Liguoric227f092009-10-01 16:12:16 -05001201void NVRAM_set_string (nvram_t *nvram, uint32_t addr,
blueswir1b55266b2008-09-20 08:07:15 +00001202 const char *str, uint32_t max)
bellard64201202004-05-26 22:55:16 +00001203{
1204 int i;
1205
1206 for (i = 0; i < max && str[i] != '\0'; i++) {
j_mayer3cbee152007-10-28 23:42:18 +00001207 nvram_write(nvram, addr + i, str[i]);
bellard64201202004-05-26 22:55:16 +00001208 }
j_mayer3cbee152007-10-28 23:42:18 +00001209 nvram_write(nvram, addr + i, str[i]);
1210 nvram_write(nvram, addr + max - 1, '\0');
bellard64201202004-05-26 22:55:16 +00001211}
1212
Anthony Liguoric227f092009-10-01 16:12:16 -05001213int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max)
bellard64201202004-05-26 22:55:16 +00001214{
1215 int i;
1216
1217 memset(dst, 0, max);
1218 for (i = 0; i < max; i++) {
1219 dst[i] = NVRAM_get_byte(nvram, addr + i);
1220 if (dst[i] == '\0')
1221 break;
1222 }
1223
1224 return i;
1225}
1226
1227static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
1228{
1229 uint16_t tmp;
1230 uint16_t pd, pd1, pd2;
1231
1232 tmp = prev >> 8;
1233 pd = prev ^ value;
1234 pd1 = pd & 0x000F;
1235 pd2 = ((pd >> 4) & 0x000F) ^ pd1;
1236 tmp ^= (pd1 << 3) | (pd1 << 8);
1237 tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);
1238
1239 return tmp;
1240}
1241
Anthony Liguoric227f092009-10-01 16:12:16 -05001242static uint16_t NVRAM_compute_crc (nvram_t *nvram, uint32_t start, uint32_t count)
bellard64201202004-05-26 22:55:16 +00001243{
1244 uint32_t i;
1245 uint16_t crc = 0xFFFF;
1246 int odd;
1247
1248 odd = count & 1;
1249 count &= ~1;
1250 for (i = 0; i != count; i++) {
j_mayer76a66252007-03-07 08:32:30 +00001251 crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
bellard64201202004-05-26 22:55:16 +00001252 }
1253 if (odd) {
j_mayer76a66252007-03-07 08:32:30 +00001254 crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
bellard64201202004-05-26 22:55:16 +00001255 }
1256
1257 return crc;
1258}
1259
bellardfd0bbb12004-06-21 16:53:42 +00001260#define CMDLINE_ADDR 0x017ff000
1261
Anthony Liguoric227f092009-10-01 16:12:16 -05001262int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size,
blueswir1b55266b2008-09-20 08:07:15 +00001263 const char *arch,
bellard64201202004-05-26 22:55:16 +00001264 uint32_t RAM_size, int boot_device,
1265 uint32_t kernel_image, uint32_t kernel_size,
bellardfd0bbb12004-06-21 16:53:42 +00001266 const char *cmdline,
bellard64201202004-05-26 22:55:16 +00001267 uint32_t initrd_image, uint32_t initrd_size,
bellardfd0bbb12004-06-21 16:53:42 +00001268 uint32_t NVRAM_image,
1269 int width, int height, int depth)
bellard64201202004-05-26 22:55:16 +00001270{
1271 uint16_t crc;
1272
1273 /* Set parameters for Open Hack'Ware BIOS */
1274 NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
1275 NVRAM_set_lword(nvram, 0x10, 0x00000002); /* structure v2 */
1276 NVRAM_set_word(nvram, 0x14, NVRAM_size);
1277 NVRAM_set_string(nvram, 0x20, arch, 16);
1278 NVRAM_set_lword(nvram, 0x30, RAM_size);
1279 NVRAM_set_byte(nvram, 0x34, boot_device);
1280 NVRAM_set_lword(nvram, 0x38, kernel_image);
1281 NVRAM_set_lword(nvram, 0x3C, kernel_size);
bellardfd0bbb12004-06-21 16:53:42 +00001282 if (cmdline) {
1283 /* XXX: put the cmdline in NVRAM too ? */
Gerd Hoffmann3c178e72009-10-07 13:37:06 +02001284 pstrcpy_targphys("cmdline", CMDLINE_ADDR, RAM_size - CMDLINE_ADDR, cmdline);
bellardfd0bbb12004-06-21 16:53:42 +00001285 NVRAM_set_lword(nvram, 0x40, CMDLINE_ADDR);
1286 NVRAM_set_lword(nvram, 0x44, strlen(cmdline));
1287 } else {
1288 NVRAM_set_lword(nvram, 0x40, 0);
1289 NVRAM_set_lword(nvram, 0x44, 0);
1290 }
bellard64201202004-05-26 22:55:16 +00001291 NVRAM_set_lword(nvram, 0x48, initrd_image);
1292 NVRAM_set_lword(nvram, 0x4C, initrd_size);
1293 NVRAM_set_lword(nvram, 0x50, NVRAM_image);
bellardfd0bbb12004-06-21 16:53:42 +00001294
1295 NVRAM_set_word(nvram, 0x54, width);
1296 NVRAM_set_word(nvram, 0x56, height);
1297 NVRAM_set_word(nvram, 0x58, depth);
1298 crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
j_mayer3cbee152007-10-28 23:42:18 +00001299 NVRAM_set_word(nvram, 0xFC, crc);
bellard64201202004-05-26 22:55:16 +00001300
1301 return 0;
bellarda541f292004-04-12 20:39:29 +00001302}