bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 1 | /* |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 2 | * QEMU generic PowerPC hardware System Emulator |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003-2007 Jocelyn Mayer |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 5 | * |
bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 24 | #include "hw.h" |
| 25 | #include "ppc.h" |
| 26 | #include "qemu-timer.h" |
| 27 | #include "sysemu.h" |
| 28 | #include "nvram.h" |
blueswir1 | 3b3fb32 | 2008-10-04 07:20:07 +0000 | [diff] [blame] | 29 | #include "qemu-log.h" |
Blue Swirl | ca20cf3 | 2009-09-20 14:58:02 +0000 | [diff] [blame] | 30 | #include "loader.h" |
Alexander Graf | fc87e18 | 2010-08-30 13:49:15 +0200 | [diff] [blame] | 31 | #include "kvm.h" |
| 32 | #include "kvm_ppc.h" |
bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 33 | |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 34 | //#define PPC_DEBUG_IRQ |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 35 | //#define PPC_DEBUG_TB |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 36 | |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 37 | #ifdef PPC_DEBUG_IRQ |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 38 | # define LOG_IRQ(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__) |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 39 | #else |
| 40 | # define LOG_IRQ(...) do { } while (0) |
| 41 | #endif |
| 42 | |
| 43 | |
| 44 | #ifdef PPC_DEBUG_TB |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 45 | # define LOG_TB(...) qemu_log(__VA_ARGS__) |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 46 | #else |
| 47 | # define LOG_TB(...) do { } while (0) |
| 48 | #endif |
| 49 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 50 | static void cpu_ppc_tb_stop (CPUPPCState *env); |
| 51 | static void cpu_ppc_tb_start (CPUPPCState *env); |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 52 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 53 | void ppc_set_irq(CPUPPCState *env, int n_IRQ, int level) |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 54 | { |
Alexander Graf | fc87e18 | 2010-08-30 13:49:15 +0200 | [diff] [blame] | 55 | unsigned int old_pending = env->pending_interrupts; |
| 56 | |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 57 | if (level) { |
| 58 | env->pending_interrupts |= 1 << n_IRQ; |
| 59 | cpu_interrupt(env, CPU_INTERRUPT_HARD); |
| 60 | } else { |
| 61 | env->pending_interrupts &= ~(1 << n_IRQ); |
| 62 | if (env->pending_interrupts == 0) |
| 63 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); |
| 64 | } |
Alexander Graf | fc87e18 | 2010-08-30 13:49:15 +0200 | [diff] [blame] | 65 | |
| 66 | if (old_pending != env->pending_interrupts) { |
| 67 | #ifdef CONFIG_KVM |
| 68 | kvmppc_set_interrupt(env, n_IRQ, level); |
| 69 | #endif |
| 70 | } |
| 71 | |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 72 | LOG_IRQ("%s: %p n_IRQ %d level %d => pending %08" PRIx32 |
j_mayer | aae9366 | 2007-11-24 02:56:36 +0000 | [diff] [blame] | 73 | "req %08x\n", __func__, env, n_IRQ, level, |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 74 | env->pending_interrupts, env->interrupt_request); |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 75 | } |
| 76 | |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 77 | /* PowerPC 6xx / 7xx internal IRQ controller */ |
| 78 | static void ppc6xx_set_irq (void *opaque, int pin, int level) |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 79 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 80 | CPUPPCState *env = opaque; |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 81 | int cur_level; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 82 | |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 83 | LOG_IRQ("%s: env %p pin %d level %d\n", __func__, |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 84 | env, pin, level); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 85 | cur_level = (env->irq_input_state >> pin) & 1; |
| 86 | /* Don't generate spurious events */ |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 87 | if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) { |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 88 | switch (pin) { |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 89 | case PPC6xx_INPUT_TBEN: |
| 90 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 91 | LOG_IRQ("%s: %s the time base\n", |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 92 | __func__, level ? "start" : "stop"); |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 93 | if (level) { |
| 94 | cpu_ppc_tb_start(env); |
| 95 | } else { |
| 96 | cpu_ppc_tb_stop(env); |
| 97 | } |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 98 | case PPC6xx_INPUT_INT: |
| 99 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 100 | LOG_IRQ("%s: set the external IRQ state to %d\n", |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 101 | __func__, level); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 102 | ppc_set_irq(env, PPC_INTERRUPT_EXT, level); |
| 103 | break; |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 104 | case PPC6xx_INPUT_SMI: |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 105 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 106 | LOG_IRQ("%s: set the SMI IRQ state to %d\n", |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 107 | __func__, level); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 108 | ppc_set_irq(env, PPC_INTERRUPT_SMI, level); |
| 109 | break; |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 110 | case PPC6xx_INPUT_MCP: |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 111 | /* Negative edge sensitive */ |
| 112 | /* XXX: TODO: actual reaction may depends on HID0 status |
| 113 | * 603/604/740/750: check HID0[EMCP] |
| 114 | */ |
| 115 | if (cur_level == 1 && level == 0) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 116 | LOG_IRQ("%s: raise machine check state\n", |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 117 | __func__); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 118 | ppc_set_irq(env, PPC_INTERRUPT_MCK, 1); |
| 119 | } |
| 120 | break; |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 121 | case PPC6xx_INPUT_CKSTP_IN: |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 122 | /* Level sensitive - active low */ |
| 123 | /* XXX: TODO: relay the signal to CKSTP_OUT pin */ |
j_mayer | e63ecc6 | 2007-10-14 08:48:23 +0000 | [diff] [blame] | 124 | /* XXX: Note that the only way to restart the CPU is to reset it */ |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 125 | if (level) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 126 | LOG_IRQ("%s: stop the CPU\n", __func__); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 127 | env->halted = 1; |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 128 | } |
| 129 | break; |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 130 | case PPC6xx_INPUT_HRESET: |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 131 | /* Level sensitive - active low */ |
| 132 | if (level) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 133 | LOG_IRQ("%s: reset the CPU\n", __func__); |
Alexander Graf | fc0b2c0 | 2012-02-21 19:41:59 +0100 | [diff] [blame] | 134 | cpu_interrupt(env, CPU_INTERRUPT_RESET); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 135 | } |
| 136 | break; |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 137 | case PPC6xx_INPUT_SRESET: |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 138 | LOG_IRQ("%s: set the RESET IRQ state to %d\n", |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 139 | __func__, level); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 140 | ppc_set_irq(env, PPC_INTERRUPT_RESET, level); |
| 141 | break; |
| 142 | default: |
| 143 | /* Unknown pin - do nothing */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 144 | LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 145 | return; |
| 146 | } |
| 147 | if (level) |
| 148 | env->irq_input_state |= 1 << pin; |
| 149 | else |
| 150 | env->irq_input_state &= ~(1 << pin); |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 151 | } |
| 152 | } |
| 153 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 154 | void ppc6xx_irq_init (CPUPPCState *env) |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 155 | { |
j_mayer | 7b62a95 | 2007-11-17 02:04:00 +0000 | [diff] [blame] | 156 | env->irq_inputs = (void **)qemu_allocate_irqs(&ppc6xx_set_irq, env, |
| 157 | PPC6xx_INPUT_NB); |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 158 | } |
| 159 | |
j_mayer | 00af685 | 2007-10-03 01:05:39 +0000 | [diff] [blame] | 160 | #if defined(TARGET_PPC64) |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 161 | /* PowerPC 970 internal IRQ controller */ |
| 162 | static void ppc970_set_irq (void *opaque, int pin, int level) |
| 163 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 164 | CPUPPCState *env = opaque; |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 165 | int cur_level; |
| 166 | |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 167 | LOG_IRQ("%s: env %p pin %d level %d\n", __func__, |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 168 | env, pin, level); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 169 | cur_level = (env->irq_input_state >> pin) & 1; |
| 170 | /* Don't generate spurious events */ |
| 171 | if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) { |
| 172 | switch (pin) { |
| 173 | case PPC970_INPUT_INT: |
| 174 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 175 | LOG_IRQ("%s: set the external IRQ state to %d\n", |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 176 | __func__, level); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 177 | ppc_set_irq(env, PPC_INTERRUPT_EXT, level); |
| 178 | break; |
| 179 | case PPC970_INPUT_THINT: |
| 180 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 181 | LOG_IRQ("%s: set the SMI IRQ state to %d\n", __func__, |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 182 | level); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 183 | ppc_set_irq(env, PPC_INTERRUPT_THERM, level); |
| 184 | break; |
| 185 | case PPC970_INPUT_MCP: |
| 186 | /* Negative edge sensitive */ |
| 187 | /* XXX: TODO: actual reaction may depends on HID0 status |
| 188 | * 603/604/740/750: check HID0[EMCP] |
| 189 | */ |
| 190 | if (cur_level == 1 && level == 0) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 191 | LOG_IRQ("%s: raise machine check state\n", |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 192 | __func__); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 193 | ppc_set_irq(env, PPC_INTERRUPT_MCK, 1); |
| 194 | } |
| 195 | break; |
| 196 | case PPC970_INPUT_CKSTP: |
| 197 | /* Level sensitive - active low */ |
| 198 | /* XXX: TODO: relay the signal to CKSTP_OUT pin */ |
| 199 | if (level) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 200 | LOG_IRQ("%s: stop the CPU\n", __func__); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 201 | env->halted = 1; |
| 202 | } else { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 203 | LOG_IRQ("%s: restart the CPU\n", __func__); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 204 | env->halted = 0; |
Paolo Bonzini | 94ad5b0 | 2011-03-12 17:43:57 +0100 | [diff] [blame] | 205 | qemu_cpu_kick(env); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 206 | } |
| 207 | break; |
| 208 | case PPC970_INPUT_HRESET: |
| 209 | /* Level sensitive - active low */ |
| 210 | if (level) { |
Alexander Graf | fc0b2c0 | 2012-02-21 19:41:59 +0100 | [diff] [blame] | 211 | cpu_interrupt(env, CPU_INTERRUPT_RESET); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 212 | } |
| 213 | break; |
| 214 | case PPC970_INPUT_SRESET: |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 215 | LOG_IRQ("%s: set the RESET IRQ state to %d\n", |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 216 | __func__, level); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 217 | ppc_set_irq(env, PPC_INTERRUPT_RESET, level); |
| 218 | break; |
| 219 | case PPC970_INPUT_TBEN: |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 220 | LOG_IRQ("%s: set the TBEN state to %d\n", __func__, |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 221 | level); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 222 | /* XXX: TODO */ |
| 223 | break; |
| 224 | default: |
| 225 | /* Unknown pin - do nothing */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 226 | LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 227 | return; |
| 228 | } |
| 229 | if (level) |
| 230 | env->irq_input_state |= 1 << pin; |
| 231 | else |
| 232 | env->irq_input_state &= ~(1 << pin); |
| 233 | } |
| 234 | } |
| 235 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 236 | void ppc970_irq_init (CPUPPCState *env) |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 237 | { |
j_mayer | 7b62a95 | 2007-11-17 02:04:00 +0000 | [diff] [blame] | 238 | env->irq_inputs = (void **)qemu_allocate_irqs(&ppc970_set_irq, env, |
| 239 | PPC970_INPUT_NB); |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 240 | } |
David Gibson | 9d52e90 | 2011-04-01 15:15:19 +1100 | [diff] [blame] | 241 | |
| 242 | /* POWER7 internal IRQ controller */ |
| 243 | static void power7_set_irq (void *opaque, int pin, int level) |
| 244 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 245 | CPUPPCState *env = opaque; |
David Gibson | 9d52e90 | 2011-04-01 15:15:19 +1100 | [diff] [blame] | 246 | |
| 247 | LOG_IRQ("%s: env %p pin %d level %d\n", __func__, |
| 248 | env, pin, level); |
David Gibson | 9d52e90 | 2011-04-01 15:15:19 +1100 | [diff] [blame] | 249 | |
| 250 | switch (pin) { |
| 251 | case POWER7_INPUT_INT: |
| 252 | /* Level sensitive - active high */ |
| 253 | LOG_IRQ("%s: set the external IRQ state to %d\n", |
| 254 | __func__, level); |
| 255 | ppc_set_irq(env, PPC_INTERRUPT_EXT, level); |
| 256 | break; |
| 257 | default: |
| 258 | /* Unknown pin - do nothing */ |
| 259 | LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin); |
| 260 | return; |
| 261 | } |
| 262 | if (level) { |
| 263 | env->irq_input_state |= 1 << pin; |
| 264 | } else { |
| 265 | env->irq_input_state &= ~(1 << pin); |
| 266 | } |
| 267 | } |
| 268 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 269 | void ppcPOWER7_irq_init (CPUPPCState *env) |
David Gibson | 9d52e90 | 2011-04-01 15:15:19 +1100 | [diff] [blame] | 270 | { |
| 271 | env->irq_inputs = (void **)qemu_allocate_irqs(&power7_set_irq, env, |
| 272 | POWER7_INPUT_NB); |
| 273 | } |
j_mayer | 00af685 | 2007-10-03 01:05:39 +0000 | [diff] [blame] | 274 | #endif /* defined(TARGET_PPC64) */ |
j_mayer | d0dfae6 | 2007-04-16 07:34:39 +0000 | [diff] [blame] | 275 | |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 276 | /* PowerPC 40x internal IRQ controller */ |
| 277 | static void ppc40x_set_irq (void *opaque, int pin, int level) |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 278 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 279 | CPUPPCState *env = opaque; |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 280 | int cur_level; |
| 281 | |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 282 | LOG_IRQ("%s: env %p pin %d level %d\n", __func__, |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 283 | env, pin, level); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 284 | cur_level = (env->irq_input_state >> pin) & 1; |
| 285 | /* Don't generate spurious events */ |
| 286 | if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) { |
| 287 | switch (pin) { |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 288 | case PPC40x_INPUT_RESET_SYS: |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 289 | if (level) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 290 | LOG_IRQ("%s: reset the PowerPC system\n", |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 291 | __func__); |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 292 | ppc40x_system_reset(env); |
| 293 | } |
| 294 | break; |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 295 | case PPC40x_INPUT_RESET_CHIP: |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 296 | if (level) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 297 | LOG_IRQ("%s: reset the PowerPC chip\n", __func__); |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 298 | ppc40x_chip_reset(env); |
| 299 | } |
| 300 | break; |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 301 | case PPC40x_INPUT_RESET_CORE: |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 302 | /* XXX: TODO: update DBSR[MRR] */ |
| 303 | if (level) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 304 | LOG_IRQ("%s: reset the PowerPC core\n", __func__); |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 305 | ppc40x_core_reset(env); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 306 | } |
| 307 | break; |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 308 | case PPC40x_INPUT_CINT: |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 309 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 310 | LOG_IRQ("%s: set the critical IRQ state to %d\n", |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 311 | __func__, level); |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 312 | ppc_set_irq(env, PPC_INTERRUPT_CEXT, level); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 313 | break; |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 314 | case PPC40x_INPUT_INT: |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 315 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 316 | LOG_IRQ("%s: set the external IRQ state to %d\n", |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 317 | __func__, level); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 318 | ppc_set_irq(env, PPC_INTERRUPT_EXT, level); |
| 319 | break; |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 320 | case PPC40x_INPUT_HALT: |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 321 | /* Level sensitive - active low */ |
| 322 | if (level) { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 323 | LOG_IRQ("%s: stop the CPU\n", __func__); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 324 | env->halted = 1; |
| 325 | } else { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 326 | LOG_IRQ("%s: restart the CPU\n", __func__); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 327 | env->halted = 0; |
Paolo Bonzini | 94ad5b0 | 2011-03-12 17:43:57 +0100 | [diff] [blame] | 328 | qemu_cpu_kick(env); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 329 | } |
| 330 | break; |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 331 | case PPC40x_INPUT_DEBUG: |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 332 | /* Level sensitive - active high */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 333 | LOG_IRQ("%s: set the debug pin state to %d\n", |
j_mayer | a496775 | 2007-04-16 07:10:48 +0000 | [diff] [blame] | 334 | __func__, level); |
j_mayer | a750fc0 | 2007-09-26 23:54:22 +0000 | [diff] [blame] | 335 | ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 336 | break; |
| 337 | default: |
| 338 | /* Unknown pin - do nothing */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 339 | LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 340 | return; |
| 341 | } |
| 342 | if (level) |
| 343 | env->irq_input_state |= 1 << pin; |
| 344 | else |
| 345 | env->irq_input_state &= ~(1 << pin); |
| 346 | } |
| 347 | } |
| 348 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 349 | void ppc40x_irq_init (CPUPPCState *env) |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 350 | { |
j_mayer | 4e290a0 | 2007-10-01 01:27:10 +0000 | [diff] [blame] | 351 | env->irq_inputs = (void **)qemu_allocate_irqs(&ppc40x_set_irq, |
| 352 | env, PPC40x_INPUT_NB); |
j_mayer | 24be5ae | 2007-04-12 21:24:29 +0000 | [diff] [blame] | 353 | } |
| 354 | |
aurel32 | 9fdc60b | 2009-03-02 16:42:32 +0000 | [diff] [blame] | 355 | /* PowerPC E500 internal IRQ controller */ |
| 356 | static void ppce500_set_irq (void *opaque, int pin, int level) |
| 357 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 358 | CPUPPCState *env = opaque; |
aurel32 | 9fdc60b | 2009-03-02 16:42:32 +0000 | [diff] [blame] | 359 | int cur_level; |
| 360 | |
| 361 | LOG_IRQ("%s: env %p pin %d level %d\n", __func__, |
| 362 | env, pin, level); |
| 363 | cur_level = (env->irq_input_state >> pin) & 1; |
| 364 | /* Don't generate spurious events */ |
| 365 | if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) { |
| 366 | switch (pin) { |
| 367 | case PPCE500_INPUT_MCK: |
| 368 | if (level) { |
| 369 | LOG_IRQ("%s: reset the PowerPC system\n", |
| 370 | __func__); |
| 371 | qemu_system_reset_request(); |
| 372 | } |
| 373 | break; |
| 374 | case PPCE500_INPUT_RESET_CORE: |
| 375 | if (level) { |
| 376 | LOG_IRQ("%s: reset the PowerPC core\n", __func__); |
| 377 | ppc_set_irq(env, PPC_INTERRUPT_MCK, level); |
| 378 | } |
| 379 | break; |
| 380 | case PPCE500_INPUT_CINT: |
| 381 | /* Level sensitive - active high */ |
| 382 | LOG_IRQ("%s: set the critical IRQ state to %d\n", |
| 383 | __func__, level); |
| 384 | ppc_set_irq(env, PPC_INTERRUPT_CEXT, level); |
| 385 | break; |
| 386 | case PPCE500_INPUT_INT: |
| 387 | /* Level sensitive - active high */ |
| 388 | LOG_IRQ("%s: set the core IRQ state to %d\n", |
| 389 | __func__, level); |
| 390 | ppc_set_irq(env, PPC_INTERRUPT_EXT, level); |
| 391 | break; |
| 392 | case PPCE500_INPUT_DEBUG: |
| 393 | /* Level sensitive - active high */ |
| 394 | LOG_IRQ("%s: set the debug pin state to %d\n", |
| 395 | __func__, level); |
| 396 | ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level); |
| 397 | break; |
| 398 | default: |
| 399 | /* Unknown pin - do nothing */ |
| 400 | LOG_IRQ("%s: unknown IRQ pin %d\n", __func__, pin); |
| 401 | return; |
| 402 | } |
| 403 | if (level) |
| 404 | env->irq_input_state |= 1 << pin; |
| 405 | else |
| 406 | env->irq_input_state &= ~(1 << pin); |
| 407 | } |
| 408 | } |
| 409 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 410 | void ppce500_irq_init (CPUPPCState *env) |
aurel32 | 9fdc60b | 2009-03-02 16:42:32 +0000 | [diff] [blame] | 411 | { |
| 412 | env->irq_inputs = (void **)qemu_allocate_irqs(&ppce500_set_irq, |
| 413 | env, PPCE500_INPUT_NB); |
| 414 | } |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 415 | /*****************************************************************************/ |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 416 | /* PowerPC time base and decrementer emulation */ |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 417 | |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 418 | uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 419 | { |
| 420 | /* TB time in tb periods */ |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 421 | return muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec()) + tb_offset; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 422 | } |
| 423 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 424 | uint64_t cpu_ppc_load_tbl (CPUPPCState *env) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 425 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 426 | ppc_tb_t *tb_env = env->tb_env; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 427 | uint64_t tb; |
| 428 | |
Scott Wood | 90dc881 | 2011-04-29 17:10:23 -0500 | [diff] [blame] | 429 | if (kvm_enabled()) { |
| 430 | return env->spr[SPR_TBL]; |
| 431 | } |
| 432 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 433 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset); |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 434 | LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 435 | |
Alexander Graf | e3ea652 | 2009-12-21 12:24:17 +0100 | [diff] [blame] | 436 | return tb; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 437 | } |
| 438 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 439 | static inline uint32_t _cpu_ppc_load_tbu(CPUPPCState *env) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 440 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 441 | ppc_tb_t *tb_env = env->tb_env; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 442 | uint64_t tb; |
| 443 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 444 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset); |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 445 | LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb); |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 446 | |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 447 | return tb >> 32; |
| 448 | } |
| 449 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 450 | uint32_t cpu_ppc_load_tbu (CPUPPCState *env) |
j_mayer | 8a84de2 | 2007-09-30 14:44:52 +0000 | [diff] [blame] | 451 | { |
Scott Wood | 90dc881 | 2011-04-29 17:10:23 -0500 | [diff] [blame] | 452 | if (kvm_enabled()) { |
| 453 | return env->spr[SPR_TBU]; |
| 454 | } |
| 455 | |
j_mayer | 8a84de2 | 2007-09-30 14:44:52 +0000 | [diff] [blame] | 456 | return _cpu_ppc_load_tbu(env); |
| 457 | } |
| 458 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 459 | static inline void cpu_ppc_store_tb(ppc_tb_t *tb_env, uint64_t vmclk, |
Blue Swirl | 636aa20 | 2009-08-16 09:06:54 +0000 | [diff] [blame] | 460 | int64_t *tb_offsetp, uint64_t value) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 461 | { |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 462 | *tb_offsetp = value - muldiv64(vmclk, tb_env->tb_freq, get_ticks_per_sec()); |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 463 | LOG_TB("%s: tb %016" PRIx64 " offset %08" PRIx64 "\n", |
j_mayer | aae9366 | 2007-11-24 02:56:36 +0000 | [diff] [blame] | 464 | __func__, value, *tb_offsetp); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 465 | } |
| 466 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 467 | void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 468 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 469 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 470 | uint64_t tb; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 471 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 472 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 473 | tb &= 0xFFFFFFFF00000000ULL; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 474 | cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock), |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 475 | &tb_env->tb_offset, tb | (uint64_t)value); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 476 | } |
| 477 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 478 | static inline void _cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value) |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 479 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 480 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 481 | uint64_t tb; |
| 482 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 483 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->tb_offset); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 484 | tb &= 0x00000000FFFFFFFFULL; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 485 | cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock), |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 486 | &tb_env->tb_offset, ((uint64_t)value << 32) | tb); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 489 | void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value) |
j_mayer | 8a84de2 | 2007-09-30 14:44:52 +0000 | [diff] [blame] | 490 | { |
| 491 | _cpu_ppc_store_tbu(env, value); |
| 492 | } |
| 493 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 494 | uint64_t cpu_ppc_load_atbl (CPUPPCState *env) |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 495 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 496 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 497 | uint64_t tb; |
| 498 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 499 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset); |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 500 | LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 501 | |
Aurelien Jarno | b711de9 | 2009-12-21 13:52:08 +0100 | [diff] [blame] | 502 | return tb; |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 503 | } |
| 504 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 505 | uint32_t cpu_ppc_load_atbu (CPUPPCState *env) |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 506 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 507 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 508 | uint64_t tb; |
| 509 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 510 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset); |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 511 | LOG_TB("%s: tb %016" PRIx64 "\n", __func__, tb); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 512 | |
| 513 | return tb >> 32; |
| 514 | } |
| 515 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 516 | void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value) |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 517 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 518 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 519 | uint64_t tb; |
| 520 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 521 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 522 | tb &= 0xFFFFFFFF00000000ULL; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 523 | cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock), |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 524 | &tb_env->atb_offset, tb | (uint64_t)value); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 525 | } |
| 526 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 527 | void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value) |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 528 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 529 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 530 | uint64_t tb; |
| 531 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 532 | tb = cpu_ppc_get_tb(tb_env, qemu_get_clock_ns(vm_clock), tb_env->atb_offset); |
j_mayer | a062e36 | 2007-09-30 00:38:38 +0000 | [diff] [blame] | 533 | tb &= 0x00000000FFFFFFFFULL; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 534 | cpu_ppc_store_tb(tb_env, qemu_get_clock_ns(vm_clock), |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 535 | &tb_env->atb_offset, ((uint64_t)value << 32) | tb); |
| 536 | } |
| 537 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 538 | static void cpu_ppc_tb_stop (CPUPPCState *env) |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 539 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 540 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 541 | uint64_t tb, atb, vmclk; |
| 542 | |
| 543 | /* If the time base is already frozen, do nothing */ |
| 544 | if (tb_env->tb_freq != 0) { |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 545 | vmclk = qemu_get_clock_ns(vm_clock); |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 546 | /* Get the time base */ |
| 547 | tb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->tb_offset); |
| 548 | /* Get the alternate time base */ |
| 549 | atb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->atb_offset); |
| 550 | /* Store the time base value (ie compute the current offset) */ |
| 551 | cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb); |
| 552 | /* Store the alternate time base value (compute the current offset) */ |
| 553 | cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb); |
| 554 | /* Set the time base frequency to zero */ |
| 555 | tb_env->tb_freq = 0; |
| 556 | /* Now, the time bases are frozen to tb_offset / atb_offset value */ |
| 557 | } |
| 558 | } |
| 559 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 560 | static void cpu_ppc_tb_start (CPUPPCState *env) |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 561 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 562 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 563 | uint64_t tb, atb, vmclk; |
j_mayer | aae9366 | 2007-11-24 02:56:36 +0000 | [diff] [blame] | 564 | |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 565 | /* If the time base is not frozen, do nothing */ |
| 566 | if (tb_env->tb_freq == 0) { |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 567 | vmclk = qemu_get_clock_ns(vm_clock); |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 568 | /* Get the time base from tb_offset */ |
| 569 | tb = tb_env->tb_offset; |
| 570 | /* Get the alternate time base from atb_offset */ |
| 571 | atb = tb_env->atb_offset; |
| 572 | /* Restore the tb frequency from the decrementer frequency */ |
| 573 | tb_env->tb_freq = tb_env->decr_freq; |
| 574 | /* Store the time base value */ |
| 575 | cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb); |
| 576 | /* Store the alternate time base value */ |
| 577 | cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb); |
| 578 | } |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 579 | } |
| 580 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 581 | static inline uint32_t _cpu_ppc_load_decr(CPUPPCState *env, uint64_t next) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 582 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 583 | ppc_tb_t *tb_env = env->tb_env; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 584 | uint32_t decr; |
bellard | 4e588a4 | 2005-07-07 21:46:29 +0000 | [diff] [blame] | 585 | int64_t diff; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 586 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 587 | diff = next - qemu_get_clock_ns(vm_clock); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 588 | if (diff >= 0) { |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 589 | decr = muldiv64(diff, tb_env->decr_freq, get_ticks_per_sec()); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 590 | } else if (tb_env->flags & PPC_TIMER_BOOKE) { |
| 591 | decr = 0; |
| 592 | } else { |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 593 | decr = -muldiv64(-diff, tb_env->decr_freq, get_ticks_per_sec()); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 594 | } |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 595 | LOG_TB("%s: %08" PRIx32 "\n", __func__, decr); |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 596 | |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 597 | return decr; |
| 598 | } |
| 599 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 600 | uint32_t cpu_ppc_load_decr (CPUPPCState *env) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 601 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 602 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 603 | |
Scott Wood | 90dc881 | 2011-04-29 17:10:23 -0500 | [diff] [blame] | 604 | if (kvm_enabled()) { |
| 605 | return env->spr[SPR_DECR]; |
| 606 | } |
| 607 | |
Tristan Gingold | f55e9d9 | 2009-04-27 10:55:47 +0200 | [diff] [blame] | 608 | return _cpu_ppc_load_decr(env, tb_env->decr_next); |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 609 | } |
| 610 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 611 | uint32_t cpu_ppc_load_hdecr (CPUPPCState *env) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 612 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 613 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 614 | |
Tristan Gingold | f55e9d9 | 2009-04-27 10:55:47 +0200 | [diff] [blame] | 615 | return _cpu_ppc_load_decr(env, tb_env->hdecr_next); |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 616 | } |
| 617 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 618 | uint64_t cpu_ppc_load_purr (CPUPPCState *env) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 619 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 620 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 621 | uint64_t diff; |
| 622 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 623 | diff = qemu_get_clock_ns(vm_clock) - tb_env->purr_start; |
j_mayer | b33c17e | 2007-10-07 17:30:34 +0000 | [diff] [blame] | 624 | |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 625 | return tb_env->purr_load + muldiv64(diff, tb_env->tb_freq, get_ticks_per_sec()); |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 626 | } |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 627 | |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 628 | /* When decrementer expires, |
| 629 | * all we need to do is generate or queue a CPU exception |
| 630 | */ |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 631 | static inline void cpu_ppc_decr_excp(CPUPPCState *env) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 632 | { |
| 633 | /* Raise it */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 634 | LOG_TB("raise decrementer exception\n"); |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 635 | ppc_set_irq(env, PPC_INTERRUPT_DECR, 1); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 636 | } |
| 637 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 638 | static inline void cpu_ppc_hdecr_excp(CPUPPCState *env) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 639 | { |
| 640 | /* Raise it */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 641 | LOG_TB("raise decrementer exception\n"); |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 642 | ppc_set_irq(env, PPC_INTERRUPT_HDECR, 1); |
| 643 | } |
| 644 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 645 | static void __cpu_ppc_store_decr (CPUPPCState *env, uint64_t *nextp, |
j_mayer | b33c17e | 2007-10-07 17:30:34 +0000 | [diff] [blame] | 646 | struct QEMUTimer *timer, |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 647 | void (*raise_excp)(CPUPPCState *), |
j_mayer | b33c17e | 2007-10-07 17:30:34 +0000 | [diff] [blame] | 648 | uint32_t decr, uint32_t value, |
| 649 | int is_excp) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 650 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 651 | ppc_tb_t *tb_env = env->tb_env; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 652 | uint64_t now, next; |
| 653 | |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 654 | LOG_TB("%s: %08" PRIx32 " => %08" PRIx32 "\n", __func__, |
j_mayer | aae9366 | 2007-11-24 02:56:36 +0000 | [diff] [blame] | 655 | decr, value); |
David Gibson | 55f7d4b | 2011-10-16 19:26:17 +0000 | [diff] [blame] | 656 | |
| 657 | if (kvm_enabled()) { |
| 658 | /* KVM handles decrementer exceptions, we don't need our own timer */ |
| 659 | return; |
| 660 | } |
| 661 | |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 662 | now = qemu_get_clock_ns(vm_clock); |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 663 | next = now + muldiv64(value, get_ticks_per_sec(), tb_env->decr_freq); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 664 | if (is_excp) { |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 665 | next += *nextp - now; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 666 | } |
| 667 | if (next == now) { |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 668 | next++; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 669 | } |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 670 | *nextp = next; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 671 | /* Adjust timer */ |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 672 | qemu_mod_timer(timer, next); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 673 | |
| 674 | /* If we set a negative value and the decrementer was positive, raise an |
| 675 | * exception. |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 676 | */ |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 677 | if ((tb_env->flags & PPC_DECR_UNDERFLOW_TRIGGERED) |
| 678 | && (value & 0x80000000) |
| 679 | && !(decr & 0x80000000)) { |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 680 | (*raise_excp)(env); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 681 | } |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 682 | } |
| 683 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 684 | static inline void _cpu_ppc_store_decr(CPUPPCState *env, uint32_t decr, |
Blue Swirl | 636aa20 | 2009-08-16 09:06:54 +0000 | [diff] [blame] | 685 | uint32_t value, int is_excp) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 686 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 687 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 688 | |
| 689 | __cpu_ppc_store_decr(env, &tb_env->decr_next, tb_env->decr_timer, |
| 690 | &cpu_ppc_decr_excp, decr, value, is_excp); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 691 | } |
| 692 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 693 | void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 694 | { |
| 695 | _cpu_ppc_store_decr(env, cpu_ppc_load_decr(env), value, 0); |
| 696 | } |
| 697 | |
| 698 | static void cpu_ppc_decr_cb (void *opaque) |
| 699 | { |
| 700 | _cpu_ppc_store_decr(opaque, 0x00000000, 0xFFFFFFFF, 1); |
| 701 | } |
| 702 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 703 | static inline void _cpu_ppc_store_hdecr(CPUPPCState *env, uint32_t hdecr, |
Blue Swirl | 636aa20 | 2009-08-16 09:06:54 +0000 | [diff] [blame] | 704 | uint32_t value, int is_excp) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 705 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 706 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 707 | |
j_mayer | b172c56 | 2007-11-17 01:37:44 +0000 | [diff] [blame] | 708 | if (tb_env->hdecr_timer != NULL) { |
| 709 | __cpu_ppc_store_decr(env, &tb_env->hdecr_next, tb_env->hdecr_timer, |
| 710 | &cpu_ppc_hdecr_excp, hdecr, value, is_excp); |
| 711 | } |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 712 | } |
| 713 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 714 | void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 715 | { |
| 716 | _cpu_ppc_store_hdecr(env, cpu_ppc_load_hdecr(env), value, 0); |
| 717 | } |
| 718 | |
| 719 | static void cpu_ppc_hdecr_cb (void *opaque) |
| 720 | { |
| 721 | _cpu_ppc_store_hdecr(opaque, 0x00000000, 0xFFFFFFFF, 1); |
| 722 | } |
| 723 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 724 | void cpu_ppc_store_purr (CPUPPCState *env, uint64_t value) |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 725 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 726 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 727 | |
| 728 | tb_env->purr_load = value; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 729 | tb_env->purr_start = qemu_get_clock_ns(vm_clock); |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 730 | } |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 731 | |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 732 | static void cpu_ppc_set_tb_clk (void *opaque, uint32_t freq) |
| 733 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 734 | CPUPPCState *env = opaque; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 735 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 736 | |
| 737 | tb_env->tb_freq = freq; |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 738 | tb_env->decr_freq = freq; |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 739 | /* There is a bug in Linux 2.4 kernels: |
| 740 | * if a decrementer exception is pending when it enables msr_ee at startup, |
| 741 | * it's not ready to handle it... |
| 742 | */ |
| 743 | _cpu_ppc_store_decr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0); |
j_mayer | 58a7d32 | 2007-09-29 13:21:37 +0000 | [diff] [blame] | 744 | _cpu_ppc_store_hdecr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0); |
| 745 | cpu_ppc_store_purr(env, 0x0000000000000000ULL); |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 746 | } |
| 747 | |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 748 | /* Set up (once) timebase frequency (in Hz) */ |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 749 | clk_setup_cb cpu_ppc_tb_init (CPUPPCState *env, uint32_t freq) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 750 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 751 | ppc_tb_t *tb_env; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 752 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 753 | tb_env = g_malloc0(sizeof(ppc_tb_t)); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 754 | env->tb_env = tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 755 | tb_env->flags = PPC_DECR_UNDERFLOW_TRIGGERED; |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 756 | /* Create new timer */ |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 757 | tb_env->decr_timer = qemu_new_timer_ns(vm_clock, &cpu_ppc_decr_cb, env); |
j_mayer | b172c56 | 2007-11-17 01:37:44 +0000 | [diff] [blame] | 758 | if (0) { |
| 759 | /* XXX: find a suitable condition to enable the hypervisor decrementer |
| 760 | */ |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 761 | tb_env->hdecr_timer = qemu_new_timer_ns(vm_clock, &cpu_ppc_hdecr_cb, env); |
j_mayer | b172c56 | 2007-11-17 01:37:44 +0000 | [diff] [blame] | 762 | } else { |
| 763 | tb_env->hdecr_timer = NULL; |
| 764 | } |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 765 | cpu_ppc_set_tb_clk(env, freq); |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 766 | |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 767 | return &cpu_ppc_set_tb_clk; |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 768 | } |
| 769 | |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 770 | /* Specific helpers for POWER & PowerPC 601 RTC */ |
blueswir1 | b1d8e52 | 2008-10-26 13:43:07 +0000 | [diff] [blame] | 771 | #if 0 |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 772 | static clk_setup_cb cpu_ppc601_rtc_init (CPUPPCState *env) |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 773 | { |
| 774 | return cpu_ppc_tb_init(env, 7812500); |
| 775 | } |
blueswir1 | b1d8e52 | 2008-10-26 13:43:07 +0000 | [diff] [blame] | 776 | #endif |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 777 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 778 | void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value) |
j_mayer | 8a84de2 | 2007-09-30 14:44:52 +0000 | [diff] [blame] | 779 | { |
| 780 | _cpu_ppc_store_tbu(env, value); |
| 781 | } |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 782 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 783 | uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env) |
j_mayer | 8a84de2 | 2007-09-30 14:44:52 +0000 | [diff] [blame] | 784 | { |
| 785 | return _cpu_ppc_load_tbu(env); |
| 786 | } |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 787 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 788 | void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value) |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 789 | { |
| 790 | cpu_ppc_store_tbl(env, value & 0x3FFFFF80); |
| 791 | } |
| 792 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 793 | uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env) |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 794 | { |
| 795 | return cpu_ppc_load_tbl(env) & 0x3FFFFF80; |
| 796 | } |
| 797 | |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 798 | /*****************************************************************************/ |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 799 | /* PowerPC 40x timers */ |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 800 | |
| 801 | /* PIT, FIT & WDT */ |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 802 | typedef struct ppc40x_timer_t ppc40x_timer_t; |
| 803 | struct ppc40x_timer_t { |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 804 | uint64_t pit_reload; /* PIT auto-reload value */ |
| 805 | uint64_t fit_next; /* Tick for next FIT interrupt */ |
| 806 | struct QEMUTimer *fit_timer; |
| 807 | uint64_t wdt_next; /* Tick for next WDT interrupt */ |
| 808 | struct QEMUTimer *wdt_timer; |
Edgar E. Iglesias | d63cb48 | 2010-09-20 19:08:42 +0200 | [diff] [blame] | 809 | |
| 810 | /* 405 have the PIT, 440 have a DECR. */ |
| 811 | unsigned int decr_excp; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 812 | }; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 813 | |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 814 | /* Fixed interval timer */ |
| 815 | static void cpu_4xx_fit_cb (void *opaque) |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 816 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 817 | CPUPPCState *env; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 818 | ppc_tb_t *tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 819 | ppc40x_timer_t *ppc40x_timer; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 820 | uint64_t now, next; |
| 821 | |
| 822 | env = opaque; |
| 823 | tb_env = env->tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 824 | ppc40x_timer = tb_env->opaque; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 825 | now = qemu_get_clock_ns(vm_clock); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 826 | switch ((env->spr[SPR_40x_TCR] >> 24) & 0x3) { |
| 827 | case 0: |
| 828 | next = 1 << 9; |
| 829 | break; |
| 830 | case 1: |
| 831 | next = 1 << 13; |
| 832 | break; |
| 833 | case 2: |
| 834 | next = 1 << 17; |
| 835 | break; |
| 836 | case 3: |
| 837 | next = 1 << 21; |
| 838 | break; |
| 839 | default: |
| 840 | /* Cannot occur, but makes gcc happy */ |
| 841 | return; |
| 842 | } |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 843 | next = now + muldiv64(next, get_ticks_per_sec(), tb_env->tb_freq); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 844 | if (next == now) |
| 845 | next++; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 846 | qemu_mod_timer(ppc40x_timer->fit_timer, next); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 847 | env->spr[SPR_40x_TSR] |= 1 << 26; |
| 848 | if ((env->spr[SPR_40x_TCR] >> 23) & 0x1) |
| 849 | ppc_set_irq(env, PPC_INTERRUPT_FIT, 1); |
Blue Swirl | 90e189e | 2009-08-16 11:13:18 +0000 | [diff] [blame] | 850 | LOG_TB("%s: ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__, |
| 851 | (int)((env->spr[SPR_40x_TCR] >> 23) & 0x1), |
| 852 | env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 853 | } |
| 854 | |
| 855 | /* Programmable interval timer */ |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 856 | static void start_stop_pit (CPUPPCState *env, ppc_tb_t *tb_env, int is_excp) |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 857 | { |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 858 | ppc40x_timer_t *ppc40x_timer; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 859 | uint64_t now, next; |
| 860 | |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 861 | ppc40x_timer = tb_env->opaque; |
| 862 | if (ppc40x_timer->pit_reload <= 1 || |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 863 | !((env->spr[SPR_40x_TCR] >> 26) & 0x1) || |
| 864 | (is_excp && !((env->spr[SPR_40x_TCR] >> 22) & 0x1))) { |
| 865 | /* Stop PIT */ |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 866 | LOG_TB("%s: stop PIT\n", __func__); |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 867 | qemu_del_timer(tb_env->decr_timer); |
| 868 | } else { |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 869 | LOG_TB("%s: start PIT %016" PRIx64 "\n", |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 870 | __func__, ppc40x_timer->pit_reload); |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 871 | now = qemu_get_clock_ns(vm_clock); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 872 | next = now + muldiv64(ppc40x_timer->pit_reload, |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 873 | get_ticks_per_sec(), tb_env->decr_freq); |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 874 | if (is_excp) |
| 875 | next += tb_env->decr_next - now; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 876 | if (next == now) |
| 877 | next++; |
| 878 | qemu_mod_timer(tb_env->decr_timer, next); |
| 879 | tb_env->decr_next = next; |
| 880 | } |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 881 | } |
| 882 | |
| 883 | static void cpu_4xx_pit_cb (void *opaque) |
| 884 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 885 | CPUPPCState *env; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 886 | ppc_tb_t *tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 887 | ppc40x_timer_t *ppc40x_timer; |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 888 | |
| 889 | env = opaque; |
| 890 | tb_env = env->tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 891 | ppc40x_timer = tb_env->opaque; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 892 | env->spr[SPR_40x_TSR] |= 1 << 27; |
| 893 | if ((env->spr[SPR_40x_TCR] >> 26) & 0x1) |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 894 | ppc_set_irq(env, ppc40x_timer->decr_excp, 1); |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 895 | start_stop_pit(env, tb_env, 1); |
Blue Swirl | 90e189e | 2009-08-16 11:13:18 +0000 | [diff] [blame] | 896 | LOG_TB("%s: ar %d ir %d TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx " " |
| 897 | "%016" PRIx64 "\n", __func__, |
| 898 | (int)((env->spr[SPR_40x_TCR] >> 22) & 0x1), |
| 899 | (int)((env->spr[SPR_40x_TCR] >> 26) & 0x1), |
| 900 | env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR], |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 901 | ppc40x_timer->pit_reload); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 902 | } |
| 903 | |
| 904 | /* Watchdog timer */ |
| 905 | static void cpu_4xx_wdt_cb (void *opaque) |
| 906 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 907 | CPUPPCState *env; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 908 | ppc_tb_t *tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 909 | ppc40x_timer_t *ppc40x_timer; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 910 | uint64_t now, next; |
| 911 | |
| 912 | env = opaque; |
| 913 | tb_env = env->tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 914 | ppc40x_timer = tb_env->opaque; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 915 | now = qemu_get_clock_ns(vm_clock); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 916 | switch ((env->spr[SPR_40x_TCR] >> 30) & 0x3) { |
| 917 | case 0: |
| 918 | next = 1 << 17; |
| 919 | break; |
| 920 | case 1: |
| 921 | next = 1 << 21; |
| 922 | break; |
| 923 | case 2: |
| 924 | next = 1 << 25; |
| 925 | break; |
| 926 | case 3: |
| 927 | next = 1 << 29; |
| 928 | break; |
| 929 | default: |
| 930 | /* Cannot occur, but makes gcc happy */ |
| 931 | return; |
| 932 | } |
Juan Quintela | 6ee093c | 2009-09-10 03:04:26 +0200 | [diff] [blame] | 933 | next = now + muldiv64(next, get_ticks_per_sec(), tb_env->decr_freq); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 934 | if (next == now) |
| 935 | next++; |
Blue Swirl | 90e189e | 2009-08-16 11:13:18 +0000 | [diff] [blame] | 936 | LOG_TB("%s: TCR " TARGET_FMT_lx " TSR " TARGET_FMT_lx "\n", __func__, |
| 937 | env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]); |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 938 | switch ((env->spr[SPR_40x_TSR] >> 30) & 0x3) { |
| 939 | case 0x0: |
| 940 | case 0x1: |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 941 | qemu_mod_timer(ppc40x_timer->wdt_timer, next); |
| 942 | ppc40x_timer->wdt_next = next; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 943 | env->spr[SPR_40x_TSR] |= 1 << 31; |
| 944 | break; |
| 945 | case 0x2: |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 946 | qemu_mod_timer(ppc40x_timer->wdt_timer, next); |
| 947 | ppc40x_timer->wdt_next = next; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 948 | env->spr[SPR_40x_TSR] |= 1 << 30; |
| 949 | if ((env->spr[SPR_40x_TCR] >> 27) & 0x1) |
| 950 | ppc_set_irq(env, PPC_INTERRUPT_WDT, 1); |
| 951 | break; |
| 952 | case 0x3: |
| 953 | env->spr[SPR_40x_TSR] &= ~0x30000000; |
| 954 | env->spr[SPR_40x_TSR] |= env->spr[SPR_40x_TCR] & 0x30000000; |
| 955 | switch ((env->spr[SPR_40x_TCR] >> 28) & 0x3) { |
| 956 | case 0x0: |
| 957 | /* No reset */ |
| 958 | break; |
| 959 | case 0x1: /* Core reset */ |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 960 | ppc40x_core_reset(env); |
| 961 | break; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 962 | case 0x2: /* Chip reset */ |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 963 | ppc40x_chip_reset(env); |
| 964 | break; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 965 | case 0x3: /* System reset */ |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 966 | ppc40x_system_reset(env); |
| 967 | break; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 968 | } |
| 969 | } |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 970 | } |
| 971 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 972 | void store_40x_pit (CPUPPCState *env, target_ulong val) |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 973 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 974 | ppc_tb_t *tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 975 | ppc40x_timer_t *ppc40x_timer; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 976 | |
| 977 | tb_env = env->tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 978 | ppc40x_timer = tb_env->opaque; |
Blue Swirl | 90e189e | 2009-08-16 11:13:18 +0000 | [diff] [blame] | 979 | LOG_TB("%s val" TARGET_FMT_lx "\n", __func__, val); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 980 | ppc40x_timer->pit_reload = val; |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 981 | start_stop_pit(env, tb_env, 0); |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 982 | } |
| 983 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 984 | target_ulong load_40x_pit (CPUPPCState *env) |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 985 | { |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 986 | return cpu_ppc_load_decr(env); |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 987 | } |
| 988 | |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 989 | static void ppc_40x_set_tb_clk (void *opaque, uint32_t freq) |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 990 | { |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 991 | CPUPPCState *env = opaque; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 992 | ppc_tb_t *tb_env = env->tb_env; |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 993 | |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 994 | LOG_TB("%s set new frequency to %" PRIu32 "\n", __func__, |
j_mayer | aae9366 | 2007-11-24 02:56:36 +0000 | [diff] [blame] | 995 | freq); |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 996 | tb_env->tb_freq = freq; |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 997 | tb_env->decr_freq = freq; |
j_mayer | 4b6d0a4 | 2007-04-24 06:32:00 +0000 | [diff] [blame] | 998 | /* XXX: we should also update all timers */ |
| 999 | } |
| 1000 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 1001 | clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq, |
Edgar E. Iglesias | d63cb48 | 2010-09-20 19:08:42 +0200 | [diff] [blame] | 1002 | unsigned int decr_excp) |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 1003 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1004 | ppc_tb_t *tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1005 | ppc40x_timer_t *ppc40x_timer; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 1006 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1007 | tb_env = g_malloc0(sizeof(ppc_tb_t)); |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 1008 | env->tb_env = tb_env; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1009 | tb_env->flags = PPC_DECR_UNDERFLOW_TRIGGERED; |
| 1010 | ppc40x_timer = g_malloc0(sizeof(ppc40x_timer_t)); |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 1011 | tb_env->tb_freq = freq; |
j_mayer | dbdd250 | 2007-10-14 09:35:30 +0000 | [diff] [blame] | 1012 | tb_env->decr_freq = freq; |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1013 | tb_env->opaque = ppc40x_timer; |
aliguori | d12d51d | 2009-01-15 21:48:06 +0000 | [diff] [blame] | 1014 | LOG_TB("%s freq %" PRIu32 "\n", __func__, freq); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1015 | if (ppc40x_timer != NULL) { |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 1016 | /* We use decr timer for PIT */ |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 1017 | tb_env->decr_timer = qemu_new_timer_ns(vm_clock, &cpu_4xx_pit_cb, env); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1018 | ppc40x_timer->fit_timer = |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 1019 | qemu_new_timer_ns(vm_clock, &cpu_4xx_fit_cb, env); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1020 | ppc40x_timer->wdt_timer = |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 1021 | qemu_new_timer_ns(vm_clock, &cpu_4xx_wdt_cb, env); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1022 | ppc40x_timer->decr_excp = decr_excp; |
j_mayer | 636aaad | 2007-03-31 11:38:38 +0000 | [diff] [blame] | 1023 | } |
j_mayer | 8ecc791 | 2007-04-16 20:09:45 +0000 | [diff] [blame] | 1024 | |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 1025 | return &ppc_40x_set_tb_clk; |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 1026 | } |
| 1027 | |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1028 | /*****************************************************************************/ |
| 1029 | /* Embedded PowerPC Device Control Registers */ |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1030 | typedef struct ppc_dcrn_t ppc_dcrn_t; |
| 1031 | struct ppc_dcrn_t { |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1032 | dcr_read_cb dcr_read; |
| 1033 | dcr_write_cb dcr_write; |
| 1034 | void *opaque; |
| 1035 | }; |
| 1036 | |
j_mayer | a750fc0 | 2007-09-26 23:54:22 +0000 | [diff] [blame] | 1037 | /* XXX: on 460, DCR addresses are 32 bits wide, |
| 1038 | * using DCRIPR to get the 22 upper bits of the DCR address |
| 1039 | */ |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1040 | #define DCRN_NB 1024 |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1041 | struct ppc_dcr_t { |
| 1042 | ppc_dcrn_t dcrn[DCRN_NB]; |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1043 | int (*read_error)(int dcrn); |
| 1044 | int (*write_error)(int dcrn); |
| 1045 | }; |
| 1046 | |
Alexander Graf | 73b0196 | 2009-12-21 14:02:39 +0100 | [diff] [blame] | 1047 | int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp) |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1048 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1049 | ppc_dcrn_t *dcr; |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1050 | |
| 1051 | if (dcrn < 0 || dcrn >= DCRN_NB) |
| 1052 | goto error; |
| 1053 | dcr = &dcr_env->dcrn[dcrn]; |
| 1054 | if (dcr->dcr_read == NULL) |
| 1055 | goto error; |
| 1056 | *valp = (*dcr->dcr_read)(dcr->opaque, dcrn); |
| 1057 | |
| 1058 | return 0; |
| 1059 | |
| 1060 | error: |
| 1061 | if (dcr_env->read_error != NULL) |
| 1062 | return (*dcr_env->read_error)(dcrn); |
| 1063 | |
| 1064 | return -1; |
| 1065 | } |
| 1066 | |
Alexander Graf | 73b0196 | 2009-12-21 14:02:39 +0100 | [diff] [blame] | 1067 | int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val) |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1068 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1069 | ppc_dcrn_t *dcr; |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1070 | |
| 1071 | if (dcrn < 0 || dcrn >= DCRN_NB) |
| 1072 | goto error; |
| 1073 | dcr = &dcr_env->dcrn[dcrn]; |
| 1074 | if (dcr->dcr_write == NULL) |
| 1075 | goto error; |
| 1076 | (*dcr->dcr_write)(dcr->opaque, dcrn, val); |
| 1077 | |
| 1078 | return 0; |
| 1079 | |
| 1080 | error: |
| 1081 | if (dcr_env->write_error != NULL) |
| 1082 | return (*dcr_env->write_error)(dcrn); |
| 1083 | |
| 1084 | return -1; |
| 1085 | } |
| 1086 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 1087 | int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque, |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1088 | dcr_read_cb dcr_read, dcr_write_cb dcr_write) |
| 1089 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1090 | ppc_dcr_t *dcr_env; |
| 1091 | ppc_dcrn_t *dcr; |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1092 | |
| 1093 | dcr_env = env->dcr_env; |
| 1094 | if (dcr_env == NULL) |
| 1095 | return -1; |
| 1096 | if (dcrn < 0 || dcrn >= DCRN_NB) |
| 1097 | return -1; |
| 1098 | dcr = &dcr_env->dcrn[dcrn]; |
| 1099 | if (dcr->opaque != NULL || |
| 1100 | dcr->dcr_read != NULL || |
| 1101 | dcr->dcr_write != NULL) |
| 1102 | return -1; |
| 1103 | dcr->opaque = opaque; |
| 1104 | dcr->dcr_read = dcr_read; |
| 1105 | dcr->dcr_write = dcr_write; |
| 1106 | |
| 1107 | return 0; |
| 1108 | } |
| 1109 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 1110 | int ppc_dcr_init (CPUPPCState *env, int (*read_error)(int dcrn), |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1111 | int (*write_error)(int dcrn)) |
| 1112 | { |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1113 | ppc_dcr_t *dcr_env; |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1114 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 1115 | dcr_env = g_malloc0(sizeof(ppc_dcr_t)); |
j_mayer | 2e719ba | 2007-04-12 21:11:03 +0000 | [diff] [blame] | 1116 | dcr_env->read_error = read_error; |
| 1117 | dcr_env->write_error = write_error; |
| 1118 | env->dcr_env = dcr_env; |
| 1119 | |
| 1120 | return 0; |
| 1121 | } |
| 1122 | |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1123 | /*****************************************************************************/ |
| 1124 | /* Debug port */ |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1125 | void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1126 | { |
| 1127 | addr &= 0xF; |
| 1128 | switch (addr) { |
| 1129 | case 0: |
| 1130 | printf("%c", val); |
| 1131 | break; |
| 1132 | case 1: |
| 1133 | printf("\n"); |
| 1134 | fflush(stdout); |
| 1135 | break; |
| 1136 | case 2: |
j_mayer | aae9366 | 2007-11-24 02:56:36 +0000 | [diff] [blame] | 1137 | printf("Set loglevel to %04" PRIx32 "\n", val); |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1138 | cpu_set_log(val | 0x100); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1139 | break; |
| 1140 | } |
| 1141 | } |
| 1142 | |
| 1143 | /*****************************************************************************/ |
| 1144 | /* NVRAM helpers */ |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1145 | static inline uint32_t nvram_read (nvram_t *nvram, uint32_t addr) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1146 | { |
Dong Xu Wang | 3a93113 | 2011-11-29 16:52:38 +0800 | [diff] [blame] | 1147 | return (*nvram->read_fn)(nvram->opaque, addr); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1148 | } |
| 1149 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1150 | static inline void nvram_write (nvram_t *nvram, uint32_t addr, uint32_t val) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1151 | { |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1152 | (*nvram->write_fn)(nvram->opaque, addr, val); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1153 | } |
| 1154 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1155 | void NVRAM_set_byte (nvram_t *nvram, uint32_t addr, uint8_t value) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1156 | { |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1157 | nvram_write(nvram, addr, value); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1158 | } |
| 1159 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1160 | uint8_t NVRAM_get_byte (nvram_t *nvram, uint32_t addr) |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1161 | { |
| 1162 | return nvram_read(nvram, addr); |
| 1163 | } |
| 1164 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1165 | void NVRAM_set_word (nvram_t *nvram, uint32_t addr, uint16_t value) |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1166 | { |
| 1167 | nvram_write(nvram, addr, value >> 8); |
| 1168 | nvram_write(nvram, addr + 1, value & 0xFF); |
| 1169 | } |
| 1170 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1171 | uint16_t NVRAM_get_word (nvram_t *nvram, uint32_t addr) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1172 | { |
| 1173 | uint16_t tmp; |
| 1174 | |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1175 | tmp = nvram_read(nvram, addr) << 8; |
| 1176 | tmp |= nvram_read(nvram, addr + 1); |
| 1177 | |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1178 | return tmp; |
| 1179 | } |
| 1180 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1181 | void NVRAM_set_lword (nvram_t *nvram, uint32_t addr, uint32_t value) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1182 | { |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1183 | nvram_write(nvram, addr, value >> 24); |
| 1184 | nvram_write(nvram, addr + 1, (value >> 16) & 0xFF); |
| 1185 | nvram_write(nvram, addr + 2, (value >> 8) & 0xFF); |
| 1186 | nvram_write(nvram, addr + 3, value & 0xFF); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1187 | } |
| 1188 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1189 | uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1190 | { |
| 1191 | uint32_t tmp; |
| 1192 | |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1193 | tmp = nvram_read(nvram, addr) << 24; |
| 1194 | tmp |= nvram_read(nvram, addr + 1) << 16; |
| 1195 | tmp |= nvram_read(nvram, addr + 2) << 8; |
| 1196 | tmp |= nvram_read(nvram, addr + 3); |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 1197 | |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1198 | return tmp; |
| 1199 | } |
| 1200 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1201 | void NVRAM_set_string (nvram_t *nvram, uint32_t addr, |
blueswir1 | b55266b | 2008-09-20 08:07:15 +0000 | [diff] [blame] | 1202 | const char *str, uint32_t max) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1203 | { |
| 1204 | int i; |
| 1205 | |
| 1206 | for (i = 0; i < max && str[i] != '\0'; i++) { |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1207 | nvram_write(nvram, addr + i, str[i]); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1208 | } |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1209 | nvram_write(nvram, addr + i, str[i]); |
| 1210 | nvram_write(nvram, addr + max - 1, '\0'); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1211 | } |
| 1212 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1213 | int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1214 | { |
| 1215 | int i; |
| 1216 | |
| 1217 | memset(dst, 0, max); |
| 1218 | for (i = 0; i < max; i++) { |
| 1219 | dst[i] = NVRAM_get_byte(nvram, addr + i); |
| 1220 | if (dst[i] == '\0') |
| 1221 | break; |
| 1222 | } |
| 1223 | |
| 1224 | return i; |
| 1225 | } |
| 1226 | |
| 1227 | static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value) |
| 1228 | { |
| 1229 | uint16_t tmp; |
| 1230 | uint16_t pd, pd1, pd2; |
| 1231 | |
| 1232 | tmp = prev >> 8; |
| 1233 | pd = prev ^ value; |
| 1234 | pd1 = pd & 0x000F; |
| 1235 | pd2 = ((pd >> 4) & 0x000F) ^ pd1; |
| 1236 | tmp ^= (pd1 << 3) | (pd1 << 8); |
| 1237 | tmp ^= pd2 | (pd2 << 7) | (pd2 << 12); |
| 1238 | |
| 1239 | return tmp; |
| 1240 | } |
| 1241 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1242 | static uint16_t NVRAM_compute_crc (nvram_t *nvram, uint32_t start, uint32_t count) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1243 | { |
| 1244 | uint32_t i; |
| 1245 | uint16_t crc = 0xFFFF; |
| 1246 | int odd; |
| 1247 | |
| 1248 | odd = count & 1; |
| 1249 | count &= ~1; |
| 1250 | for (i = 0; i != count; i++) { |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 1251 | crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i)); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1252 | } |
| 1253 | if (odd) { |
j_mayer | 76a6625 | 2007-03-07 08:32:30 +0000 | [diff] [blame] | 1254 | crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1255 | } |
| 1256 | |
| 1257 | return crc; |
| 1258 | } |
| 1259 | |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1260 | #define CMDLINE_ADDR 0x017ff000 |
| 1261 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1262 | int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size, |
blueswir1 | b55266b | 2008-09-20 08:07:15 +0000 | [diff] [blame] | 1263 | const char *arch, |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1264 | uint32_t RAM_size, int boot_device, |
| 1265 | uint32_t kernel_image, uint32_t kernel_size, |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1266 | const char *cmdline, |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1267 | uint32_t initrd_image, uint32_t initrd_size, |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1268 | uint32_t NVRAM_image, |
| 1269 | int width, int height, int depth) |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1270 | { |
| 1271 | uint16_t crc; |
| 1272 | |
| 1273 | /* Set parameters for Open Hack'Ware BIOS */ |
| 1274 | NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16); |
| 1275 | NVRAM_set_lword(nvram, 0x10, 0x00000002); /* structure v2 */ |
| 1276 | NVRAM_set_word(nvram, 0x14, NVRAM_size); |
| 1277 | NVRAM_set_string(nvram, 0x20, arch, 16); |
| 1278 | NVRAM_set_lword(nvram, 0x30, RAM_size); |
| 1279 | NVRAM_set_byte(nvram, 0x34, boot_device); |
| 1280 | NVRAM_set_lword(nvram, 0x38, kernel_image); |
| 1281 | NVRAM_set_lword(nvram, 0x3C, kernel_size); |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1282 | if (cmdline) { |
| 1283 | /* XXX: put the cmdline in NVRAM too ? */ |
Gerd Hoffmann | 3c178e7 | 2009-10-07 13:37:06 +0200 | [diff] [blame] | 1284 | pstrcpy_targphys("cmdline", CMDLINE_ADDR, RAM_size - CMDLINE_ADDR, cmdline); |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1285 | NVRAM_set_lword(nvram, 0x40, CMDLINE_ADDR); |
| 1286 | NVRAM_set_lword(nvram, 0x44, strlen(cmdline)); |
| 1287 | } else { |
| 1288 | NVRAM_set_lword(nvram, 0x40, 0); |
| 1289 | NVRAM_set_lword(nvram, 0x44, 0); |
| 1290 | } |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1291 | NVRAM_set_lword(nvram, 0x48, initrd_image); |
| 1292 | NVRAM_set_lword(nvram, 0x4C, initrd_size); |
| 1293 | NVRAM_set_lword(nvram, 0x50, NVRAM_image); |
bellard | fd0bbb1 | 2004-06-21 16:53:42 +0000 | [diff] [blame] | 1294 | |
| 1295 | NVRAM_set_word(nvram, 0x54, width); |
| 1296 | NVRAM_set_word(nvram, 0x56, height); |
| 1297 | NVRAM_set_word(nvram, 0x58, depth); |
| 1298 | crc = NVRAM_compute_crc(nvram, 0x00, 0xF8); |
j_mayer | 3cbee15 | 2007-10-28 23:42:18 +0000 | [diff] [blame] | 1299 | NVRAM_set_word(nvram, 0xFC, crc); |
bellard | 6420120 | 2004-05-26 22:55:16 +0000 | [diff] [blame] | 1300 | |
| 1301 | return 0; |
bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 1302 | } |