blob: 09d74e164d0d4f64340b71b64b3a987631b5396d [file] [log] [blame]
Andreas Färbereabfc232013-07-07 12:45:47 +02001/*
2 * MicroBlaze gdb server stub
3 *
4 * Copyright (c) 2003-2005 Fabrice Bellard
5 * Copyright (c) 2013 SUSE LINUX Products GmbH
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
Chetan Pantee452032020-10-23 12:18:21 +000010 * version 2.1 of the License, or (at your option) any later version.
Andreas Färbereabfc232013-07-07 12:45:47 +020011 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
Peter Maydell8fd9dec2016-01-26 18:05:31 +000020#include "qemu/osdep.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010021#include "cpu.h"
Alex Bennée4ea5fe92023-03-02 18:57:56 -080022#include "gdbstub/helpers.h"
Andreas Färbereabfc232013-07-07 12:45:47 +020023
Richard Henderson8a42ddf2020-08-18 11:26:59 -070024/*
25 * GDB expects SREGs in the following order:
26 * PC, MSR, EAR, ESR, FSR, BTR, EDR, PID, ZPR, TLBX, TLBSX, TLBLO, TLBHI.
27 *
28 * PID, ZPR, TLBx, TLBsx, TLBLO, and TLBHI aren't modeled, so we don't
29 * map them to anything and return a value of 0 instead.
30 */
31
32enum {
33 GDB_PC = 32 + 0,
34 GDB_MSR = 32 + 1,
35 GDB_EAR = 32 + 2,
36 GDB_ESR = 32 + 3,
37 GDB_FSR = 32 + 4,
38 GDB_BTR = 32 + 5,
39 GDB_PVR0 = 32 + 6,
40 GDB_PVR11 = 32 + 17,
41 GDB_EDR = 32 + 18,
Richard Hendersonc3bef3b2022-12-30 07:54:58 -080042};
43
44enum {
45 GDB_SP_SHL,
46 GDB_SP_SHR,
Richard Henderson8a42ddf2020-08-18 11:26:59 -070047};
48
Alex Bennéea010bdb2020-03-16 17:21:41 +000049int mb_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n)
Andreas Färbereabfc232013-07-07 12:45:47 +020050{
Andreas Färber5b50e792013-06-29 04:18:45 +020051 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
52 CPUMBState *env = &cpu->env;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070053 uint32_t val;
Andreas Färber5b50e792013-06-29 04:18:45 +020054
Richard Henderson8a42ddf2020-08-18 11:26:59 -070055 switch (n) {
56 case 1 ... 31:
57 val = env->regs[n];
58 break;
59 case GDB_PC:
Richard Henderson76e81872020-08-19 21:33:32 -070060 val = env->pc;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070061 break;
62 case GDB_MSR:
Richard Henderson1074c0f2020-08-18 11:58:23 -070063 val = mb_cpu_read_msr(env);
Richard Henderson8a42ddf2020-08-18 11:26:59 -070064 break;
65 case GDB_EAR:
Richard Hendersonb2e80a32020-08-19 21:46:10 -070066 val = env->ear;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070067 break;
68 case GDB_ESR:
Richard Henderson78e9caf2020-08-19 21:50:35 -070069 val = env->esr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070070 break;
71 case GDB_FSR:
Richard Henderson5a8e0132020-08-19 21:54:38 -070072 val = env->fsr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070073 break;
74 case GDB_BTR:
Richard Henderson6fbf78f2020-08-19 21:58:40 -070075 val = env->btr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070076 break;
77 case GDB_PVR0 ... GDB_PVR11:
78 /* PVR12 is intentionally skipped */
Richard Hendersona4bcfc32020-09-04 11:11:28 -070079 val = cpu->cfg.pvr_regs[n - GDB_PVR0];
Richard Henderson8a42ddf2020-08-18 11:26:59 -070080 break;
81 case GDB_EDR:
Richard Hendersonaf20a932020-08-19 22:05:29 -070082 val = env->edr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070083 break;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070084 default:
85 /* Other SRegs aren't modeled, so report a value of 0 */
86 val = 0;
87 break;
88 }
89 return gdb_get_reg32(mem_buf, val);
Andreas Färbereabfc232013-07-07 12:45:47 +020090}
91
Akihiko Odaki66260152024-02-27 14:43:16 +000092int mb_cpu_gdb_read_stack_protect(CPUState *cs, GByteArray *mem_buf, int n)
Richard Hendersonc3bef3b2022-12-30 07:54:58 -080093{
Akihiko Odaki66260152024-02-27 14:43:16 +000094 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
95 CPUMBState *env = &cpu->env;
Richard Hendersonc3bef3b2022-12-30 07:54:58 -080096 uint32_t val;
97
98 switch (n) {
99 case GDB_SP_SHL:
100 val = env->slr;
101 break;
102 case GDB_SP_SHR:
103 val = env->shr;
104 break;
105 default:
106 return 0;
107 }
108 return gdb_get_reg32(mem_buf, val);
109}
110
Andreas Färber5b50e792013-06-29 04:18:45 +0200111int mb_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
Andreas Färbereabfc232013-07-07 12:45:47 +0200112{
Andreas Färber5b50e792013-06-29 04:18:45 +0200113 CPUClass *cc = CPU_GET_CLASS(cs);
Philippe Mathieu-Daudéda953642024-01-29 17:44:59 +0100114 CPUMBState *env = cpu_env(cs);
Andreas Färbereabfc232013-07-07 12:45:47 +0200115 uint32_t tmp;
116
117 if (n > cc->gdb_num_core_regs) {
118 return 0;
119 }
120
121 tmp = ldl_p(mem_buf);
122
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700123 switch (n) {
124 case 1 ... 31:
Andreas Färbereabfc232013-07-07 12:45:47 +0200125 env->regs[n] = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700126 break;
127 case GDB_PC:
Richard Henderson76e81872020-08-19 21:33:32 -0700128 env->pc = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700129 break;
130 case GDB_MSR:
Richard Henderson1074c0f2020-08-18 11:58:23 -0700131 mb_cpu_write_msr(env, tmp);
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700132 break;
133 case GDB_EAR:
Richard Hendersonb2e80a32020-08-19 21:46:10 -0700134 env->ear = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700135 break;
136 case GDB_ESR:
Richard Henderson78e9caf2020-08-19 21:50:35 -0700137 env->esr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700138 break;
139 case GDB_FSR:
Richard Henderson5a8e0132020-08-19 21:54:38 -0700140 env->fsr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700141 break;
142 case GDB_BTR:
Richard Henderson6fbf78f2020-08-19 21:58:40 -0700143 env->btr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700144 break;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700145 case GDB_EDR:
Richard Hendersonaf20a932020-08-19 22:05:29 -0700146 env->edr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700147 break;
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800148 }
149 return 4;
150}
151
Akihiko Odaki66260152024-02-27 14:43:16 +0000152int mb_cpu_gdb_write_stack_protect(CPUState *cs, uint8_t *mem_buf, int n)
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800153{
Akihiko Odaki66260152024-02-27 14:43:16 +0000154 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
155 CPUMBState *env = &cpu->env;
156
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800157 switch (n) {
158 case GDB_SP_SHL:
159 env->slr = ldl_p(mem_buf);
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700160 break;
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800161 case GDB_SP_SHR:
162 env->shr = ldl_p(mem_buf);
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700163 break;
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800164 default:
165 return 0;
Andreas Färbereabfc232013-07-07 12:45:47 +0200166 }
167 return 4;
168}