blob: 2f3ea277bc11f9938a546316a779d0a3aa3e65a4 [file] [log] [blame]
Andreas Färbere2684c02012-03-14 01:38:23 +01001void ppc_set_irq (CPUPPCState *env, int n_IRQ, int level);
Fabien Chouteauddd10552011-09-13 04:00:32 +00002
pbrook87ecb682007-11-17 17:14:51 +00003/* PowerPC hardware exceptions management helpers */
4typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
Anthony Liguoric227f092009-10-01 16:12:16 -05005typedef struct clk_setup_t clk_setup_t;
6struct clk_setup_t {
pbrook87ecb682007-11-17 17:14:51 +00007 clk_setup_cb cb;
8 void *opaque;
9};
Anthony Liguoric227f092009-10-01 16:12:16 -050010static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
pbrook87ecb682007-11-17 17:14:51 +000011{
12 if (clk->cb != NULL)
13 (*clk->cb)(clk->opaque, freq);
14}
15
Fabien Chouteauddd10552011-09-13 04:00:32 +000016struct ppc_tb_t {
17 /* Time base management */
18 int64_t tb_offset; /* Compensation */
19 int64_t atb_offset; /* Compensation */
20 uint32_t tb_freq; /* TB frequency */
21 /* Decrementer management */
22 uint64_t decr_next; /* Tick for next decr interrupt */
23 uint32_t decr_freq; /* decrementer frequency */
24 struct QEMUTimer *decr_timer;
25 /* Hypervisor decrementer management */
26 uint64_t hdecr_next; /* Tick for next hdecr interrupt */
27 struct QEMUTimer *hdecr_timer;
28 uint64_t purr_load;
29 uint64_t purr_start;
30 void *opaque;
31 uint32_t flags;
32};
33
34/* PPC Timers flags */
35#define PPC_TIMER_BOOKE (1 << 0) /* Enable Booke support */
36#define PPC_TIMER_E500 (1 << 1) /* Enable e500 support */
37#define PPC_DECR_UNDERFLOW_TRIGGERED (1 << 2) /* Decr interrupt triggered when
38 * the most significant bit
39 * changes from 0 to 1.
40 */
41#define PPC_DECR_ZERO_TRIGGERED (1 << 3) /* Decr interrupt triggered when
42 * the decrementer reaches zero.
43 */
44
45uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset);
Andreas Färbere2684c02012-03-14 01:38:23 +010046clk_setup_cb cpu_ppc_tb_init (CPUPPCState *env, uint32_t freq);
pbrook87ecb682007-11-17 17:14:51 +000047/* Embedded PowerPC DCR management */
Alexander Graf73b01962009-12-21 14:02:39 +010048typedef uint32_t (*dcr_read_cb)(void *opaque, int dcrn);
49typedef void (*dcr_write_cb)(void *opaque, int dcrn, uint32_t val);
Andreas Färbere2684c02012-03-14 01:38:23 +010050int ppc_dcr_init (CPUPPCState *env, int (*dcr_read_error)(int dcrn),
pbrook87ecb682007-11-17 17:14:51 +000051 int (*dcr_write_error)(int dcrn));
Andreas Färbere2684c02012-03-14 01:38:23 +010052int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque,
pbrook87ecb682007-11-17 17:14:51 +000053 dcr_read_cb drc_read, dcr_write_cb dcr_write);
Andreas Färbere2684c02012-03-14 01:38:23 +010054clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq,
Edgar E. Iglesiasd63cb482010-09-20 19:08:42 +020055 unsigned int decr_excp);
56
pbrook87ecb682007-11-17 17:14:51 +000057/* Embedded PowerPC reset */
Andreas Färbere2684c02012-03-14 01:38:23 +010058void ppc40x_core_reset (CPUPPCState *env);
59void ppc40x_chip_reset (CPUPPCState *env);
60void ppc40x_system_reset (CPUPPCState *env);
pbrook87ecb682007-11-17 17:14:51 +000061void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
62
Blue Swirld60efc62009-08-25 18:29:31 +000063extern CPUWriteMemoryFunc * const PPC_io_write[];
64extern CPUReadMemoryFunc * const PPC_io_read[];
pbrook87ecb682007-11-17 17:14:51 +000065void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
blueswir1b1d8e522008-10-26 13:43:07 +000066
Andreas Färbere2684c02012-03-14 01:38:23 +010067void ppc40x_irq_init (CPUPPCState *env);
68void ppce500_irq_init (CPUPPCState *env);
69void ppc6xx_irq_init (CPUPPCState *env);
70void ppc970_irq_init (CPUPPCState *env);
71void ppcPOWER7_irq_init (CPUPPCState *env);
aurel325ce4aaf2009-01-08 16:01:23 +000072
73/* PPC machines for OpenBIOS */
74enum {
75 ARCH_PREP = 0,
76 ARCH_MAC99,
77 ARCH_HEATHROW,
Alexander Graf0f921192010-02-09 17:37:02 +010078 ARCH_MAC99_U3,
aurel325ce4aaf2009-01-08 16:01:23 +000079};
80
Laurent Vivier7f1aec52009-08-08 10:19:24 +000081#define FW_CFG_PPC_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
82#define FW_CFG_PPC_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
83#define FW_CFG_PPC_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
Alexander Grafdc333cd2010-02-09 17:37:05 +010084#define FW_CFG_PPC_TBFREQ (FW_CFG_ARCH_LOCAL + 0x03)
Alexander Graf45024f02010-08-03 15:22:42 +020085#define FW_CFG_PPC_IS_KVM (FW_CFG_ARCH_LOCAL + 0x05)
86#define FW_CFG_PPC_KVM_HC (FW_CFG_ARCH_LOCAL + 0x06)
87#define FW_CFG_PPC_KVM_PID (FW_CFG_ARCH_LOCAL + 0x07)
Blue Swirl802670e2009-08-15 14:27:05 +000088
89#define PPC_SERIAL_MM_BAUDBASE 399193
Fabien Chouteauddd10552011-09-13 04:00:32 +000090
91/* ppc_booke.c */
Andreas Färbere2684c02012-03-14 01:38:23 +010092void ppc_booke_timers_init(CPUPPCState *env, uint32_t freq, uint32_t flags);