Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 1 | void ppc_set_irq (CPUPPCState *env, int n_IRQ, int level); |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 2 | |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 3 | /* PowerPC hardware exceptions management helpers */ |
| 4 | typedef void (*clk_setup_cb)(void *opaque, uint32_t freq); |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 5 | typedef struct clk_setup_t clk_setup_t; |
| 6 | struct clk_setup_t { |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 7 | clk_setup_cb cb; |
| 8 | void *opaque; |
| 9 | }; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 10 | static inline void clk_setup (clk_setup_t *clk, uint32_t freq) |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 11 | { |
| 12 | if (clk->cb != NULL) |
| 13 | (*clk->cb)(clk->opaque, freq); |
| 14 | } |
| 15 | |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 16 | struct ppc_tb_t { |
| 17 | /* Time base management */ |
| 18 | int64_t tb_offset; /* Compensation */ |
| 19 | int64_t atb_offset; /* Compensation */ |
| 20 | uint32_t tb_freq; /* TB frequency */ |
| 21 | /* Decrementer management */ |
| 22 | uint64_t decr_next; /* Tick for next decr interrupt */ |
| 23 | uint32_t decr_freq; /* decrementer frequency */ |
| 24 | struct QEMUTimer *decr_timer; |
| 25 | /* Hypervisor decrementer management */ |
| 26 | uint64_t hdecr_next; /* Tick for next hdecr interrupt */ |
| 27 | struct QEMUTimer *hdecr_timer; |
| 28 | uint64_t purr_load; |
| 29 | uint64_t purr_start; |
| 30 | void *opaque; |
| 31 | uint32_t flags; |
| 32 | }; |
| 33 | |
| 34 | /* PPC Timers flags */ |
| 35 | #define PPC_TIMER_BOOKE (1 << 0) /* Enable Booke support */ |
| 36 | #define PPC_TIMER_E500 (1 << 1) /* Enable e500 support */ |
| 37 | #define PPC_DECR_UNDERFLOW_TRIGGERED (1 << 2) /* Decr interrupt triggered when |
| 38 | * the most significant bit |
| 39 | * changes from 0 to 1. |
| 40 | */ |
| 41 | #define PPC_DECR_ZERO_TRIGGERED (1 << 3) /* Decr interrupt triggered when |
| 42 | * the decrementer reaches zero. |
| 43 | */ |
| 44 | |
| 45 | uint64_t cpu_ppc_get_tb(ppc_tb_t *tb_env, uint64_t vmclk, int64_t tb_offset); |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 46 | clk_setup_cb cpu_ppc_tb_init (CPUPPCState *env, uint32_t freq); |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 47 | /* Embedded PowerPC DCR management */ |
Alexander Graf | 73b0196 | 2009-12-21 14:02:39 +0100 | [diff] [blame] | 48 | typedef uint32_t (*dcr_read_cb)(void *opaque, int dcrn); |
| 49 | typedef void (*dcr_write_cb)(void *opaque, int dcrn, uint32_t val); |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 50 | int ppc_dcr_init (CPUPPCState *env, int (*dcr_read_error)(int dcrn), |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 51 | int (*dcr_write_error)(int dcrn)); |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 52 | int ppc_dcr_register (CPUPPCState *env, int dcrn, void *opaque, |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 53 | dcr_read_cb drc_read, dcr_write_cb dcr_write); |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 54 | clk_setup_cb ppc_40x_timers_init (CPUPPCState *env, uint32_t freq, |
Edgar E. Iglesias | d63cb48 | 2010-09-20 19:08:42 +0200 | [diff] [blame] | 55 | unsigned int decr_excp); |
| 56 | |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 57 | /* Embedded PowerPC reset */ |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 58 | void ppc40x_core_reset (CPUPPCState *env); |
| 59 | void ppc40x_chip_reset (CPUPPCState *env); |
| 60 | void ppc40x_system_reset (CPUPPCState *env); |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 61 | void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val); |
| 62 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 63 | extern CPUWriteMemoryFunc * const PPC_io_write[]; |
| 64 | extern CPUReadMemoryFunc * const PPC_io_read[]; |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 65 | void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val); |
blueswir1 | b1d8e52 | 2008-10-26 13:43:07 +0000 | [diff] [blame] | 66 | |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 67 | void ppc40x_irq_init (CPUPPCState *env); |
| 68 | void ppce500_irq_init (CPUPPCState *env); |
| 69 | void ppc6xx_irq_init (CPUPPCState *env); |
| 70 | void ppc970_irq_init (CPUPPCState *env); |
| 71 | void ppcPOWER7_irq_init (CPUPPCState *env); |
aurel32 | 5ce4aaf | 2009-01-08 16:01:23 +0000 | [diff] [blame] | 72 | |
| 73 | /* PPC machines for OpenBIOS */ |
| 74 | enum { |
| 75 | ARCH_PREP = 0, |
| 76 | ARCH_MAC99, |
| 77 | ARCH_HEATHROW, |
Alexander Graf | 0f92119 | 2010-02-09 17:37:02 +0100 | [diff] [blame] | 78 | ARCH_MAC99_U3, |
aurel32 | 5ce4aaf | 2009-01-08 16:01:23 +0000 | [diff] [blame] | 79 | }; |
| 80 | |
Laurent Vivier | 7f1aec5 | 2009-08-08 10:19:24 +0000 | [diff] [blame] | 81 | #define FW_CFG_PPC_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) |
| 82 | #define FW_CFG_PPC_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) |
| 83 | #define FW_CFG_PPC_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) |
Alexander Graf | dc333cd | 2010-02-09 17:37:05 +0100 | [diff] [blame] | 84 | #define FW_CFG_PPC_TBFREQ (FW_CFG_ARCH_LOCAL + 0x03) |
Alexander Graf | 45024f0 | 2010-08-03 15:22:42 +0200 | [diff] [blame] | 85 | #define FW_CFG_PPC_IS_KVM (FW_CFG_ARCH_LOCAL + 0x05) |
| 86 | #define FW_CFG_PPC_KVM_HC (FW_CFG_ARCH_LOCAL + 0x06) |
| 87 | #define FW_CFG_PPC_KVM_PID (FW_CFG_ARCH_LOCAL + 0x07) |
Blue Swirl | 802670e | 2009-08-15 14:27:05 +0000 | [diff] [blame] | 88 | |
| 89 | #define PPC_SERIAL_MM_BAUDBASE 399193 |
Fabien Chouteau | ddd1055 | 2011-09-13 04:00:32 +0000 | [diff] [blame] | 90 | |
| 91 | /* ppc_booke.c */ |
Andreas Färber | e2684c0 | 2012-03-14 01:38:23 +0100 | [diff] [blame] | 92 | void ppc_booke_timers_init(CPUPPCState *env, uint32_t freq, uint32_t flags); |